### Description The 5P35023 is a VersaClock programmable clock generator and is designed for low-power, consumer, and high-performance PCI Express applications. The 5P35023 device is a three PLL architecture design, and each PLL is individually programmable and allowing for up to six unique frequency outputs. The 5P35023 has built-in unique features such as Proactive Power Saving (PPS), Performance-Power Balancing (PPB), Overshot Reduction Technology (ORT) and Extreme Low Power DCO. An internal OTP memory allows the user to store the configuration in the device. After power up, the user can change the device register settings through the I2C interface when I2C mode is selected. The device has programmable VCO and PLL source selection to allow the user to do power-performance optimization based on the application requirements. It also supports three single-ended outputs and two pair of differential outputs that support LVCMOS, LVPECL, LVDS and LP-HCSL. A Low Power 32.768kHz clock is supported with only less than $2\mu A$ current consumption for system RTC reference clock. ### Typical Applications - PCle Gen1–3 clock generator - Consumer application crystal replacements - SmartDevice, Handheld - Computing and consumer applications - Automotive applications (infotainment, dashboard, camera/vision, computing, networking) ### **Key Specifications** - PCle clocks phase jitter: PCle Gen3 - Differential clocks < 1.5ps rms jitter integer range 12kHz– 20MHz #### **Features** - Configurable OE pin function as OE, PD#, PPS or DFC control function - Configurable PLL bandwidth; minimizes jitter peaking - PPS: Proactive Power Saving features save power during the end device power down mode - PPB: Performance Power Balancing feature allows minimum power consumption based on required performance - DFC: Dynamic Frequency Control feature allows user to dynamically switch between and up to 4 different frequencies smoothly - Two PLLs support independent spread spectrum clocks to lower system EMI - Store user configuration into OTP memory - I<sup>2</sup>C interface - Available in Automotive Grade 2 (-40°C to +105°C) or industrial (-40° to +85°) temperature ranges ### **Output Features** - 2 DIFF outputs with configurable LP-HSCL, LVDS, LVPECL, LVCMOS output pairs. 1MHz-500MHz (160MHz with LVCMOS mode) - 3 LVCMOS outputs: 1MHz–160MHz - Maximum 8 LVCMOS outputs as REF + 3 × SE + 2 × DIFF\_T/C as LVCMOS - Low power 32.768kHz clock supported for all SE1–SE3 # Contents | Description | . 1 | |-------------------------------------------|-----| | Typical Applications | . 1 | | Key Specifications | . 1 | | Features | . 1 | | Output Features | . 1 | | Block Diagram | . 3 | | Pin Assignments. | . 3 | | Pin Descriptions | | | Power Group | | | Output Sources | | | Device Features and Functions | | | DFC – Dynamic Frequency Control | . 7 | | DFC Function Programming | | | PPS – Proactive Power Saving Function | . 8 | | PPS Function Programming | | | Timer Function Description | | | OE Pin Function | . 9 | | Reference Input and Selection | 10 | | Crystal Input (X1/X2) | 10 | | Spread Spectrum | | | Analog Spread Spectrum | | | Digital Spread Spectrum | 12 | | VBAT | | | ORT-VCO Overshoot Reduction Technology | | | PLL Features and Descriptions | | | Output Clock Test Conditions | | | Absolute Maximum Ratings | | | Recommended Operating Conditions | | | Electrical Characteristics | | | AC Electrical Characteristics | | | PCI Express Jitter Specifications | | | Spread Spectrum Generation Specifications | | | I2C Bus Characteristics | | | I2C Mode Operations | | | Glossary of Features | | | Package Outline Drawings | | | Marking Diagrams (industrial) | | | Marking Diagrams (automotive) | | | Ordering Information | | | Revision History | 43 | # **Block Diagram** # Pin Assignments Figure 1. Pin Assignments for 4 x 4 mm 24-VFQFPN Package – Top View # Pin Descriptions Table 1. Pin Descriptions | Number | Name | Туре | Description | |--------|----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{DDA}$ | Power | V <sub>DD</sub> 3.3V | | 2 | SDA_DFC0 | I/O | I <sup>2</sup> C data pin. The pin can be DFC0 function by pin 3 SEL_DFC power-on latch status. | | 3 | SEL_DFC/<br>SCL_DFC1 | Input | I <sup>2</sup> C CLK pin. SEL_DFC is a latch input pin during the power-up. High on power-on: I <sup>2</sup> C mode as SCLK function. Low on power-on: SCL and SDA as DFC function control pins. | | 4 | CLKIN/X2 | I/O | Crystal oscillator interface output or differential clock input pin (CLKIN). | | 5 | CLKINB/X1 | Input | Crystal oscillator interface input or differential clock input pin (CLKINB) or single-ended clock input. | | 6 | $V_{BAT}$ | Power | Power supply pin for 32.768kHz DCO; usually connect to coin cell battery, 3.0V–3.3V. | | 7 | NC | _ | No connect. | | 8 | REF | Output | 3.3V reference clock output. | | 9 | V <sub>DD33</sub> | Power | V <sub>DD</sub> 3.3V. | | 10 | OE2 | Input | Output enable control 2, multi-function pin. Refer to OE Pin Functions table. | | 11 | V <sub>DDSE2</sub> | Power | Output power supply. Connect to 1.8 –3.3V. Sets output voltage levels for SE2. | | 12 | SE2 | Output | Output clock SE2. | | 13 | V <sub>DDSE1</sub> | Power | Output power supply. Connect to 1.8V–3.3V. Sets output voltage levels for SE1. | | 14 | SE1 | Output | Output clock SE1. | | 15 | OE1 | Input | OE1's function selected from OTP pre-programmed register bits. OE1 pull to 6.5V when burn OTP registers. Refer to OE Pin Functions table for details. | | 16 | V <sub>DDDIFF1</sub> | Power | Output power supply. Connect to 2.5V–3.3V. Sets output voltage levels for DIFF1. | | 17 | DIFF1B | Output | Differential clock output 1_Complement; can be OTP pre-programmed to LVCMOS/LPHCSL/LVPECL output type. | | 18 | DIFF1 | Output | Differential clock output 1_True; can be OTP pre-programmed to LVCMOS/LP-HCSL/LVDS/LVPECL output type. | | 19 | SE3 | Output | Output clock SE3. | | 20 | V <sub>DDSE3</sub> | Power | Output power supply. Connect to 1.8V–3.3V. Sets output voltage levels for SE3. | | 21 | OE3 | Input | Output enable control 3, multi-function pin. Refer to OE Pin Functions table. | | 22 | V <sub>DDDIFF2</sub> | Power | Output power supply. Connect to 2.5V–3.3V. Sets output voltage levels for DIFF2. | | 23 | DIFF2B | Output | Differential clock output 2_Complement; can be OTP pre-programmed to LVCMOS/LP-HCSL/LVDS/LVPECL output type. | | 24 | DIFF2 | Output | Differential clock output 2_True; can be OTP pre-programmed to LVCMOS/LP-HCSL/LVDS/LVPECL output type. | | | EPAD | Power | Connect to ground pad. | # Power Group Table 2. Power Group | Power Supply | SE | DIFF | DIV | MUX | PLL | DCO | REF | Xtal | |----------------------|------------------|-------|--------|---------|------|-----|-----|------| | V <sub>DDSE1</sub> | SE1 <sup>1</sup> | | | | | | | | | V <sub>DDSE2</sub> | SE2 <sup>1</sup> | | | | | | | | | V <sub>DDSE3</sub> | SE3 <sup>1</sup> | | | | | | | | | V <sub>DDDIFF1</sub> | | DIFF1 | DIV3/4 | MUXPLL2 | PLL2 | | | | | V <sub>DDDIFF2</sub> | | DIFF2 | DIV1 | MUXPLL1 | | | | | | $V_{DD33}$ | | | DIV5 | | PLL3 | DCO | REF | Xtal | | V <sub>BAT</sub> | | | | | | DCO | | Xtal | | $V_{DDA}$ | | | DIV2 | | PLL1 | | | | $<sup>^{1}~</sup>V_{DDSEx}~for~non-32kHz~outputs~should~be~OFF~when~V_{DDA}/V_{DD33}~turns~OFF;~V_{BAT}~mode~only~supports~32.768kHz~outputs~from~SE1-3.$ # **Output Sources** Table 3. Output Source | | Outputs | | | | | | |-----------|----------|-----------|-----------|-----------|-------|-------| | Source | REF | SE1 | SE2 | SE3 | DIFF1 | DIFF2 | | Xtal REF | Xtal REF | Xtal REF | Xtal REF | Xtal REF | | | | 32.768kHz | | 32.768kHz | 32.768kHz | 32.768kHz | | | | PLL1 | | | | PLL1 | PLL1 | PLL1 | | PLL2 | | PLL2 | PLL2 | PLL2 | PLL2 | PLL2 | | PLL3 | | PLL3 | PLL3 | | PLL3 | PLL3 | Table 4. Output Source Selection Register Settings | SE1 | B36<4> | B36<3> | B31<1> | B29<3> | |-----------------------|--------|--------|--------|--------| | From 32kHz | 0 | 1 | 0 | 0 | | From PLL3 + Divider 5 | 1 | 0 | 0 | 0 | | From PLL2 + Divider 4 | 1 | 1 | 1 | 0 | | From REF + Divider 4 | 1 | 1 | 0 | 1 | Table 5. Output Source Selection Register Settings | SE2 | B31<7> | B31<6> | B36<0> | B31<1> | B29<3> | |-----------------------|--------|--------|--------|--------|--------| | From 32kHz | 0 | 0 | 0 | 0 | 0 | | From PLL3 + Divider 5 | 1 | 0 | 0 | 0 | 0 | | From PLL2 + Divider 4 | 1 | 1 | 1 | 1 | 0 | | From REF + Divider 4 | 1 | 1 | 1 | 0 | 1 | Table 6. Output Source Selection Register Settings | SE3 | B33<7> | B33<6> | B7<5> | B29<3> | B36<1> | B31<1> | |-----------------------|--------|--------|-------|--------|--------|--------| | From 32kHz | 0 | 0 | 0 | 0 | 0 | 0 | | From PLL3 + Divider 5 | 1 | 0 | 1 | 0 | 0 | 0 | | From PLL2 + Divider 4 | 1 | 1 | 0 | 0 | 1 | 1 | | From REF + Divider 4 | 1 | 1 | 0 | 1 | 1 | 0 | Table 7. DIFF1 Output | DIFF1 | B34<7> | B0<3> | |-------------------------|--------|-------| | From PLL1 + Divider 1 | 0 | 0 | | From PLL2/3 + Divider 3 | 1 | 0 | | From REF + Divider 1 | 0 | 1 | Table 8. DIFF2 Output | DIFF2 | B35<7> | B0<3> | |-------------------------|--------|-------| | From PLL1 + Divider 1 | 0 | 0 | | From PLL2/3 + Divider 3 | 1 | 0 | | From REF + Divider 1 | 0 | 1 | #### Device Features and Functions ### DFC - Dynamic Frequency Control - OTP programmable 4 different feedback fractional dividers (4 VCO frequencies) that apply to PLL2. - ORT (overshoot reduction) function will be applied automatically during the VCO frequency change. - Smooth frequency incremental or decremental from current VCO to targeted VCO based on DFC hardware pins selection. Figure 2. DFC Function Block Diagram Table 9. DFC Function Priority | DFC_EN bit (W32[4]) | OE1_fun_sel<br>(W30[6:5]) | OE3_fun_sel<br>(W30[3:2]) | SCL_DFC1 | DFC[1:0] | Notes | |---------------------|---------------------------|---------------------------|----------|-------------------------|-----------------------------------------------| | 0 | Х | х | х | 0 | DFC disable | | 1 | 11 (DFC) | 00-10 (DFC) | х | [0,OE1] | One-pin DFC-OE1 | | 1 | 11 (DFC) | 11 (DFC) | х | [OE3,OE1] | Two-pin DFC-OE3,<br>OE1 | | 1 | 00–10 | 11 | х | Not permitted | Not supported | | 1 | 00–10 | 00–10 | 0 | [SCL_DFC1,<br>SDA_DFC0] | I <sup>2</sup> C pin as DFC control pins mode | | 1 | 00–10 | 00–10 | 1 | W30[1:0] | I <sup>2</sup> C control DFC mode | #### **DFC Function Programming** - Register B63b3:2 selects DFC00–DFC11 configuration. - Byte16–19 are the registers for PLL2 VCO setting, based on B63b3:2 configuration selection, the data write to B16–19 will be stored in selected configuration OTP memory. - Refer to DFC Function Priority table. Select proper control pin(s) to activate DFC function. - Note the DFC function can also be controlled by I<sup>2</sup>C access. ### PPS - Proactive Power Saving Function PPS (Proactive Power Saving) is an IDT patented unique design for the clock generator that proactively detects end device power down state and then switches output clocks between normal operation clock frequency and low power mode 32kHz clock that only consumes < 2µA current. The system could save power when the device goes into power down or sleep mode. The PPS function diagram is shown as below. Figure 3. PPS Function Block Diagram Figure 4. PPS Assertion/Deassertion Timing Chart #### **PPS Function Programming** - Refer to the OE Pin Functions table to have the proper PPS function selected for OE pin(s). Note that the register default is set to Output enable (OE) function for OE pins. - Have proper setup to Byte 30 and 32 for OE1–OE3 function selection; for PPS function, select 10 to control register bits. ### Timer Function Description - 1. The timer function can be used together with the DFC -Dynamic Frequency Control function or with another PLL frequency programming. - 2. The timer provides 4 different delay times by two bits selection: 0.5 sec 1 sec 2 sec 4 sec. - 3. The timeout flag will be set when timer times out and the flag can be cleared by writing 0 to timer enable bit. - 4. When timer times out, RESET pin can generate a 250ms pulse signal if RESET control bit is enabled. - 5. When timer times out, DFC stage will switch back to DFC00 setting if DFC function is enabled, and DFC function will be disabled after RESET. Figure 5. Timer Functions #### OE Pin Function The OE pins in the 5P35023 have multiple functions. The OE pins can be configured as output enable control (OE) or chip power-down control (PD#) or Proactive Power Saving function (PPS). Furthermore, the OE pins can be configured as a single or two-pin Dynamic Frequency Control (DFC), or the RESET out function that is associated with the Timer function. Table 10. OE Pin Functions | | Pin | | | | | |------------------------------|---------------|---------------|---------------|--|--| | Function | OE1 | OE2 | OE3 | | | | SE Output Enable/Disable | SE1 (default) | SE2 (default) | SE3 (default) | | | | DIFF Output Enable/Disable | _ | DIFF1/DIFF2 | _ | | | | Global Power Down (PD#) | PD# | _ | _ | | | | Proactive Power Saving Input | SE1_PPS | SE2_PPS | SE3_PPS | | | | DOC Control (Only PLL2) | DFC0 | _ | DFC1 | | | | RESET OUT | _ | RESET OUT | _ | | | Table 11. OE Pin Function Summary | OE Pin | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OE1: SE1 | OE1 only control SE1 enable/disable; other outputs are not affected by this pin status. | | OE2: SE2 | OE2 only control SE2 enable/disable; other outputs are not affected by this pin status. | | OE3: SE3 | OE3 only control SE3 enable/disable; other outputs are not affected by this pin status. | | OE2: DIFF1/DIFF2 | OE2 control differential outputs 1 and 2 only. Other SE outputs are not affected by this pin status. | | OE1: PD# | OE1 control chip global power down (PD#) except 32.768kHz on OE1 (when 32kHz is enabled). When the PD# pin is active low, the chip goes to lowest power down mode and all outputs are disabled except 32kHz output and only keep 32k/Xtal calibration. | | OE1: SE1_PPS | Configure OE1 as SE1_PPS (Proactive Power Saving) function pin. | | OE2: SE2_PPS | Configure OE2 as SE2_PPS (Proactive Power Saving) function pin. | | OE3: SE3_PPS | Configure OE3 as SE3_PPS (Proactive Power Saving) function pin. | | OE1: DFC0 | Configure OE1 as DFC0 control pin 0. | | OE3: DFC1 | Configure OE3 as DFC1 control pin 1. | Table 12. PD# Priority | PD# | I2C_OE_EN_bit | SE1/2/3, DIFF1/DIFF2,<br>SEx_PPS | Output | Notes | |-----|---------------|----------------------------------|---------|----------------| | 0 | х | х | Stop | 32kHz free run | | 1 | 0 | Х | Stop | | | 1 | 1 | 0 | Stop | | | 1 | 1 | 1 | Running | | ### Reference Input and Selection When programming, the 5P35023 accepts 8MHz–40MHz crystal input, 8MHz to 125MHz differential clocks input or 1MHz–125MHz LVCMOS (to X1) input. See below reference circuit for details. #### Crystal Input (X1/X2) The crystal oscillators should be fundamental mode quartz crystals; overtone crystals are not suitable. Crystal frequency should be specified for parallel resonance with 40MHz maximum. A crystal manufacturer will calibrate its crystals to the nominal frequency with a certain load capacitance value. When the oscillator load capacitance matches the crystal load capacitance, the oscillation frequency will be accurate as 0 PPM. When the oscillator load capacitance is lower than the crystal load capacitance, the oscillation frequency will be higher than nominal. In order to get an accurate oscillation frequency, the matching the oscillator load capacitance with the crystal load capacitance is required. To set the oscillator load capacitance, 5P35023 has built-in two programmable tuning capacitors inside the chip, one at XIN and one at XOUT. They can be adjusted independently. The value of each capacitor is composed of a fixed capacitance amount plus a variable capacitance amount set with the XTAL[7:0] register. Adjustment of the crystal tuning capacitors allows for maximum flexibility to accommodate crystals from various manufacturers. The range of tuning capacitor values available are in accordance with the following table. Table 13. Programmable Tuning Caps | Parameter | Bits | Range | Minimum (pF) | Maximum (pF) | |------------|-------|---------------------|--------------|--------------| | Xtal [7:0] | 4 × 2 | +1 / +2 / +4 / +8pF | 0 | 15pF | $XTAL[4:0] = (XTAL C_1 - 7pF) \times 2$ (Eq.1) Equation 1 and the table of XTAL[7:0] tuning capacitor characteristics show that the parallel tuning capacitance can be set between 4.5pF to 12.5pF with a resolution of 0.25pF. For a crystal $C_L$ = 8pF, where $C_L$ is the parallel capacity specified by the crystal vendor that sets the crystal frequency to the nominal value. Under the assumptions that the stray capacity between the crystal leads on the circuit board is zero and that no external tuning caps are placed on the crystal leads, then the internal parallel tuning capacity is equal to the load capacity presented to the crystal by the device. The internal load capacitors are true parallel-plate capacitors for ultra-linear performance. Parallel-plate capacitors were chosen to reduce the frequency shift that occurs when non-linear load capacitance interacts with load, bias, supply, and temperature changes. External non-linear crystal load capacitors should not be used for applications that are sensitive to absolute frequency requirements. # Spread Spectrum The 5P35023 supports spread spectrum clocks from PLL1 and PLL2; the PLL1 built-in with analog spread spectrum and PLL2 has digital spread spectrum. **Analog Spread Spectrum** Refer to programming guide. ### Digital Spread Spectrum Figure 6. Digital Spread Spectrum $$N = \frac{Fvco}{2 * Fout}$$ $$period = \frac{Fpfd}{2 * Fss}$$ $$step = \frac{N * SSamount}{period}$$ #### Down spread or spread off N = Fvco/Fpfd Center Spread N = Nssoff + N × SSamount/2 N: include integer and fraction Fvco: VCOs frequency Fpfd: PLLs pfd frequency Fss: spread modulation rate SSamount: spread percentage The black line is for the down spread; N will decrease to make the center frequency is lower than spread off. The blue line is for the center spread; there is an offset put on divider ratio to make the center frequency keep same as spread off. Example: 0.5% down spread at 32kHz modulation rate. #### $V_{BAT}$ The 5P35023 supports a low-power operation 32.768kHz RTC clock with only a coin cell battery supply. The coin cell battery power capacitance is usually 170mAhr or higher, with less than $2\mu A^*$ low-power DCO operation mode will support application up to few years clock source for date/time keeping circuit (RTC). When main power exists (for example, $V_{DD33}$ and $V_{DDA}$ ), the 5P35023 will switch DCO power source to main power to save battery power. Table 14. V<sub>BAT</sub> Switching Threshold | $V_{\mathrm{DD33}}$ | V <sub>BAT</sub> | DCO Power Source | |---------------------|------------------|-------------------| | > 2.5V | _ | V <sub>DD33</sub> | | < 2.3V | _ | $V_{BAT}$ | VBAT needs to be 3.0V-3.3V. ### **ORT-VCO Overshoot Reduction Technology** The 5P35023 supports the VCO overshoot reduction technology (ORT) to prevent an output clock frequency spike when the device is changing frequency on the fly or doing DFC (Dynamic Frequency Control) function. The VCO frequency changes are under control instead of free-run to targeted frequency. ### PLL Features and Descriptions Table 15. Output 1 Divider | | Output Divider bits <3:2> | | | | | | |---------------------------|---------------------------|----|----|----|--|--| | Output Divider bits <1:0> | 00 | 01 | 10 | 11 | | | | 00 | 1 | 2 | 4 | 8 | | | | 01 | 4 | 8 | 16 | 32 | | | | 10 | 5 | 10 | 20 | 40 | | | | 11 | 6 | 12 | 24 | 48 | | | Table 16. Output 2, 4, and 5 Divider | | Output Divider bits <3:2> | | | | | | |---------------------------|---------------------------|----|----|----|--|--| | Output Divider bits <1:0> | 00 | 01 | 10 | 11 | | | | 00 | 1 | 2 | 4 | 5 | | | | 01 | 3 | 6 | 12 | 15 | | | | 10 | 5 | 10 | 20 | 25 | | | | 11 | 10 | 20 | 40 | 50 | | | Table 17. Output 3 Divider | | Output Divider bits <3:2> | | | | | | |---------------------------|---------------------------|----|----|----|--|--| | Output Divider bits <1:0> | 00 | 01 | 10 | 11 | | | | 00 | 1 | 2 | 4 | 8 | | | | 01 | 3 | 6 | 12 | 24 | | | | 10 | 5 | 10 | 20 | 40 | | | | 11 | 10 | 20 | 40 | 80 | | | # **Output Clock Test Conditions** Figure 7. LVCMOS Output Test Conditions Figure 8. LP-HCSL Output Test Conditions # Absolute Maximum Ratings The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 5P35023 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 18. Absolute Maximum Ratings | Item | Rating | |------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | Supply Voltage, V <sub>DDA</sub> , V <sub>DD33</sub> , V <sub>DDSE</sub> , V <sub>DDDIFF</sub> | 3.465V | | Supply Voltage, V <sub>BAT</sub> | 3.465V | | Inputs | | | XIN/CLKIN | 0V to 3.3V voltage swing for both LVCMOS or DIFF CLK | | Other Inputs | -0.5V to V <sub>DD33</sub> or V <sub>DDSEx</sub> | | Outputs, V <sub>DDSEx</sub> (LVCMOS) | -0.5V to V <sub>DDSEx</sub> or V <sub>DDDIFF</sub> + 0.5V | | Outputs, IO (SDA) | 10mA | | Package Thermal Impedance, Θ <sub>JA</sub> | 50.1°C/W (0mps) | | Package Thermal Impedance, Θ <sub>JC</sub> | 61.68°C/W (0mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD Human Body Model | 2000V | | ESD Charge Device Model | 1000V | | Junction Temperature | 125°C | # **Recommended Operating Conditions** Table 19. Recommended Operating Conditions | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | |-----------------------|-----------------------------------------------------------------------------|---------|---------|---------|-------|-------| | | Power supply voltage for supporting 1.8V outputs. | 1.71 | 1.8 | 1.89 | | | | V <sub>DDSEx</sub> | Power supply voltage for supporting 2.5V outputs. | 2.375 | 2.5 | 2.625 | V | | | | Power supply voltage for supporting 3.3V outputs. | 3.135 | 3.3 | 3.465 | | | | V <sub>DD33</sub> | Power supply voltage for core logic functions. | 3.135 | 3.3 | 3.465 | V | 1,2,3 | | V <sub>DDA</sub> | Analog power supply voltage. Use filtered analog power supply if available. | 2.375 | | 3.465 | V | | | V <sub>BAT</sub> | Battery power supply voltage. | 2.8 | 3 | 3.465 | V | 1,2,3 | | т | Operating temperature, ambient (industrial). | -40 | | 85 | °C | | | T <sub>A</sub> | Operating temperature, ambient (automotive). | -40 | | 105 | °C | | | C <sub>LOAD_OUT</sub> | Maximum load capacitance (LVCMOS only). | | 5 | | pF | | Table 19. Recommended Operating Conditions | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | |-----------------|-------------------------------------------------------------------------------------------------------------|---------|---------|---------|------------------------|-------| | | External reference crystal. | 8 | | 40 | | | | _ | External reference crystal with DCO used. | 12 | | 38 | Units<br>- MHz<br>- ms | | | F <sub>IN</sub> | External single-ended reference clock CLKINB. | 1 | | 125 | | | | | External differential reference clock CLKIN, CLKINB. | | | 125 | | | | t <sub>PU</sub> | Power up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic). | 0.05 | | 3 | ms | | <sup>&</sup>lt;sup>1</sup> Power-up sequence conditions. ### **Electrical Characteristics** Supply voltage: all V<sub>DD</sub> ±5%, unless otherwise stated. Table 20. Input Capacitance, LVCMOS Output Impedance, and Internal Pull-down Resistance $(T_A = +25^{\circ}C)$ | Symbol | Parameter | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance (CLKIN, CLKINB, OE, SDA, SCL, DFC1:0) | | 3 | 7 | pF | | Pull-down Resistor | OE | | 200 | | kΩ | | | LVCMOS Output Driver Impedance (V <sub>DDSE</sub> = 1.8V) | | 22 | | Ω | | R <sub>OUT</sub> | LVCMOS Output Driver Impedance (V <sub>DDSE</sub> = 2.5V) | | 22 | | Ω | | | LVCMOS Output Driver Impedance (V <sub>DDSE</sub> = 3.3V) | | 22 | | Ω | | X1, X2 | Programmable Input Capacitance at X1 or X2 | 0 | | 15 | pF | Table 21. Crystal Characteristics | Parameter | Conditions | Minimum | Typical | Maximum | Units | |----------------------------------------------------|------------|-------------|---------|---------|-------| | Mode of Oscillation | _ | Fundamental | | | | | Frequency | _ | 8 | | 40 | MHz | | Frequency when 32.768kHz DCO is used | _ | 12 | | 38 | MHz | | Equivalent Series Resistance (ESR) | _ | | 10 | 100 | Ω | | Shunt Capacitance | _ | | 2 | 7 | pF | | Load Capacitance (C <sub>L</sub> ) | _ | 6 | 8 | 10 | pF | | Maximum Crystal Drive Level (C <sub>L</sub> = 8pF) | _ | | | 100 | μW | $<sup>^2 \</sup> V_{DDSEx} \ for \ non-32 kHz \ outputs \ should \ be \ OFF \ when \ V_{DDA}/V_{DD33} \ turn \ off, \ V_{BAT} \ mode \ only \ supports \ 32.768 kHz \ outputs \ from \ SE1-3.$ <sup>&</sup>lt;sup>3</sup> When using a single-ended clock to CLKINB pin within differential clocking mode, CLKIN pin needs to be grounded and minimum input frequency should be higher than 8MHz. Table 22. DC Electrical Characteristics (Industrial)<sup>1,2</sup> | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | I <sub>DDCORE</sub> | Core Supply Current | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 3.3; XTAL = 25MHz, PLL2/3 off, no output, PLLs disabled. | | 5 | | mA | | 13 | DLI 1 Supply Current | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 3.3V; XTAL = 25MHz, PLL2/3 off, no output, PLL1 = 600MHz. | | 13 | | mA | | 'DD_PLL1 | Core Supply Current D_PLL1 PLL1 Supply Current D_PLL2 PLL2 Supply Current D_PLL3 PLL3 D_PL3 Su | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 2.5V; XTAL = 25MHz, PLL2/3 off, no output, PLL1 = 600MHz. | | 13 | | mA | | 1 3 | DLL2 Supply Current | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 3.3V; XTAL = 25MHz, PLL1/3 off, no output, PLL2 = 1GHz. | | 11 | | mA | | IDD_PLL2 | PLLZ Supply Current | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 2.5V; XTAL = 25MHz, PLL1/3 off, no output, PLL2 = 1GHz. | | 11 | | mA | | I <sub>DD_PLL3</sub> <sup>3</sup> | PLL3 Supply Current | $V_{DD}$ = $V_{DDSE}$ = $V_{DD33}$ = 3.3V; XTAL = 25MHz, PLL1/2 off, no output, PLL3 = 480MHz. | | 4 | | mA | | | LVPECL, 500MHz, 3.3V V <sub>DDDIFF</sub> (DIFF1,2). | | 39 | | mA | | | | | LVPECL, 156.25MHz, 2.5V V <sub>DDDIFF</sub> (DIFF1,2). | | 33 | | mA | | | | LVDS, 500MHz, 3.3V V <sub>DDDIFF</sub> (DIFF1,2). | | 13 | | mA | | | | LVDS, 250MHz, 2.5V V <sub>DDDIFF</sub> (DIFF1,2). | | 8 | | mA | | | | LPHCSL, 125MHz, 3.3V V <sub>DDDIFF</sub> , 2pF load (DIFF1,2). | | 7 | | mA | | 1 | Output Buffer Supply | LPHCSL, 100MHz, 2.5V V <sub>DDDIFF</sub> , 2pF load (DIFF1,2). | | 8 | | mA | | IDDOx | Current | LVCMOS, 8MHz, 3.3V, V <sub>DDSE</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 8MHz, 2.5V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 8MHz, 1.8V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 160MHz, 3.3V V <sub>DDSEx</sub> <sup>1</sup> (SE1). | | 9.5 | | mA | | | | LVCMOS, 160MHz, 2.5V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 5.0 | | mA | | | | LVCMOS, 160MHz, 1.8V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 6.0 | | mA | | I <sub>DDPD</sub> | Power Down Current | PD asserted with $V_{DDA}$ , $V_{DD33}$ and $V_{DDSE}$ on, $I^2C$ programming, 32kHz running. | | 3.5 | | mA | | I <sub>DDSUSPEND</sub> - V <sub>DD33</sub> | I <sub>DDSUSPEND</sub> – V <sub>BAT</sub> | Only V <sub>BAT</sub> = 3.3V and V <sub>DDSEn</sub> is powered. | | 1.1 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 3.3V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 3.3V | Only $V_{BAT} = 3.3V$ and $V_{DDSEn}$ is powered with 3.3V. | | 3.4 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 2.5V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 2.5V | Only V <sub>BAT</sub> = 3.3V and V <sub>DDSEn</sub> is powered with 2.5V. | | 2.5 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 1.8V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 1.8V | Only V <sub>BAT</sub> = 3.3V and V <sub>DDSEn</sub> is powered with 1.8V. | | 1.8 | | μA | <sup>&</sup>lt;sup>1</sup> Single CMOS driver active. $<sup>^2</sup>$ SE1–3 current measured with 2 inches transmission line and 5pF load, DIFF clock current measured with 5 inches transmission line with 2pF loads. $<sup>^{3}</sup>$ I<sub>DDCORE</sub> = I<sub>DDA</sub>+ I<sub>DDD</sub>, no loads. Table 23. DC Electrical Characteristics (Automotive)<sup>1,2</sup> | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|---------|---------|---------|-------| | I <sub>DDCORE</sub> | Core Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 3.3$ ; XTAL = 25MHz, PLL2/3 off, no output, PLLs disabled. | | 5 | | mA | | 1 3 | PLL1 Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 3.3V$ ; XTAL = 25MHz, PLL2/3 off, no output, PLL1 = 600MHz. | | 13 | | mA | | I <sub>DD_PLL1</sub> 3 | PLL1 Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 2.5V$ ; XTAL = 25MHz, PLL2/3 off, no output, PLL1 = 600MHz. | | 13 | | mA | | 1 3 | PLL2 Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 3.3V$ ; XTAL = 25MHz, PLL1/3 off, no output, PLL2 = 1GHz. | | 11 | | mA | | I <sub>DD_PLL2</sub> 3 | PLLZ Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 2.5V$ ; XTAL = 25MHz, PLL1/3 off, no output, PLL2 = 1GHz. | | 11 | | mA | | I <sub>DD_PLL3</sub> <sup>3</sup> | PLL3 Supply Current | $V_{DD} = V_{DDSE} = V_{DD33} = 3.3V$ ; XTAL = 25MHz, PLL1/2 off, no output, PLL3 = 480MHz. | | 4.7 | | mA | | | | LVPECL, 500MHz, 3.3V V <sub>DDDIFF</sub> (DIFF1,2). | | 39 | | mA | | | | LVPECL, 156.25MHz, 2.5V V <sub>DDDIFF</sub> (DIFF1,2). | | 33 | | mA | | | | LVDS, 500MHz, 3.3V V <sub>DDDIFF</sub> (DIFF1,2). | | 15 | | mA | | | | LVDS, 250MHz, 2.5V V <sub>DDDIFF</sub> (DIFF1,2). | | 9 | | mA | | | Output Buffer Supply<br>Current | LPHCSL, 125MHz, 3.3V V <sub>DDDIFF</sub> , 2pF load (DIFF1,2). | | 9 | | mA | | 1 | | LPHCSL, 100MHz, 2.5V V <sub>DDDIFF</sub> , 2pF load (DIFF1,2). | | 7 | | mA | | I <sub>DDOx</sub> | | LVCMOS, 8MHz, 3.3V, V <sub>DDSE</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 8MHz, 2.5V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 8MHz, 1.8V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 1 | | mA | | | | LVCMOS, 160MHz, 3.3V V <sub>DDSEx</sub> <sup>1</sup> (SE1). | | 9.5 | | mA | | | | LVCMOS, 160MHz, 2.5V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 9 | | mA | | | | LVCMOS, 160MHz, 1.8V V <sub>DDSEx</sub> <sup>1,2</sup> (SE1). | | 6 | | mA | | I <sub>DDPD</sub> | Power Down Current | PD asserted with $V_{DDA}$ , $V_{DD33}$ and $V_{DDSE}$ on, $I^2C$ programming, 32kHz running. | | 3.5 | | mA | | I <sub>DDSUSPEND</sub> - V <sub>DD33</sub> | I <sub>DDSUSPEND</sub> - V <sub>BAT</sub> | Only $V_{BAT} = 3.3V$ and $V_{DDSEn}$ is powered. | | 1.1 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 3.3V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 3.3V | Only $V_{BAT} = 3.3V$ and $V_{DDSEn}$ is powered with 3.3V. | | 3.4 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 2.5V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 2.5V | Only V <sub>BAT</sub> = 3.3V and V <sub>DDSEn</sub> is powered with 2.5V. | | 2.5 | | μA | | I <sub>DDSUSPEND</sub> –<br>SEn 1.8V | I <sub>DDSUSPEND</sub> – V <sub>DDSEn</sub> 1.8V | Only V <sub>BAT</sub> = 3.3V and V <sub>DDSEn</sub> is powered with 1.8V. | | 1.8 | | μA | <sup>&</sup>lt;sup>1</sup> Single CMOS driver active. $<sup>^2</sup>$ SE1–3 current measured with 2 inches transmission line and 5pF load, DIFF clock current measured with 5 inches transmission line with 2pF loads. $<sup>^{3}</sup>$ I<sub>DDCORE</sub> = I<sub>DDA</sub>+ I<sub>DDD</sub>, no loads. Table 24. Input Parameters<sup>1,2</sup> | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |--------------------|----------------------------------------|-----------------------------------------|-----------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage – CLKIN | Single-ended inputs. | 2.4 | | 3.465 | V | | V <sub>IL</sub> | Input Low Voltage – CLKIN | Single-ended inputs. | GND - 0.3 | | 0.8 | V | | V <sub>SWING</sub> | Input Amplitude – CLKIN | Differential input. | 325 | | 3300 | mV | | dV/dt | Input Slew Rate – CLKIN | Differential input. | 0.4 | | 8 | V/ns | | VCM | Input Common Mode Voltage | Differential input. | 200 | | 2500 | mV | | 1 | Input Leakage Low Current for OE1 | V <sub>IN</sub> = GND | -150 | | 5 | μA | | I <sub>IL</sub> | Input Leakage Low Current for OE2/3 | V <sub>IN</sub> = GND. | | | 5 | μA | | I <sub>IH</sub> | Input Leakage High Current for OE1/2/3 | V <sub>IN</sub> = 3.465V (industrial). | | | 20 | μA | | I <sub>IH</sub> | Input Leakage High Current for OE1/2/3 | V <sub>IN</sub> = 3.465V (automotive). | | | 35 | μA | | d <sub>TIN</sub> | Input Duty Cycle | Measurement from differential waveform. | 45 | | 55 | % | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. Table 25. Power Consumption of 32.768kHz Output Only Operation Supply voltage $V_{DDSE}$ = 1.8V–3.3V ±5%, $T_A$ = -40°C to +85°C. | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |----------------------|---------------------------------------------|--------------------------------|---------|---------|---------|-------| | I_V <sub>BAT</sub> | V <sub>BAT</sub> = 3.3V Power Input Current | | | 1.1 | | μA | | | V <sub>DDSEx</sub> = 1.8V Current | 0.5 inch, no load, one output. | | 0.4 | | μA | | | V <sub>DDSEx</sub> = 1.8V Current | 2.0 inch, no load, one output. | | 1.0 | | μA | | | V <sub>DDSEx</sub> = 1.8V Current | 5.0 inch, no load, one output. | | 2.3 | | μA | | | V <sub>DDSEx</sub> = 2.5V Current | 0.5 inch, no load, one output. | | 0.6 | | μA | | I_V <sub>DDSEx</sub> | V <sub>DDSEx</sub> = 2.5V Current | 2.0 inch, no load, one output. | | 1.5 | | μA | | | V <sub>DDSEx</sub> = 2.5V Current | 5.0 inch, no load, one output. | | 3.1 | | μA | | | V <sub>DDSEx</sub> = 3.3V Current | 0.5 inch, no load, one output. | | 0.8 | | μA | | | V <sub>DDSEx</sub> = 3.3V Current | 2.0 inch, no load, one output. | | 1.9 | | μA | | | V <sub>DDSEx</sub> = 3.3V Current | 5.0 inch, no load, one output. | | 4.2 | | μA | <sup>&</sup>lt;sup>2</sup> Slew rate measured through ±75mV window centered around differential zero. Table 26. DC Electrical Characteristics - 3.3V LVCMOS $V_{DDSE}$ = 3.3V ±5%, $T_A$ = -40°C to +105°C, unless stated otherwise. | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |----------------------------|------------------------|------------------------------------------------|-----------|---------|--------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -15mA. | 2.4 | | $V_{DDSE}$ | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 15mA. | | | 0.4 (industrial)<br>0.5 (automotive) | V | | Lana - Output Leakage Curr | Output Lookago Current | Tri-state outputs, V <sub>DDSE</sub> = 3.465V. | | | 3 | μA | | IOZDD | Output Leakage Current | Tri-state outputs, V <sub>DDSE</sub> = 0V. | -3 | | | μA | | V <sub>IH</sub> | Input High Voltage | Single-ended inputs – OE, SDA, SCL. | 2 | | $V_{DDSE} + 0.3$ | V | | V <sub>IL</sub> | Input Low Voltage | Single-ended inputs – OE, SDA, SCL. | GND - 0.3 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | Single-ended input – XIN/CLKIN | 2.4 | | V <sub>DD33</sub> | V | | V <sub>IL</sub> | Input Low Voltage | Single-ended input – XIN/CLKIN | GND - 0.3 | | 0.8 | V | ### Table 27. DC Electrical Characteristics - 2.5V LVCMOS $V_{DDSE}$ = 2.5V ±5%, $T_A$ = -40°C to +105°C, unless stated otherwise. | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------|------------------------------------------------|-------------------------|---------|---------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -12mA. | 0.7 × V <sub>DDSE</sub> | | V <sub>DDSE</sub> | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 12mA. | | | 0.4 (industrial)<br>0.45 (automotive) | V | | 1 | Output Leakage Current | Tri-state outputs, V <sub>DDSE</sub> = 2.625V. | | | 3 | μA | | IOZDD | | Tri-state outputs, V <sub>DDSE</sub> = 0V. | -3 | | | μA | | V <sub>IH</sub> | Input High Voltage | Single-ended inputs – OE, SDA, SCL. | 1.7 | | V <sub>DDSE</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | Single-ended inputs – OE, SDA, SCL. | GND - 0.3 | | 0.2 × V <sub>DDSE</sub> | V | #### Table 28. DC Electrical Characteristics - 1.8V LVCMOS $V_{DDSE}$ = 1.8V ±5%, $T_A$ = -40°C to +105°C, unless stated otherwise. | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------|-----------------------------------------------|--------------------------|---------|-------------------------------------------------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -8mA. | 0.7 × V <sub>DDSE</sub> | | $V_{DDSE}$ | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 8mA. | | | 0.25 × V <sub>DDSE</sub> | V | | La-sa Output Le | Output Leakage Current | Tri-state outputs, V <sub>DDSE</sub> = 1.89V. | | | 3 | μΑ | | IOZDD | Output Leakage Current | Tri-state outputs, V <sub>DDSE</sub> = 0V. | -3 | | | μΑ | | V <sub>IH</sub> | Input High Voltage | Single-ended inputs. | 0.65 × V <sub>DDSE</sub> | | $V_{DDSE} + 0.3$ | V | | V <sub>IL</sub> | Input Low Voltage | Single-ended inputs. | GND - 0.3 | | 0.35 × V <sub>DDSE</sub> (industrial)<br>0.2 × V <sub>DDSE</sub> (automotive) | V | Table 29. Electrical Characteristics - DIF 0.7V LPHCSL Differential Outputs $V_{DDDIFF} = 3.3 \text{ V } \pm 5\% \text{ or } 2.5 \text{ V } \pm 5\%, T_A = -40^{\circ} \text{ to } +105^{\circ}\text{C}.$ | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | |---------------------|-------------------------------|---------|---------|---------|-------|--------------------------| | dV/dt | Slew Rate | 1 | 2.5 | 4 | V/ns | 1,2,3,8 | | ΔdV/dt | Slew Rate Mismatch | | | 20 | % | 1,2,3,8<br>at < = 200MHz | | V <sub>HIGH</sub> | Voltage High | 660 | 800 | 1150 | mV | 1,6,7,8 | | V <sub>LOW</sub> | Voltage Low | -150 | 0 | 150 | mV | 1,6 | | V <sub>MAX</sub> | Maximum Voltage | | | 1150 | mV | 1 | | V <sub>MIN</sub> | Minimum Voltage | -300 | | | mV | 1 | | V <sub>SWING</sub> | Voltage Swing | 300 | | | mV | 1,2 | | V <sub>CROSS</sub> | Crossing Voltage Value | 250 | 360 | 550 | mV | 1,4,6 | | ΔV <sub>CROSS</sub> | Crossing Voltage Variation | | | 140 | mV | 1,5 | | Jitter-Cy/Cy | Cycle to Cycle Jitter | | 10 | | ps | 1,2 | | Jitter-STJ | Short Term Period Jitter | | 70 | | ps | 1,2 | | T <sub>DC</sub> | Duty Cycle | 45 | | 55 | % | 1,2 | | Measured Frequency | LPHCSL at Differential Output | | | 500 | MHz | 1,2 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured from differential waveform. <sup>&</sup>lt;sup>3</sup> Slew rate is measured through the V<sub>SWING</sub> voltage range centered around differential 0V. This results in a ±150mV window around differential 0V. <sup>&</sup>lt;sup>4</sup> V<sub>CROSS</sub> is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling). $<sup>^5</sup>$ The total variation of all V<sub>CROSS</sub> measurements in any particular system. Note that this is a subset of V<sub>CROSS</sub> min/max (V<sub>CROSS</sub> absolute) allowed. The intent is to limit V<sub>CROSS</sub> induced modulation by setting $\Delta V_{CROSS}$ to be smaller than V<sub>CROSS</sub> absolute. <sup>&</sup>lt;sup>6</sup> Measured from single-ended waveform. <sup>&</sup>lt;sup>7</sup> Measured with scope averaging off, using statistics function. Variation is the difference between minimum and maximum. <sup>&</sup>lt;sup>8</sup> Scope average on. <sup>&</sup>lt;sup>9</sup> Differential clock amplitude setting = 01. Table 30. Electrical Characteristics - LVDS $V_{DDDIFF}$ = 3.3 V ±5% or 2.5V ±5%, $T_A$ = -40° to +105°C. | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | |--------------------|-----------------------------------------------------------------------------------------------------|---------|------------|---------|-------|-------| | VOT (+) | Differential Output Voltage for the TRUE Binary State | 247 | | 454 | mV | | | VOT (-) | VOT (-) Differential Output Voltage for the FALSE Binary State | | | -247 | mV | | | ΔVΟΤ | Change in VOT between Complimentary Output States | | | 50 | mV | | | VOS | Output Common Mode Voltage (Offset Voltage) at 3.3V ±5%, 2.5V ±5% | 1.125 | 1.25 1.375 | | V | | | | Output Common Mode Voltage (Offset Voltage) at 1.8 V ±5% | 0.8 | 0.875 | 0.95 | | | | ΔVOS | Change in VOS between Complimentary Output States | | | 50 | mV | | | IOS | Outputs Short Circuit Current, V <sub>OUT</sub> + or V <sub>OUT</sub> - = 0V or V <sub>DDDIFF</sub> | | 9 | 24 | mA | | | IOSD | Differential Outputs Short Circuit Current, V <sub>OUT</sub> + = V <sub>OUT</sub> - | | 6 | 12 | mA | | | Jitter-Cy/Cy | Cycle to Cycle Jitter | | 20 | | ps | 1,2 | | Jitter-STJ | Short Term Period Jitter | | 100 | | ps | 1,2 | | T <sub>DC</sub> | Duty Cycle | 45 | | 55 | % | 1,2 | | Measured Frequency | LVDS at Differential Output | | | 500 | MHz | 1,2 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. Table 31. Electrical Characteristics - LVPECL $V_{DDDIFF} = 3.3 \text{ V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, T_A = -40^{\circ} \text{ to } +105^{\circ}\text{C}.$ | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | |--------------------|--------------------------------------------------------------------------------|----------------------------|---------|----------------------------|----------|-------| | V <sub>OH</sub> | Output Voltage HIGH, terminated through $50\Omega$ tied to $V_{DDDIFF}$ - $2V$ | V <sub>DDDIFF</sub> - 1.19 | | V <sub>DDDIFF</sub> - 0.69 | V | | | V <sub>OL</sub> | Output Voltage LOW, terminated through $50\Omega$ tied to $V_{DDDIFF}$ - $2V$ | V <sub>DDDIFF</sub> - 1.94 | | V <sub>DDDIFF</sub> - 1.4 | <b>V</b> | | | V <sub>SWING</sub> | Output Differential Voltage Swing (see Figure 9) | 1.1 | | 2 | V | 2,3 | | Jitter-Cy/Cy | Cycle to Cycle Jitter | | 20 | | ps | 1,2 | | Jitter-STJ | Short Term Period Jitter | | 100 | | ps | 1,2 | | T <sub>DC</sub> | Duty Cycle | 45 | | 55 | % | 1,2 | | Measured Frequency | LVPECL at Differential Output | | | 500 | MHz | 1,2 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured from differential waveform. <sup>&</sup>lt;sup>3</sup> Differential clock amplitude setting = 01. <sup>&</sup>lt;sup>2</sup> Measured from differential waveform. <sup>&</sup>lt;sup>3</sup> Differential clock amplitude setting = 01. Figure 9. Output Differential Voltage Swing ### **AC Electrical Characteristics** $V_{DDSE}$ = 3.3V ±5% or 2.5V ±5% or 1.8V ±5%, $T_A$ = -40°C to +105°C (spread spectrum off), unless stated otherwise. Table 32. AC Electrical Characteristics | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | |------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------|---------|---------|---------|-------|--| | | | Input frequency limit (XIN). | 8 | | 40 | MHz | | | f <sub>IN</sub> <sup>1</sup> | Innut Fraguenov | Input frequency limit (XIN) when enable DCO. | 12 | | 38 | MHz | | | IN | Input Frequency | Input frequency limit (differential CLKIN). | 8 | | 125 | MHz | | | | | Input frequency limit (LVCMOS to X1). | 1 | | 125 | MHz | | | | | Single-ended clock output limit (LVCMOS). | 1 | < 125 | 160 | MHz | | | f | Output Frequency | Differential clock output limit (LPHCSL). | 1 | < 333 | 500 | MHz | | | f <sub>OUT</sub> | Output Frequency | Differential clock output limit (LVDS). | 1 | < 333 | 500 | MHz | | | | | Differential clock output limit (LVPECL). | 1 | | 500 | MHz | | | f <sub>VCO1</sub> | VCO Frequency Range of PLL1 | VCO operating frequency range. | 300 | | 600 | MHz | | | f <sub>VCO2</sub> | VCO Frequency Range of PLL2 | VCO operating frequency range. | 400 | | 1200 | MHz | | | f <sub>VCO3</sub> | VCO Frequency Range of PLL3 | VCO operating frequency range. | 300 | | 800 | MHz | | | t2 | Input Duty Cycle | Duty cycle. | 45 | | 55 | % | | | | | LVCMOS, Single-ended. | 45 | | 55 | % | | | t3 | Output Duty Cycle | DIFF1 / DIFF2 configured as a pair of LVCMOS outputs, 180° out of phase (crossing point measurements). | 40 | | 60 | % | | | | Output Duty Cycle – REF | Reference clock output or SE1–3 fan out clock. | 40 | | 60 | % | | | t4 <sup>4</sup> | Rise/Fall, SLEW[0] = 1 | Single-ended LVCMOS output clock rise and fall time, 20% to 80% of V <sub>DDSE</sub> 1.8V–3.3V. | | 1.0 | | | | | [4 ' | Rise/Fall, SLEW[0] = 0 | Single-ended LVCMOS output clock rise and fall time, 20% to 80% of V <sub>DDSE</sub> 1.8V–3.3V. | | 1.1 | | ns | | | | Rise Time | LVDS, 20% to 80%. | | 300 | | | | | t5 <sup>5</sup> | Fall Time | LVDS, 80% to 20%. | | 300 | | 200 | | | lo - | Rise Time | LVPECL, 20% to 80%. | | 300 | | ps | | | | Fall Time | LVPECL, 80% to 20%. | | 300 | | | | Table 32. AC Electrical Characteristics (Cont.) | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------|---------|-------| | | | Cycle-to-cycle jitter (peak-to-peak), multiple output frequencies switching, differential outputs (1.8V to 3.3V nominal output voltage). SE1 = 25MHz SE2 = 100MHz SE3 = 100MHz DIFF1/2 = 100MHz | | 50 | | ps | | t6 | Clock Jitter | RMS phase jitter (12kHz to 20MHz integration range) differential output, V <sub>DDSE</sub> = 3.465V, 25MHz crystal. SE1 = 25MHz SE2 = 100MHz SE3 = 100MHz DIFF1/2 = 100MHz | | 1.1<br>(industrial)<br>1.5<br>(automotive) | | ps | | | | RMS phase jitter (12kHz to 20 MHz integration rage) REF output. | | 0.3 | | ps | | t7 | Output Skew | Skew between the same frequencies, with outputs using the same driver format. | | 75 | | ps | | t8 <sup>2</sup> | Lock Time | PLL lock time from power-up. | | | 20 | ms | | t9 | Lock Time | 32.768kHz clock low power power-up time. | | 10 | 100 | ms | | t9 <sup>3</sup> | Lock Time | PLL lock time from shutdown mode. | | 0.1 | 2 | ms | <sup>&</sup>lt;sup>1</sup> Practical lower frequency is determined by loop filter settings. <sup>&</sup>lt;sup>2</sup> Includes loading the configuration bits from EPROM to PLL registers. It does not include EPROM programming/write time. <sup>&</sup>lt;sup>3</sup> Actual PLL lock time depends on the loop configuration. <sup>&</sup>lt;sup>4</sup> t4 Rise/Fall time measurements are based on 5pF load. $<sup>^{5}</sup>$ t5 Rise/Fall time measurements are based on 2pF load. # PCI Express Jitter Specifications $V_{DDDIFF} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $T_A = -40$ °C to +105°C. Table 33. PCI Express Jitter Specifications | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Industry<br>Specification | Units | Notes | |-------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------|---------|---------|---------|---------------------------|-------|-------| | t <sub>J</sub> (PCIe Gen1) | Phase Jitter<br>Peak-to-Peak | f = 100MHz/125MHz, 25MHz<br>crystal input.<br>Evaluation band: 0Hz –<br>Nyquist (clock frequency/2). | | 30 | | 86 | ps | 1,4 | | t <sub>REFCLK_HF_RMS</sub><br>(PCle Gen2) | Phase Jitter<br>RMS | f = 100MHz/125MHz, 25MHz<br>crystal input.<br>High band: 1.5MHz – Nyquist<br>(clock frequency/2). | | 2.56 | | 3.10 | ps | 2,4 | | t <sub>REFCLK_LF_RMS</sub><br>(PCle Gen2) | Phase Jitter<br>RMS | f = 100MHz/125MHz, 25MHz<br>crystal input.<br>Low band: 10kHz – 1.5MHz. | | 0.7 | | 3.0 | ps | 2,4 | | t <sub>REFCLK_RMS</sub><br>(PCle Gen3) | Phase Jitter<br>RMS | f = 100MHz/125MHz, 25MHz<br>crystal input.<br>Evaluation band: 0Hz –<br>Nyquist (clock frequency/2). | | 0.8 | | 1.0 | ps | 3,4 | Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. # Spread Spectrum Generation Specifications Table 34. Spread Spectrum Generation Specifications | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-------------------------|----------------------|------------------------------------------------------|--------------|----------|-------------------|-------| | f <sub>OUT</sub> | Output Frequency | Output frequency range. | 1 | | 350 | MHz | | f <sub>MOD</sub> 1 | Modulation Frequency | Modulation frequency. | | 30 to 63 | | kHz | | f <sub>SPREAD</sub> | Spread Value | Amount of spread value (programmable) – down spread. | -0.5% to -2% | | %f <sub>OUT</sub> | | | %tolerance <sup>2</sup> | Spread% Value | Variation of spread range. | | ±15 | | % | <sup>&</sup>lt;sup>1</sup> Input frequency dependent (see programming guide). <sup>&</sup>lt;sup>1</sup> Peak-to-peak jitter after applying system transfer function for the common clock architecture. Maximum limit for PCI Express Gen1. <sup>&</sup>lt;sup>2</sup> RMS jitter after applying the two evaluation bands to the two transfer functions defined in the common clock architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Gen2 is 3.1ps RMS for t<sub>REFCLK\_HF\_RMS</sub> (high band) and 3.0ps RMS for t<sub>REFCLK\_LF\_RMS</sub> (low band). <sup>&</sup>lt;sup>3</sup> RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the PCI\_Express\_Base\_r3.0 10 Nov. 2010 specification, and is subject to change pending the final release version of the specification. <sup>&</sup>lt;sup>4</sup> This parameter is guaranteed by characterization. Not tested in production. <sup>&</sup>lt;sup>2</sup> Design target. # I<sup>2</sup>C Bus Characteristics Table 35. I<sup>2</sup>C Bus DC Characteristics | Sy | mbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |----|------------------|-----------------------|------------------------|--------------------------|---------|-------------------------|-------| | , | V <sub>IH</sub> | Input High Level | | 0.7 × V <sub>DD33</sub> | | | V | | , | $V_{IL}$ | Input Low Level | | | | 0.3 × V <sub>DD33</sub> | V | | V | ' <sub>HYS</sub> | Hysteresis of Inputs | | 0.05 × V <sub>DD33</sub> | | | V | | | I <sub>IN</sub> | Input Leakage Current | | | | ±1 | μΑ | | \ | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 3mA. | | | 0.4 | V | Table 36. I<sup>2</sup>C Bus AC Characteristics | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-----------------------|------------------------------------------|------------|---------------------------|---------|---------|-------| | F <sub>SCLK</sub> | Serial Clock Frequency (SCL) | | | 100 | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time between STOP and START | | 1.3 | | | μs | | t <sub>SU:START</sub> | Setup Time, START | | 0.6 | | | μs | | t <sub>HD:START</sub> | Hold Time, START | | 0.6 | | | μs | | t <sub>SU:DATA</sub> | Setup Time, Data Input (SDA) | | 100 | | | ns | | t <sub>HD:DATA</sub> | Hold Time, Data Input (SDA) <sup>1</sup> | | 0 | | | μs | | t <sub>OVD</sub> | Output Data Valid from Clock | | | | 0.9 | μs | | C <sub>B</sub> | Capacitive Load for Each Bus Line | | | | 400 | pF | | t <sub>R</sub> | Rise Time, Data and Clock (SDA, SCL) | | 20 + 0.1 × C <sub>B</sub> | | 300 | ns | | t <sub>F</sub> | Fall Time, Data and Clock (SDA, SCL) | | 20 + 0.1 × C <sub>B</sub> | | 300 | ns | | t <sub>HIGH</sub> | High Time, Clock (SCL) | | 0.6 | | | μs | | t <sub>LOW</sub> | Low Time, Clock (SCL) | | 1.3 | | | μs | | t <sub>SU:STOP</sub> | Setup Time, STOP | | 0.6 | | | μs | <sup>&</sup>lt;sup>1</sup> A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. # I<sup>2</sup>C Mode Operations The device acts as a slave device on the I<sup>2</sup>C bus using one of the four I<sup>2</sup>C addresses (0xD0, 0xD2, 0xD4, or 0xD6) to allow multiple devices to be used in the system. The interface accepts byte-oriented block write and block read operations. Two address bytes specify the register address of the byte position of the first register to write or read. Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first). Read and write block transfers can be stopped after any complete byte transfer. During a write operation, data will not be moved into the registers until the STOP bit is received, at which point, all data received in the block write will be written simultaneously. For full electrical $I^2C$ compliance, it is recommended to use external pull-up resistors for SDATA and SCLK. The internal pull-down resistors have a size of $100k\Omega$ typical. Figure 10. I<sup>2</sup>C Slave Read and Write Cycle Sequencing #### **Current Read** Dev Addr + R 000 Abar Р Data 0 Data 1 Data n Sequential Read Dev Addr + R Dev Addr + W Data 1 Α Reg start Addr Α Sr Α Data 0 Data n Abar 000 Sequential Write Dev Addr + W Reg start Addr Data 0 Data 1 Data n 000 S = start from master to slave Sr = repeated start from slave to master A = acknowledge Abar = none acknowledge P = stop Byte 0: General Control | Byte 00h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|--------------------------|---------------------------------------|------|------------------------------------|-----------------------|-----| | Bit 7 | OTP_Burned | OTP memory programming indication | R/W | OTP memory non-programmed | OTP memory programmed | 0 | | Bit 6 | I <sup>2</sup> C_addr[1] | I <sup>2</sup> C address select bit 1 | R/W | 00: D0 / 01: D2<br>10: D4 / 11: D6 | | 0 | | Bit 5 | I <sup>2</sup> C_addr[0] | I <sup>2</sup> C address select bit 0 | R/W | | | 0 | | Bit 4 | PLL1_SSEN | PLL1 Spread Spectrum enable | R/W | disable | enable | 0 | | Bit 3 | DIV1_src_sel | Divider 1 source clock select | R/W | PLL1 | Xtal | 0 | | Bit 2 | PLL3_refin_sel | PLL3 source selection | R/W | Xtal | Seed (DIV2) | 0 | | Bit 1 | EN_CLKIN | Enable CLKIN | R/W | disable | enable | 0 | | Bit 0 | OTP_protect | OTP memory protection | R/W | read/write | write locked | 0 | Byte 1: Dash Code ID (optional) | Byte 01h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|------------------|------|---|---|-----| | Bit 7 | DashCode ID[7] | Dash code ID | R/W | _ | _ | 0 | | Bit 6 | DashCode ID[6] | Dash code ID | R/W | _ | _ | 0 | | Bit 5 | DashCode ID[5] | Dash code ID | R/W | _ | _ | 0 | | Bit 4 | DashCode ID[4] | Dash code ID | R/W | _ | _ | 0 | | Bit 3 | DashCode ID[3] | Dash code ID | R/W | _ | _ | 0 | | Bit 2 | DashCode ID[2] | Dash code ID | R/W | _ | _ | 0 | | Bit 1 | DashCode ID[1] | Dash code ID | R/W | _ | _ | 0 | | Bit 0 | DashCode ID[0] | Dash code ID | R/W | _ | _ | 0 | Byte 2: Crystal Cap Setting | Byte 02h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------|-----------------------------|------|----------|----------|-----| | Bit 7 | Xtal_Cap[7] | Xtal cap load trimming bits | R/W | | 0 | | | Bit 6 | Xtal_Cap[6] | Xtal cap load trimming bits | R/W | | | 0 | | Bit 5 | Xtal_Cap[5] | Xtal cap load trimming bits | R/W | | | 0 | | Bit 4 | Xtal_Cap[4] | Xtal cap load trimming bits | R/W | x1<br>x4 | x2<br>x8 | 1 | | Bit 3 | Xtal_Cap[3] | Xtal cap load trimming bits | R/W | | 15pf | 0 | | Bit 2 | Xtal_Cap[2] | Xtal cap load trimming bits | R/W | | - 1 | 0 | | Bit 1 | Xtal_Cap[1] | Xtal cap load trimming bits | R/W | | | 0 | | Bit 0 | Xtal_Cap[0] | Xtal cap load trimming bits | R/W | | | 1 | # Byte 3: PLL3 M Divider | Byte 03h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------|--------------------------------|------|----------------|---------------------|-----| | Bit 7 | PLL3_MDIV1 | PLL3 source clock divider | R/W | disable M DIV1 | bypadd divider (/1) | 0 | | Bit 6 | PLL3_MDIV2 | PLL3 source clock divider | R/W | disable M DIV2 | bypadd divider (/2) | 0 | | Bit 5 | PLL3 M_DIV[5] | PLL3 reference integer divider | R/W | 3–64 | default 25 | 0 | | Bit 4 | PLL3 M_DIV[4] | PLL3 reference integer divider | R/W | _ | _ | 1 | | Bit 3 | PLL3 M_DIV[3] | PLL3 reference integer divider | R/W | _ | _ | 1 | | Bit 2 | PLL3 M_DIV[2] | PLL3 reference integer divider | R/W | _ | _ | 0 | | Bit 1 | PLL3 M_DIV[1] | PLL3 reference integer divider | R/W | _ | _ | 0 | | Bit 0 | PLL3 M_DIV[0] | PLL3 reference integer divider | R/W | _ | _ | 1 | # Byte 4: PLL3 N Divider | Byte 04h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------|----------------------------------------|------|---------------------------------|-----|-----| | Bit 7 | PLL3 N_DIV[7] | PLL3 VCO feedback integer divider bit7 | R/W | 12–2048, default VCO setting is | | 1 | | Bit 6 | PLL3 N_DIV[6] | PLL3 VCO feedback integer divider bit6 | R/W | | | 1 | | Bit 5 | PLL3 N_DIV[5] | PLL3 VCO feedback integer divider bit5 | R/W | | | 1 | | Bit 4 | PLL3 N_DIV[4] | PLL3 VCO feedback integer divider bit4 | R/W | | | 0 | | Bit 3 | PLL3 N_DIV[3] | PLL3 VCO feedback integer divider bit3 | R/W | 4801 | MHz | 0 | | Bit 2 | PLL3 N_DIV[2] | PLL3 VCO feedback integer divider bit2 | R/W | | | 0 | | Bit 1 | PLL3 N_DIV[1] | PLL3 VCO feedback integer divider bit1 | R/W | | | 0 | | Bit 0 | PLL3 N_DIV[0] | PLL3 VCO feedback integer divider bit0 | R/W | | | 0 | 29 Byte 5: PLL3 Loop Filter Setting and N Divider 10:8 | Byte 05h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|-----------------------------------------|------|-------------------------------------------|-----------------------|-----| | Bit 7 | PLL3_R100K | PLL3 Loop filter resister 100kohm | R/W | bypass | plus 100kohm | 0 | | Bit 6 | PLL3_R50K | PLL3 Loop filter resister 50kohm | R/W | bypass | plus 50kohm | 0 | | Bit 5 | PLL3_R25K | PLL3 Loop filter resister 25kohm | R/W | bypass | plus 25kohm | 0 | | Bit 4 | PLL3_R12.5K | PLL3 Loop filter resister 12.5kohm | R/W | bypass plus 12.5kohm | | 1 | | Bit 3 | PLL3_R6K | PLL3 Loop filter resister 6kohm | R/W | bypass | only 6kohm<br>applied | 0 | | Bit 2 | PLL3 N_DIV[10] | PLL3 VCO feedback integer divider bit10 | R/W | 12–2048, default VCO setting is<br>480MHz | | 0 | | Bit 1 | PLL3 N_DIV[9] | PLL3 VCO feedback integer divider bit9 | R/W | | | 0 | | Bit 0 | PLL3 N_DIV[8] | PLL3 VCO feedback integer divider bit8 | R/W | | | 1 | Byte 6: PLL3 Charge Pump Control | Byte 06h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-----------------|-----------------------------------------|------|------|------|-----| | Bit 7 | OUTDIV 3 Source | Output divider 3 source clock selection | R/W | PLL2 | PLL3 | 0 | | Bit 6 | PLL3_CP_8X | PLL3 charge pump control | R/W | _ | x8 | 1 | | Bit 5 | PLL3_CP_4X | PLL3 charge pump control | R/W | _ | x4 | 1 | | Bit 4 | PLL3_CP_2X | PLL3 charge pump control | R/W | _ | x2 | 0 | | Bit 3 | PLL3_CP_1X | PLL3 charge pump control | R/W | _ | x1 | 1 | | Bit 2 | PLL3_CP_/24 | PLL3 charge pump control | R/W | _ | /24 | 1 | | Bit 1 | PLL3_CP_/3 | PLL3 charge pump control | R/W | _ | /3 | 0 | | Bit 0 | PLL3_SIREF | PLL3 SiRef current selection | R/W | 10μΑ | 20μΑ | 0 | Formula: (iRef (10 $\mu$ A) × (1 + SIREF) × (1 × 1X + 2 × 2X + 4 × 4X + 8 × 8X + 16 × 16X))/((24 × /24) + (3 × /3)) Byte 7: PLL1 Control and OUTDIV5 Divider | Byte 07h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------------|-------------------------------|------|---------|--------|-----| | Bit 7 | PLL1_MDIV_Doubler | PLL1 reference clock doubler | R/W | disable | enable | 0 | | Bit 6 | PLL1_SIREF | PLL1 SiRef current selection | R/W | 10.8μΑ | 21.6µA | 0 | | Bit 5 | PLL1_EN_CH2 | PLL1 output Channel 2 control | R/W | disable | enable | 1 | | Bit 4 | PLL1_EN_3rdpole | PLL1 3rd Pole control | R/W | disable | enable | 0 | | Bit 3 | OUTDIV5[3] | Output divider5 control bit 3 | R/W | _ | _ | 0 | | Bit 2 | OUTDIV5[2] | Output divider5 control bit 2 | R/W | _ | _ | 0 | | Bit 1 | OUTDIV5[1] | Output divider5 control bit 1 | R/W | _ | _ | 1 | | Bit 0 | OUTDIV5[0] | Output divider5 control bit 0 | R/W | _ | _ | 1 | Byte 8: PLL1 M Divider | Byte 08h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------|--------------------------------------------|------|----------------------------|---------------------|-----| | Bit 7 | PLL1_MDIV1 | PLL3 VCO reference clock divider 1 | R/W | disable M DIV1 | bypass divider (/1) | 0 | | Bit 6 | PLL1_MDIV2 | PLL3 VCO reference clock divider 2 | R/W | disable M DIV2 | bypass divider (/2) | 0 | | Bit 5 | PLL1 M_DIV[5] | PLL1 reference clock divider control bit 5 | R/W | | | 0 | | Bit 4 | PLL1 M_DIV[4] | PLL1 reference clock divider control bit 4 | R/W | | | 1 | | Bit 3 | PLL1 M_DIV[3] | PLL1 reference clock divider control bit 3 | R/W | 3 64 dot | oult is 25 | 1 | | Bit 2 | PLL1 M_DIV[2] | PLL1 reference clock divider control bit 2 | R/W | - 3–64, default is 25<br>- | | 0 | | Bit 1 | PLL1 M_DIV[1] | PLL1 reference clock divider control bit 1 | R/W | | | 0 | | Bit 0 | PLL1 M_DIV[0] | PLL1 reference clock divider control bit 0 | R/W | | | 1 | # Byte 9: PLL1 VCO N Divider | Byte 09h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------|-----------------------------------------|------|-------------------------|-------------|-----| | Bit 7 | PLL1 N_DIV[7] | PLL1 VCO feedback divider control bit 7 | R/W | 12–2048, default is 600 | | 0 | | Bit 6 | PLL1 N_DIV[6] | PLL1 VCO feedback divider control bit 6 | R/W | | | 1 | | Bit 5 | PLL1 N_DIV[5] | PLL1 VCO feedback divider control bit 5 | R/W | | | 0 | | Bit 4 | PLL1 N_DIV[4] | PLL1 VCO feedback divider control bit 4 | R/W | | | 1 | | Bit 3 | PLL1 N_DIV[3] | PLL1 VCO feedback divider control bit 3 | R/W | 12-2040, dela | auit is 000 | 1 | | Bit 2 | PLL1 N_DIV[2] | PLL1 VCO feedback divider control bit 2 | R/W | | | 0 | | Bit 1 | PLL1 N_DIV[1] | PLL1 VCO feedback divider control bit 1 | R/W | | | 0 | | Bit 0 | PLL1 N_DIV[0] | PLL1 VCO feedback divider control bit 0 | R/W | | | 0 | # Byte 10: PLL Loop Filter and N Divider | Byte 0Ah | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|-----------------------------------------|------|-------------------------|----------------------|-----| | Bit 7 | PLL1_R100K | PLL1 Loop filter resister 100kohm | R/W | bypass | plus 100kohm | 1 | | Bit 6 | PLL1_R50K | PLL1 Loop filter resister 50kohm | R/W | bypass | plus 50kohm | 0 | | Bit 5 | PLL1_R25K | PLL1 Loop filter resister 25kohm | R/W | bypass | plus 25kohm | 1 | | Bit 4 | PLL1_R12.5K | PLL1 Loop filter resister 12.5kohm | R/W | bypass | plus 12.5kohm | 1 | | Bit 3 | PLL1_R1.0K | PLL1 Loop filter resister 1kohm | R/W | bypass | only 1.0kohm applied | 0 | | Bit 2 | PLL1 N_DIV[10] | PLL1 VCO feedback integer divider bit10 | R/W | | | 0 | | Bit 1 | PLL1 N_DIV[9] | PLL1 VCO feedback integer divider bit9 | R/W | 12–2048, default is 600 | | 1 | | Bit 0 | PLL1 N_DIV[8] | PLL1 VCO feedback integer divider bit8 | R/W | | | 0 | Byte 11: PLL1 Charge Pump | Byte 0Bh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------|--------------------------|------|---|-----|-----| | Bit 7 | PLL1_CP_32X | PLL1 charge pump control | R/W | _ | x32 | 0 | | Bit 6 | PLL1_CP_16X | PLL1 charge pump control | R/W | _ | x16 | 0 | | Bit 5 | PLL1_CP_8X | PLL1 charge pump control | R/W | _ | x8 | 0 | | Bit 4 | PLL1_CP_4X | PLL1 charge pump control | R/W | _ | x4 | 0 | | Bit 3 | PLL1_CP_2X | PLL1 charge pump control | R/W | _ | x2 | 0 | | Bit 2 | PLL1_CP_1X | PLL1 charge pump control | R/W | _ | x1 | 1 | | Bit 1 | PLL1_CP_/24 | PLL1 charge pump control | R/W | _ | /24 | 1 | | Bit 0 | PLL1_CP_/3 | PLL1 charge pump control | R/W | _ | /3 | 0 | Byte 12: PLL1 Spread Spectrum Control | Byte 0Ch | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------------|-----------------------------------------------|------|---|---|-----| | Bit 7 | PLL1_SS_REFDIV23 | PLL1 Spread Spectrum control - Ref divider 23 | R/W | _ | _ | 0 | | Bit 6 | PLL1_SS_REFDIV[6] | PLL1 Spread Spectrum control - Ref divider 6 | R/W | _ | _ | 0 | | Bit 5 | PLL1_SS_REFDIV[5] | PLL1 Spread Spectrum control - Ref divider 5 | R/W | _ | _ | 0 | | Bit 4 | PLL1_SS_REFDIV[4] | PLL1 Spread Spectrum control - Ref divider 4 | R/W | _ | _ | 0 | | Bit 3 | PLL1_SS_REFDIV[3] | PLL1 Spread Spectrum control - Ref divider 3 | R/W | _ | _ | 0 | | Bit 2 | PLL1_SS_REFDIV[2] | PLL1 Spread Spectrum control - Ref divider 2 | R/W | _ | _ | 0 | | Bit 1 | PLL1_SS_REFDIV[1] | PLL1 Spread Spectrum control - Ref divider 1 | R/W | _ | _ | 0 | | Bit 0 | PLL1_SS_REFDIV[0] | PLL1 Spread Spectrum control - Ref divider 0 | R/W | _ | _ | 0 | Byte 13: PLL1 Spread Spectrum Control | Byte 0Dh | Name | Control Function | Type | 0 | 1 | PWD | |----------|------------------|-------------------------------------------|------|---|---|-----| | Bit 7 | PLL1_SS_FBDIV[7] | PLL1 Spread Spectrum - feedback divider 7 | R/W | _ | _ | 0 | | Bit 6 | PLL1_SS_FBDIV[6] | PLL1 Spread Spectrum - feedback divider 6 | R/W | _ | _ | 0 | | Bit 5 | PLL1_SS_FBDIV[5] | PLL1 Spread Spectrum - feedback divider 5 | R/W | _ | _ | 0 | | Bit 4 | PLL1_SS_FBDIV[4] | PLL1 Spread Spectrum - feedback divider 4 | R/W | _ | _ | 0 | | Bit 3 | PLL1_SS_FBDIV[3] | PLL1 Spread Spectrum - feedback divider 3 | R/W | _ | _ | 0 | | Bit 2 | PLL1_SS_FBDIV[2] | PLL1 Spread Spectrum - feedback divider 2 | R/W | _ | _ | 0 | | Bit 1 | PLL1_SS_FBDIV[1] | PLL1 Spread Spectrum - feedback divider 1 | R/W | _ | _ | 0 | | Bit 0 | PLL1_SS_FBDIV[0] | PLL1 Spread Spectrum - feedback divider 0 | R/W | _ | _ | 0 | Byte 14: PLL1 Spread Spectrum Control | Byte 0Eh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------------|--------------------------------------------|------|---|---|-----| | Bit 7 | PLL1_SS_FBDIV[15] | PLL1 Spread Spectrum - feedback divider 15 | R/W | _ | _ | 0 | | Bit 6 | PLL1_SS_FBDIV[14] | PLL1 Spread Spectrum - feedback divider 14 | R/W | _ | _ | 0 | | Bit 5 | PLL1_SS_FBDIV[13] | PLL1 Spread Spectrum - feedback divider 13 | R/W | _ | _ | 0 | | Bit 4 | PLL1_SS_FBDIV[12] | PLL1 Spread Spectrum - feedback divider 12 | R/W | _ | _ | 0 | | Bit 3 | PLL1_SS_FBDIV[11] | PLL1 Spread Spectrum - feedback divider 11 | R/W | _ | _ | 0 | | Bit 2 | PLL1_SS_FBDIV[10] | PLL1 Spread Spectrum - feedback divider 10 | R/W | _ | _ | 0 | | Bit 1 | PLL1_SS_FBDIV[09] | PLL1 Spread Spectrum - feedback divider 9 | R/W | _ | _ | 0 | | Bit 0 | PLL1_SS_FBDIV[08] | PLL1 Spread Spectrum - feedback divider 8 | R/W | _ | _ | 0 | # Byte 15: Output Divider1 Control | Byte 0Fh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|------------|-------------------------------|------|---|---|-----| | Bit 7 | OUTDIV1[3] | Output divider1 control bit 3 | R/W | _ | _ | 0 | | Bit 6 | OUTDIV1[2] | Output divider1 control bit 2 | R/W | _ | _ | 0 | | Bit 5 | OUTDIV1[1] | Output divider1 control bit 1 | R/W | _ | _ | 1 | | Bit 4 | OUTDIV1[0] | Output divider1 control bit 0 | R/W | _ | _ | 1 | | Bit 3 | OUTDIV2[3] | Output divider2 control bit 3 | R/W | _ | _ | 0 | | Bit 2 | OUTDIV2[2] | Output divider2 control bit 2 | R/W | _ | _ | 0 | | Bit 1 | OUTDIV2[1] | Output divider2 control bit 1 | R/W | _ | _ | 1 | | Bit 0 | OUTDIV2[0] | Output divider2 control bit 0 | R/W | _ | _ | 1 | # Byte 16: PLL2 Integer Feedback Divide | Byte 10h | Name | Control Function | Туре | 0 | 1 | PWD | | |----------|-----------------|----------------------------------|------|---|---|-----|--| | Bit 7 | Reserved | | | | | | | | Bit 6 | | Reserved | | | | | | | Bit 5 | | Reserved | | | | | | | Bit 4 | | Reserved | | | | 0 | | | Bit 3 | | Reserved | | | | 0 | | | Bit 2 | PLL2_FB_INT[10] | PLL2 feedback integer divider 10 | R/W | _ | _ | 0 | | | Bit 1 | PLL2_FB_INT[9] | PLL2 feedback integer divider 9 | R/W | _ | _ | 0 | | | Bit 0 | PLL2_FB_INT[8] | PLL2 feedback integer divider 8 | R/W | _ | _ | 0 | | Byte 17: PLL2 Integer Feedback Divider | Byte 11h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|--------------------|---------------------------------|------|---|---|-----| | Bit 7 | PLL2_FB_INT_DIV[7] | PLL2 feedback integer divider 7 | R/W | _ | _ | 0 | | Bit 6 | PLL2_FB_INT_DIV[6] | PLL2 feedback integer divider 6 | R/W | _ | _ | 0 | | Bit 5 | PLL2_FB_INT_DIV[5] | PLL2 feedback integer divider 5 | R/W | _ | _ | 1 | | Bit 4 | PLL2_FB_INT_DIV[4] | PLL2 feedback integer divider 4 | R/W | _ | _ | 0 | | Bit 3 | PLL2_FB_INT_DIV[3] | PLL2 feedback integer divider 3 | R/W | _ | _ | 1 | | Bit 2 | PLL2_FB_INT_DIV[2] | PLL2 feedback integer divider 2 | R/W | _ | _ | 0 | | Bit 1 | PLL2_FB_INT_DIV[1] | PLL2 feedback integer divider 1 | R/W | _ | _ | 0 | | Bit 0 | PLL2_FB_INT_DIV[0] | PLL2 feedback integer divider 0 | R/W | _ | _ | 0 | # Byte 18: PLL2 Fractional Feedback Divider | Byte 12h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|--------------------|------------------------------------|------|---|---|-----| | Bit 7 | PLL2_FB_FRC_DIV[7] | PLL2 feedback fractional divider 7 | R/W | _ | _ | 0 | | Bit 6 | PLL2_FB_FRC_DIV[6] | PLL2 feedback fractional divider 6 | R/W | _ | _ | 0 | | Bit 5 | PLL2_FB_FRC_DIV[5] | PLL2 feedback fractional divider 5 | R/W | _ | _ | 0 | | Bit 4 | PLL2_FB_FRC_DIV[4] | PLL2 feedback fractional divider 4 | R/W | _ | _ | 0 | | Bit 3 | PLL2_FB_FRC_DIV[3] | PLL2 feedback fractional divider 3 | R/W | _ | _ | 0 | | Bit 2 | PLL2_FB_FRC_DIV[2] | PLL2 feedback fractional divider 2 | R/W | _ | _ | 0 | | Bit 1 | PLL2_FB_FRC_DIV[1] | PLL2 feedback fractional divider 1 | R/W | _ | _ | 0 | | Bit 0 | PLL2_FB_FRC_DIV[0] | PLL2 feedback fractional divider 0 | R/W | _ | _ | 0 | # Byte 19: PLL2 Fractional Feedback Divider | Byte 13h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------------|-------------------------------------|------|---|---|-----| | Bit 7 | PLL2_FB_FRC_DIV[15] | PLL2 feedback fractional divider 15 | R/W | _ | _ | 0 | | Bit 6 | PLL2_FB_FRC_DIV[14] | PLL2 feedback fractional divider 14 | R/W | _ | _ | 0 | | Bit 5 | PLL2_FB_FRC_DIV[13] | PLL2 feedback fractional divider 13 | R/W | _ | _ | 0 | | Bit 4 | PLL2_FB_FRC_DIV[12] | PLL2 feedback fractional divider 12 | R/W | _ | _ | 0 | | Bit 3 | PLL2_FB_FRC_DIV[11] | PLL2 feedback fractional divider 11 | R/W | _ | _ | 0 | | Bit 2 | PLL2_FB_FRC_DIV[10] | PLL2 feedback fractional divider 10 | R/W | _ | _ | 0 | | Bit 1 | PLL2_FB_FRC_DIV[9] | PLL2 feedback fractional divider 9 | R/W | _ | _ | 0 | | Bit 0 | PLL2_FB_FRC_DIV[8] | PLL2 feedback fractional divider 8 | R/W | _ | _ | 0 | Byte 20: PLL2 Spread Spectrum Control | Byte 14h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|--------------|-------------------------------------|------|---|---|-----| | Bit 7 | PLL2_STEP[7] | PLL2 spread step size control bit 7 | R/W | _ | _ | 0 | | Bit 6 | PLL2_STEP[6] | PLL2 spread step size control bit 6 | R/W | _ | _ | 0 | | Bit 5 | PLL2_STEP[5] | PLL2 spread step size control bit 5 | R/W | _ | _ | 0 | | Bit 4 | PLL2_STEP[4] | PLL2 spread step size control bit 4 | R/W | _ | _ | 0 | | Bit 3 | PLL2_STEP[3] | PLL2 spread step size control bit 3 | R/W | _ | _ | 0 | | Bit 2 | PLL2_STEP[2] | PLL2 spread step size control bit 2 | R/W | _ | _ | 0 | | Bit 1 | PLL2_STEP[1] | PLL2 spread step size control bit 1 | R/W | _ | _ | 0 | | Bit 0 | PLL2_STEP[0] | PLL2 spread step size control bit 0 | R/W | _ | _ | 0 | Byte 21: PLL2 Spread Spectrum Control | Byte 15h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|---------------|--------------------------------------|------|---|---|-----| | Bit 7 | PLL2_STEP[15] | PLL2 spread step size control bit 15 | R/W | _ | _ | 0 | | Bit 6 | PLL2_STEP[14] | PLL2 spread step size control bit 14 | R/W | _ | _ | 0 | | Bit 5 | PLL2_STEP[13] | PLL2 spread step size control bit 13 | R/W | _ | _ | 0 | | Bit 4 | PLL2_STEP[12] | PLL2 spread step size control bit 12 | R/W | _ | _ | 0 | | Bit 3 | PLL2_STEP[11] | PLL2 spread step size control bit 11 | R/W | _ | _ | 0 | | Bit 2 | PLL2_STEP[10] | PLL2 spread step size control bit 10 | R/W | _ | _ | 0 | | Bit 1 | PLL2_STEP[9] | PLL2 spread step size control bit 9 | R/W | _ | _ | 0 | | Bit 0 | PLL2_STEP[8] | PLL2 spread step size control bit 8 | R/W | _ | _ | 0 | Byte 22: PLL2 Spread Spectrum Control | Byte 16h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|--------------------|-------------------------------------------|------|---|---|-----| | Bit 7 | PLL2_STEP_DELTA[7] | PLL2 spread step size control delta bit 7 | R/W | _ | _ | 0 | | Bit 6 | PLL2_STEP_DELTA[6] | PLL2 spread step size control delta bit 6 | R/W | _ | _ | 0 | | Bit 5 | PLL2_STEP_DELTA[5] | PLL2 spread step size control delta bit 5 | R/W | _ | _ | 0 | | Bit 4 | PLL2_STEP_DELTA[4] | PLL2 spread step size control delta bit 4 | R/W | _ | _ | 0 | | Bit 3 | PLL2_STEP_DELTA[3] | PLL2 spread step size control delta bit 3 | R/W | _ | _ | 0 | | Bit 2 | PLL2_STEP_DELTA[2] | PLL2 spread step size control delta bit 2 | R/W | _ | _ | 0 | | Bit 1 | PLL2_STEP_DELTA[1] | PLL2 spread step size control delta bit 1 | R/W | _ | _ | 0 | | Bit 0 | PLL2_STEP_DELTA[0] | PLL2 spared step size control delta bit 0 | R/W | _ | _ | 0 | Byte 23: PLL2 Period Control | Byte 17h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|---------------------------|------|---|---|-----| | Bit 7 | PLL2_PERIOD[7] | PLL2 period control bit 7 | R/W | _ | _ | 0 | | Bit 6 | PLL2_PERIOD[6] | PLL2 period control bit 6 | R/W | _ | _ | 0 | | Bit 5 | PLL2_PERIOD[5] | PLL2 period control bit 5 | R/W | _ | _ | 0 | | Bit 4 | PLL2_PERIOD[4] | PLL2 period control bit 4 | R/W | _ | _ | 0 | | Bit 3 | PLL2_PERIOD[3] | PLL2 period control bit 3 | R/W | _ | _ | 0 | | Bit 2 | PLL2_PERIOD[2] | PLL2 period control bit 2 | R/W | _ | _ | 0 | | Bit 1 | PLL2_PERIOD[1] | PLL2 period control bit 1 | R/W | _ | _ | 0 | | Bit 0 | PLL2_PERIOD[0] | PLL2 period control bit 0 | R/W | _ | _ | 0 | # Byte 24: PLL2 Control Register | Byte 18h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|------------------------------------|------|---------|--------------------|-----| | Bit 7 | PLL2_PERIOD[9] | PLL2 period control bit 9 | R/W | _ | _ | 0 | | Bit 6 | PLL2_PERIOD[8] | PLL2 period control bit 8 | R/W | _ | _ | 0 | | Bit 5 | PLL2_SSEN | PLL2 spread spectrum enable | R/W | disable | enable | 0 | | Bit 4 | PLL2_R100K | PLL2 Loop filter resister 100kohm | _ | bypass | plus 100kohm | 0 | | Bit 3 | PLL2_R50K | PLL2 Loop filter resister 50kohm | _ | bypass | plus 50kohm | 0 | | Bit 2 | PLL2_R25K | PLL2 Loop filter resister 25kohm | _ | bypass | plus 25kohm | 0 | | Bit 1 | PLL2_R12.5K | PLL2 Loop filter resister 12.5kohm | _ | bypass | plus 12.5kohm | 0 | | Bit 0 | PLL2_R6K | PLL2 Loop filter resister 6kohm | _ | bypass | only 6kohm applied | 0 | # Byte 25: PLL2 Charge Pump Control | Byte 19h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------|------------------------------|------|------|------|-----| | Bit 7 | PLL2_CP_16X | PLL2 charge pump control | R/W | _ | x16 | 0 | | Bit 6 | PLL2_CP_8X | PLL2 charge pump control | R/W | _ | x8 | 0 | | Bit 5 | PLL2_CP_4X | PLL2 charge pump control | R/W | _ | x4 | 1 | | Bit 4 | PLL2_CP_2X | PLL2 charge pump control | R/W | _ | x2 | 0 | | Bit 3 | PLL2_CP_1X | PLL2 charge pump control | R/W | _ | x1 | 0 | | Bit 2 | PLL2_CP_/24 | PLL2 charge pump control | R/W | _ | /24 | 1 | | Bit 1 | PLL2_CP_/3 | PLL2 charge pump control | R/W | _ | /3 | 0 | | Bit 0 | PLL2_SIREF | PLL2 SiRef current selection | R/W | 10μΑ | 20μΑ | 0 | Byte 26: PLL2 M Divider Setting | Byte 1Ah | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-------------------|--------------------------------------|------|----------------|---------------------|-----| | Bit 7 | PLL2_MDIV_Doubler | PLL2 reference divider - doubler | R/W | disable | enable | 0 | | Bit 6 | PLL2_MDIV1 | PLL2 reference divider 1 | R/W | disable M DIV1 | bypadd divider (/1) | 1 | | Bit 5 | PLL2_MDIV2 | PLL2 reference divider 2 | R/W | disable M DIV2 | bypadd divider (/2) | 0 | | Bit 4 | PLL2_MDIV[4] | PLL2 reference divider control bit 4 | R/W | · | | 0 | | Bit 3 | PLL2_MDIV[3] | PLL2 reference divider control bit 3 | R/W | | | 0 | | Bit 2 | PLL2_MDIV[2] | PLL2 reference divider control bit 2 | R/W | 3–64, de | efault is 25 | 0 | | Bit 1 | PLL2_MDIV[1] | PLL2 reference divider control bit 1 | R/W | | | 0 | | Bit 0 | PLL2_MDIV[0] | PLL2 reference divider control bit 0 | R/W | | | 0 | ### Byte 27: Output Divider 4 | Byte 1Bh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|------------|-----------------------------|------|---|---|-----| | Bit 7 | OUTDIV3[3] | Out divider 3 control bit 3 | R/W | _ | _ | 0 | | Bit 6 | OUTDIV3[2] | Out divider 3 control bit 2 | R/W | _ | _ | 0 | | Bit 5 | OUTDIV3[1] | Out divider 3 control bit 1 | R/W | _ | _ | 1 | | Bit 4 | OUTDIV3[0] | Out divider 3 control bit 0 | R/W | _ | _ | 1 | | Bit 3 | OUTDIV4[3] | Out divider 4 control bit 3 | R/W | _ | _ | 0 | | Bit 2 | OUTDIV4[2] | Out divider 4 control bit 2 | R/W | _ | _ | 0 | | Bit 1 | OUTDIV4[1] | Out divider 4 control bit 1 | R/W | _ | _ | 1 | | Bit 0 | OUTDIV4[0] | Out divider 4 control bit 0 | R/W | _ | _ | 1 | ### Byte 28: PLL Operation Control Register | Byte 1Ch | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|----------------------------------------------|------|-------------|-----------------------|-----| | Bit 7 | PLL2_HRS_EN | PLL2 spread high resolution selection enable | R/W | normal | enable (shift 4 bits) | 0 | | Bit 6 | PLL2_refin_sel | PLL2 reference clock source select | R/W | Xtal | DIV2 | 0 | | Bit 5 | PLL3_PDB | PLL3 Power Down | R/W | Power Down | running | 1 | | Bit 4 | PLL3_LCKBYPSSB | PLL3 lock bypass | R/W | bypass lock | lock | 1 | | Bit 3 | PLL2_PDB | PLL2 Power Down | R/W | Power Down | running | 1 | | Bit 2 | PLL2_LCKBYPSSB | PLL2 lock bypass | R/W | bypass lock | lock | 1 | | Bit 1 | PLL1_PDB | PLL1 Power Down | R/W | Power Down | running | 1 | | Bit 0 | PLL1_LCKBYPSSB | PLL1 lock bypass | R/W | bypass lock | lock | 1 | Byte 29: Output Control | Byte 1Dh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|-----------------------------------------|------|------------------------------|------------|-----| | Bit 7 | DIFF1_SEL | Differential clock 1 output OE2 control | | not controlled | controlled | 0 | | Bit 6 | DIFF2_SEL | Differential clock 2 output OE2 control | | not controlled | controlled | 0 | | Bit 5 | DIFF1_EN | Differential clock 1 output enable | R/W | disable | enable | 1 | | Bit 4 | DIFF2_EN | Differential clock 2 output enable | R/W | disable | enable | 1 | | Bit 3 | OUTDIV4_Source | Output divider 4 source clock selection | R/W | PLL2 | Xtal | 0 | | Bit 2 | SE1_SLEW | SE 1 slew rate control | R/W | normal | strong | 0 | | Bit 1 | VDD1_SEL[1] | VDD1 level control bit 1 | R/W | 00/01: 3.3V 10: 2.5V 11: 1.8 | | 0 | | Bit 0 | VDD1_SEL[0] | VDD1 level control bit 0 | R/W | | | 0 | ### Byte 30: OE and DFC Control | Byte 1Eh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|----------------------------------|------|-------------------------------------------|------------|-----| | Bit 7 | SE1_EN | SE1 output enable control | R/W | disable | enable | 1 | | Bit 6 | OE1_fun_sel[1] | OE1 pin function selection bit 1 | R/W | 11:DFC0 10: SE1_PPS<br>01: PD# 00: SE1 OE | | 0 | | Bit 5 | OE1_fun_sel[0] | OE1 pin function selection bit 0 | R/W | | | 0 | | Bit 4 | SE3_EN | SE3 output enable control | R/W | disable | enable | 1 | | Bit 3 | OE3_fun_sel[1] | OE3 pin function selection bit 1 | R/W | 11:DFC1 1 | 0: SE3_PPS | 0 | | Bit 2 | OE3_fun_sel[0] | OE3 pin function selection bit 0 | R/W | 01: xx 00: SE3 OE | | 0 | | Bit 1 | DFC_SW_Sel[1] | DFC frequency select bit 1 | R/W | - 00: N0 01: N1 10:N2 11:N3 | | 0 | | Bit 0 | DFC_SW_Sel[0] | DFC frequency select bit 0 | R/W | | | 0 | ### Byte 31: Control Register | Byte 1Fh | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-----------------|-------------------------------|------|-------------------------------|-------------------------|-----| | Bit 7 | SE2_Freerun_32K | SE2 32K free run | | freerun 32K | B31 bit6 control source | 1 | | Bit 6 | SE2_CLKSEL1 | SE2 source clock selection | | DIV5 | DIV4 | 0 | | Bit 5 | VDD2_SEL[1] | VDD2 level control bit 1 | R/W | 00/01: 3.3V 10: 2.5V 11: 1.8V | | 0 | | Bit 4 | VDD2_SEL[0] | VDD2 level control bit 0 | R/W | 00/01. 3.3 10. | . 2.30 11. 1.00 | 0 | | Bit 3 | SE2_SLEW | SE2 slew rate control | R/W | normal | strong | 0 | | Bit 2 | PLL2_3rd_EN_CFG | PLL2 3rd order control | | 1st order | 3rd order | 1 | | Bit 1 | PLL2_EN_CH2 | PLL2 channel 2 enable control | R/W | disable | enable | 0 | | Bit 0 | PLL2_EN_3rdpole | PLL2 3rd Pole control | R/W | disable | enable | 1 | Byte 32: Control Register | Byte 20h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------|----------------------------------|------|---------------------------------------------------|---------|-----| | Bit 7 | SE2_EN | SE2 output enable control | R/W | disable | enable | 1 | | Bit 6 | OE2_fun_sel[1] | OE2 pin function selection bit 1 | R/W | 11:RESET 10: SE2_PPS<br>01: DIFF1/2 OE 00: SE2 OE | | 0 | | Bit 5 | OE2_fun_sel[0] | OE2 pin function selection bit 0 | R/W | | | 0 | | Bit 4 | DFC_EN | DFC function control | R/W | disable | enable | 0 | | Bit 3 | WD_EN | Watchdog timer control | R/W | disable | enable | 0 | | Bit 2 | Timer_sel<1> | Watchdog timer select bit 1 | R/W | 00: 250ms 01: 500ms<br>10: 2s 11: 4s | | 0 | | Bit 1 | Timer_sel<0> | Watchdog timer select bit 0 | R/W | | | 0 | | Bit 0 | Alarm_Flag | Alarm Status (Read Only) | R | No alarm | Alarmed | 0 | ### Byte 33: SE3 and DIFF1 Control Register | Byte 21h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|------------------|------------------------------------------|------|----------------------------|--------------------------------------|-----| | Bit 7 | SE3_Freerun_32K | SE3 32K free run | | freerun 32K | DIC2 or DIV4<br>selected by B33 bit6 | 1 | | Bit 6 | SE3_CLKSEL1 | SE3 source clock selection | | DIV2 | DIV4 | 0 | | Bit 5 | VDD3_SEL[1] | VDD3 level control bit 1 | R/W | 11: 1.8V 10: 2.5V 0x: 3.3V | | 0 | | Bit 4 | VDD3_SEL[0] | VDD3 level control bit 0 | R/W | | | 0 | | Bit 3 | SE3_SLEW | SE3 slew rate control | R/W | normal | strong | 0 | | Bit 2 | DIFF_PDBHiZEN | Differential output high-Z at power down | R/W | TBD | output tri-state, bias<br>off | 0 | | Bit 1 | DIFF1_CMOS2_FLIP | Differential 1/2 LVCMOS output control | R/W | DIFF1_B inverted | DIFF1_B<br>non-inverted | 0 | | Bit 0 | DIFF2_CMOS2_FLIP | Differential 1/2 LVCMOS output control | R/W | DIFF2_B inverted | DIFF2_B<br>non-inverted | 0 | #### Byte 34: DIFF1 Control Register | Byte 22h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------------|----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----| | Bit 7 | DIFF1_CLK_SEL | Differential clock 1 source selection | R/W | DIV1 | DIV3 | 1 | | Bit 6 | DIFF1_io_pwr_sel | Differential clock 1 output power | R/W | 2.5V | 3.3V | 1 | | Bit 5 | DIFF1_OUTPUT_TYPE[1] | Differential clock 1 type select bit 1 | R/W | 00: LVMOS 01: LVDS<br>10: LVPECL 11: LPHCSL | | 1 | | Bit 4 | DIFF1_OUTPUT_TYPE[0] | Differential clock 1 type select bit 0 | R/W | | | 1 | | Bit 3 | DIFF1_AMP[1] | Differential clock 1 amplitude control bit 1 | R/W | LPHCSL: 00 = 740mV, 01 = 800mV,<br>10 = 855mV, 11 = 910mV<br>LVPECL: 00 = 710mV, 01 = 810mV,<br>10 = 875mV, 11 = 920mV<br>LVDS: 00 = 311mV, 01 = 344mV,<br>10 = 376mV, 11 = 408mV | | 0 | | Bit 2 | DIFF1_AMP[0] | Differential clock 1 amplitude control bit 0 | R/W | | | 1 | | Byte 22h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|-----------------|-----------------------------------------------|------|---------|--------|-----| | Bit 1 | DIFF1_CMOS_SLEW | Differential clock 1 LVCMOS slew rate control | R/W | normal | strong | 0 | | Bit 0 | D1FF1_CMOS2_EN | Differential clock 1 LVCMOS output_B control | R/W | disable | enable | 0 | ### Byte 35: DIFF2 Control Register | Byte 23h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|----------------------|-----------------------------------------------|------|-------------------------------------------------------------------|-------------------------------|-----| | Bit 7 | DIFF2_CLK_SEL | Differential clock 2 source selection | R/W | DIV1 | DIV3 | 0 | | Bit 6 | DIFF2_IO_PWR_SEL | Differential clock 2 output power | R/W | 2.5V | 3.3V | 1 | | Bit 5 | DIFF2_OUTPUT_TYPE[1] | Differential clock 2 type select bit 1 | R/W | 00: LVMOS | 01: LVDS | 1 | | Bit 4 | DIFF2_OUTPUT_TYPE[0] | Differential clock 2 type select bit 0 | R/W | 10: LVPECL 11: LPHCSL | | 1 | | Bit 3 | DIFF2_AMP[1] | Differential clock 2 amplitude control bit 1 | R/W | LPHCSL: 00 = 740<br>10 = 855mV, | 11 = 910mV | 0 | | Bit 2 | DIFF2_AMP[0] | Differential clock 2 amplitude control bit 0 | R/W | LVPECL: 00 = 710<br>10 = 875mV,<br>LVDS: 00 = 311n<br>10 = 376mV, | 11 = 920mV<br>nV, 01 = 344mV, | 1 | | Bit 1 | DIFF2_CMOS_SLEW | Differential clock 2 LVCMOS slew rate control | R/W | normal | strong | 0 | | Bit 0 | DIFF2_CMOS2_EN | Differential clock 2 LVCMOS output_B control | R/W | disable | enable | 0 | #### Byte 36: SE1 and DIV4 control | Byte 24h | Name | Control Function | Туре | 0 | 1 | PWD | |----------|------------------------|----------------------------------|------|--------------|-----------------|-----| | Bit 7 | I2C_PDB | chip power down control bit | R/W | power down | normal | 1 | | Bit 6 | Ref_free_run | Reference clock output (SE2/SE3) | R/W | stop | free run | 0 | | Bit 5 | free_run_output_config | SE clocks free run control | R/W | SE2 free run | SE2/3 free run | 0 | | Bit 4 | SE1_Freerun_32K | SE1 clock output default | R/W | 32k free run | B36bit3 control | 0 | | Bit 3 | SE1_CLKSEL1 | SEL1 output select | R/W | DIV5 | DIV4 | 1 | | Bit 2 | REF_EN | REF output enable | R/W | disable | enable | 1 | | Bit 1 | DIV4_CH3_EN | DIV4 channel 3 output control | R/W | disable | enable | 0 | | Bit 0 | DIV4_CH2_EN | DIV4 channel 2 output control | R/W | disable | enable | 0 | ### Glossary of Features Table 37. Glossary of Features | Term | Function Description | Apply to | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | DFC | Dynamic Frequency Control; from selected PLL to support four VCO frequencies; means two different output frequencies by assigned H/W pin state changes (H-L or L-H) needs to have frequency change Glitch-Free function in order to not crash application system. | PLL2 | | ORT | Overshoot Reduction; when the DFC dynamic frequency change is functional, the VCO changes frequencies smoothly to target frequency without overshoot or undershoot. | PLL2 | | OE | Output enable function; each output can be controlled by assigned OE pin and the dedicated OE pin can be OTP programmable as global Power Down function (PD#) or Output Enable (OE) or Proactive Power Saving function (PPS) or RESET pin function. | OE1–3 | | SS | Spread spectrum clock. | PLL1/PLL2 | | Slew Rate | LVCMOS outputs with slew rate control – slow and fast. | LVCMOS | | PPS | Proactive Power Saving; utilize OE pin as monitor pin for end device X2 clock status. See PPS – Proactive Power Saving Function description for details. | SE1–3 | ## Package Outline Drawings The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available. www.idt.com/document/psc/24-vfqfpn-package-outline-drawing-40-x-40-x-09-mm-body-05-mm-pitch-epad-26-x-26-mm-nlg24s3-wettable www.idt.com/document/psc/24-vfqfpn-package-outline-drawing-40-x-40-x-090-mm-body050mm-pitchepad-260-x-260-mm-nlg24p3 ## Marking Diagrams (industrial) 5023B -000 YWW\*\*\$ 5023B -ddd YWW\*\*\$ - Line 1 and 2 is the truncated part number. - "-000" denotes the blank part. - · "-ddd" denotes the dash code. - "YWW" is the last digit of the year and work week that the part was assembled. - "\*\*" denotes lot sequence number. - "\$" denotes mark code. # Marking Diagrams (automotive) - Line 1 and 2 is the truncated part number. - "-000" denotes the blank part. - "-ddd" denotes the dash code. - "YWW" is the last digit of the year and work week that the part was assembled. - "\*\*" denotes lot sequence number. - "\$" denotes mark code. # Ordering Information | Orderable Part Number | Package | Carrier Type | Temperature | |-----------------------|-------------------------------------------------|---------------|-----------------------------------| | 5P35023-000NLGI | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Trays | -40 to +85°C, Industrial | | 5P35023-000NLGI8 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Tape and Reel | -40 to +85°C, Industrial | | 5P35023-dddNLGI | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Trays | -40 to +85°C, Industrial | | 5P35023-dddNLGI8 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Tape and Reel | -40 to +85°C, Industrial | | 5P35023B-000NLGI | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Trays | -40 to +85°C, Industrial | | 5P35023B-000NLGI8 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Tape and Reel | -40 to +85°C, Industrial | | 5P35023B-dddNLGI | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Trays | -40 to +85°C, Industrial | | 5P35023B-dddNLGI8 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Tape and Reel | -40 to +85°C, Industrial | | 5P35023-000NLG2 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN, Wettable Flank | Trays | -40 to +105°C, Automotive Grade 2 | | 5P35023-000NLG28 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN, Wettable Flank | Tape and Reel | -40 to +105°C, Automotive Grade 2 | | 5P35023-dddNLG2 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN, Wettable Flank | Trays | -40 to +105°C, Automotive Grade 2 | | 5P35023-dddNLG28 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN, Wettable Flank | Tape and Reel | -40 to +105°C, Automotive Grade 2 | # **Revision History** | Revision Date | Description of Change | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | October 4, 2019 | Removed comment "VBAT power ramp-up should be same or earlier time than other VDD power rail." from Power Group table, Recommended Operating Conditions and VBAT description section. | | September 27, 2019 | Added revision "B" orderable part numbers (non-automotive) and marking diagrams. | | August 19, 2019 | <ul> <li>Updated Figure 4 PPS Assertion/Deassertion Timing Chart.</li> <li>Updated LVCMOS 3.3V VOL maximum and 2.5V VIL maximum.</li> <li>Updated LVDS VOS specifications.</li> </ul> | | May 15, 2019 | <ul> <li>Added information for automotive parts.</li> <li>Corrected error in thermal impedance values.</li> <li>Corrected error in LVCMOS test load.</li> </ul> | | November 30, 2017 | Updated I2C section. | | January 25, 2017 | <ul> <li>Updates/corrected typos in Byte 27.</li> <li>Updated package outline drawings.</li> </ul> | | May 26, 2016 | Initial release. | 4.0 x 4.0 x 0.9 mm Body, 0.5 mm Pitch, Epad 2.6 x 2.6 mm NLG24S3 Wettable Flank, PSC-4192-07, Rev 03, Page 1 #### **BOTTOM VIEW** .35 #### NOTES: PIN 1 INDEX AREA 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994 0.30 0.18 0.10M | C | A | B | 0.05M C 2. ALL DIMENSONS ARE IN MILLIMETERS 0.50 3. INDEX AREA PIN 1 IDENTIFIER 4.0 x 4.0 x 0.9 mm Body, 0.5 mm Pitch, Epad 2.6 x 2.6 mm NLG24S3 Wettable Flank, PSC-4192-07, Rev 03, Page 2 RECOMMENDED LAND PATTERN DIMENSION #### NOTES: - 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994 - 2. ALL DIMENSONS ARE IN MILLIMETERS - 3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN | Package Revision History | | | | | | |--------------------------|--------|------------------------------------------------|--|--|--| | Date Created Rev No. | | Description | | | | | May 20, 2019 | Rev 03 | Change Rounded corner of Epad to straight line | | | | | Nov 5, 2018 | Rev 02 | Change EPC Code | | | | 4.0 x 4.0 x 0.90 mm Body,0.50mm Pitch,Epad 2.60 x 2.60 mm NLG24P3, PSC-4192-03, Rev 02, Page 1 #### NOTES: - 1. DIMENSIONING AND TOLERANCING CONFORME TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. 4.0 x 4.0 x 0.90 mm Body,0.50mm Pitch,Epad 2.60 x 2.60 mm NLG24P3, PSC-4192-03, Rev 02, Page 2 RECOMMENDED LAND PATTERN DIMENSION #### NOTES: - 1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES. 2. TOP DOWN VIEW, AS VIEWED ON PCB. 3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN. | Package Revision History | | | | | | |--------------------------|---------|-----------------------------------------------------------|--|--|--| | Date Created | Rev No. | Description | | | | | June 15, 2016 | Rev 01 | Correct Title Block | | | | | Oct 3, 2018 | Rev 02 | New Format, Recalculate Land Pattern Change QFN to VFQFPN | | | | #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) #### Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### Contact Information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/