# 24-Stage Frequency Divider

The MC14521B consists of a chain of 24 flip–flops with an input circuit that allows three modes of operation. The input will function as a crystal oscillator, an RC oscillator, or as an input buffer for an external oscillator. Each flip–flop divides the frequency of the previous flip–flop by two, consequently this part will count up to  $2^{24} = 16,777,216$ . The count advances on the negative going edge of the clock. The outputs of the last seven–stages are available for added flexibility.

#### **Features**

- All Stages are Resettable
- Reset Disables the RC Oscillator for Low Standby Power Drain
- RC and Crystal Oscillator Outputs Are Capable of Driving External Loads
- Test Mode to Reduce Test Time
- V<sub>DD</sub>' and V<sub>SS</sub>' Pins Brought Out on Crystal Oscillator Inverter to Allow the Connection of External Resistors for Low–Power Operation
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This Device is Pb-Free and is RoHS Compliant

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

|                                                   | 007                                |                                 |      |
|---------------------------------------------------|------------------------------------|---------------------------------|------|
| Parameter                                         | Symbol                             | Value                           | Unit |
| DC Supply Voltage Range                           | $V_{DD}$                           | -0.5 to +18.0                   | V    |
| Input or Output Voltage Range (DC or Transient)   | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+0.5 | V    |
| Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10                             | mA   |
| Power Dissipation, per Package (Note 1)           | P <sub>D</sub>                     | 500                             | mW   |
| Ambient Temperature Range                         | T <sub>A</sub>                     | -55 to +125                     | °C   |
| Storage Temperature Range                         | T <sub>stg</sub>                   | -65 to +150                     | °C   |
| Lead Temperature (8–Second Soldering)             | TL                                 | 260                             | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



#### ON Semiconductor®

http://onsemi.com



SOIC-16 D SUFFIX CASE 751B

#### **PIN ASSIGNMENT**

| Q24       | 1          | 16 | þ | $V_{DD}$ |
|-----------|------------|----|---|----------|
| RESET     | 2          | 15 | þ | Q23      |
| $V_{SS}4$ | 3          | 14 | þ | Q22      |
| OUT 2     | 4          | 13 | þ | Q21      |
| $V_{DD}4$ | 5          | 12 | þ | Q20      |
| IN 2      | 6          | 11 | þ | Q19      |
| OUT1      | <b>d</b> 7 | 10 | þ | Q18      |
| $V_{SS}$  | 8          | 9  | þ | IN 1     |

#### **MARKING DIAGRAMS**



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

# ORDERING INFORMATION

= Pb-Free Package

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### **BLOCK DIAGRAM**



| Output | Count Capacity        |
|--------|-----------------------|
| Q18    | $2^{18} = 262,144$    |
| Q19    | $2^{19} = 524,288$    |
| Q20    | $2^{20} = 1,048,576$  |
| Q21    | $2^{21} = 2,097,152$  |
| Q22    | $2^{22} = 4,194,304$  |
| Q23    | $2^{23} = 8,388,608$  |
| Q24    | $2^{24} = 16,777,216$ |

#### **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup> |
|----------------|----------------------|-----------------------|
| MC14521BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail       |
| NLV14521BDG*   | SOIC-16<br>(Pb-Free) | 48 Units / Rail       |
| MC14521BDR2G   | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV14521BDR2G* | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                          |                 |                        | - 5                                                                                                                                                      | 5°C                  | 25°C                          |                                |                      | 125                           | 5°C                  |      |
|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------|--------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                           | Symbol          | V <sub>DD</sub><br>Vdc | Min                                                                                                                                                      | Max                  | Min                           | Typ<br>(Note 2)                | Max                  | Min                           | Max                  | Unit |
| Output Voltage "0" Level $V_{in} = V_{DD}$ or 0                                                                                          | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                                                                                                                                              | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0<br>0<br>0                    | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                 | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95                                                                                                                                    | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | Vdc  |
| Input Voltage "0" Level (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc)           | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                                                                                                                                              | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 2.25<br>4.50<br>6.75           | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                                                                                                                                         | -<br>-<br>-          | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25           | -<br>-<br>-          | 3.5<br>7.0<br>11              | -<br>-<br>-          | Vdc  |
|                                                                                                                                          | Іон             | 5.0<br>10<br>15        | -0.25<br>-0.62<br>-1.8                                                                                                                                   | _<br>_<br>_          | -0.2<br>-0.5<br>-1.5          | -0.36<br>-0.9<br>-3.5          | _<br>_<br>_          | -0.14<br>-0.35<br>-1.1        | _<br>_<br>_          | mAdc |
|                                                                                                                                          |                 | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2                                                                                                                            | -<br>-<br>-<br>-     | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | -<br>-<br>-<br>-     | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>-     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                             | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                                                                                                                                       | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8            | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                            | I <sub>in</sub> | 15                     | _                                                                                                                                                        | ±0.1                 | -                             | ±0.00001                       | ±0.1                 | -                             | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                               | C <sub>in</sub> | -                      | -                                                                                                                                                        | -                    | -                             | 5.0                            | 7.5                  | -                             | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                       | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                                                                                                                                              | 5.0<br>10<br>20      | -<br>-<br>-                   | 0.005<br>0.010<br>0.015        | 5.0<br>10<br>20      | -<br>-<br>-                   | 150<br>300<br>600    | μAdc |
| Total Supply Current (Note 3, 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching)    | Ι <sub>Τ</sub>  | 5.0<br>10<br>15        | I <sub>T</sub> = (0.42 μA/kHz) f + I <sub>DD</sub> I <sub>T</sub> = (0.85 μA/kHz) f + I <sub>DD</sub> I <sub>T</sub> = (1.40 μA/kHz) f + I <sub>DD</sub> |                      |                               |                                |                      |                               | μAdc                 |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
 Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> – 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.003.

### **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                                                                                                                                                                 | Symbol                              | V <sub>DD</sub><br>Vdc | Min                | Typ<br>(Note 6)      | Max                 | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|--------------------|----------------------|---------------------|------|
| Output Rise and Fall Time (Counter Outputs) $t_{TLH},t_{THL}=(1.5\;\text{ns/pF})\;C_L+25\;\text{ns}\\ t_{TLH},t_{THL}=(0.75\;\text{ns/pF})\;C_L+12.5\;\text{ns}\\ t_{TLH},t_{THL}=(0.55\;\text{ns/pF})\;C_L+12.5\;\text{ns}$   | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-        | 100<br>50<br>40      | 200<br>100<br>80    | ns   |
| Propagation Delay Time Clock to Q18  tpHL, tpLH = (1.7 ns/pF) C <sub>L</sub> + 4415 ns tpHL, tpLH = (0.66 ns/pF) C <sub>L</sub> + 1667 ns tpHL, tpLH = (0.5 ns/pF) C <sub>L</sub> + 1275 ns Clock to Q24                       | t <sub>PHL</sub> , t <sub>PLH</sub> | 5.0<br>10<br>15        | -<br>-<br>-        | 4.5<br>1.7<br>1.3    | 9.0<br>3.5<br>2.7   | μs   |
| tock to Q24<br>$t_{PHL}$ , $t_{PLH} = (1.7 \text{ ns/pF}) C_L + 5915 \text{ ns}$<br>$t_{PHL}$ , $t_{PLH} = (0.66 \text{ ns/pF}) C_L + 2167 \text{ ns}$<br>$t_{PHL}$ , $t_{PLH} = (0.5 \text{ ns/pF}) C_L + 1675 \text{ ns}$    |                                     | 5.0<br>10<br>15        | -<br>-<br>-        | 6.0<br>2.2<br>1.7    | 12<br>4.5<br>3.5    |      |
| Propagation Delay Time Reset to $Q_n$ $t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 1215 \text{ ns}$ $t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 467 \text{ ns}$ $t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 350 \text{ ns}$ | t <sub>PHL</sub>                    | 5.0<br>10<br>15        | -<br>-<br>-        | 1300<br>500<br>375   | 2600<br>1000<br>750 | ns   |
| Clock Pulse Width                                                                                                                                                                                                              | t <sub>WH(cl)</sub>                 | 5.0<br>10<br>15        | 385<br>150<br>120  | 140<br>55<br>40      | -<br>-<br>-         | ns   |
| Clock Pulse Frequency                                                                                                                                                                                                          | f <sub>cl</sub>                     | 5.0<br>10<br>15        | -<br>-<br>-        | 3.5<br>9.0<br>12     | 2.0<br>5.0<br>6.5   | MHz  |
| Clock Rise and Fall Time                                                                                                                                                                                                       | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-        | -<br>-<br>-          | 15<br>5.0<br>4.0    | μs   |
| Reset Pulse Width                                                                                                                                                                                                              | t <sub>WH(R)</sub>                  | 5.0<br>10<br>15        | 1400<br>600<br>450 | 700<br>300<br>225    | -<br>-<br>-         | ns   |
| Reset Removal Time                                                                                                                                                                                                             | t <sub>rem</sub>                    | 5.0<br>10<br>15        | 30<br>0<br>- 40    | -200<br>-160<br>-110 | -<br>-<br>-         | ns   |

- 5. The formulas given are for the typical characteristics only at 25°C.
  6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Power Dissipation Test Circuit and Waveform



Figure 2. Switching Time Test Circuit and Waveforms



<sup>\*</sup>Optional for low power operation, 10 k $\Omega$   $\leq$  R  $\leq$  70 k $\Omega$ .

Figure 3. Crystal Oscillator Circuit

| Characteristic                                                                                                                                                                   | 500 kHz<br>Circuit | 50 kHz<br>Circuit | Unit      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-----------|
| Crystal Characteristics<br>Resonant Frequency<br>Equivalent Resistance, R <sub>S</sub>                                                                                           | 500<br>1.0         | 50<br>6.2         | kHz<br>kΩ |
| External Resistor/Capacitor Values  R <sub>0</sub> C <sub>T</sub> C <sub>S</sub>                                                                                                 | 47                 | 750               | kΩ        |
|                                                                                                                                                                                  | 82                 | 82                | pF        |
|                                                                                                                                                                                  | 20                 | 20                | pF        |
| Frequency Stability Frequency Change as a Function of V <sub>DD</sub> (T <sub>A</sub> = 25°C) V <sub>DD</sub> Change from 5.0 V to 10 V V <sub>DD</sub> Change from 10 V to 15 V | + 6.0              | + 2.0             | ppm       |
|                                                                                                                                                                                  | + 2.0              | + 2.0             | ppm       |
| Frequency Change as a Function of Temperature (V <sub>DD</sub> = 10 V)  T <sub>A</sub> Change from – 55°C to + 25°C MC14521 only  Complete Oscillator*                           | - 4.0              | - 2.0             | ppm       |
|                                                                                                                                                                                  | + 100              | + 120             | ppm       |
| T <sub>A</sub> Change from +25°C to+125°C<br>MC14521 only<br>Complete Oscillator*                                                                                                | - 2.0<br>- 160     | - 2.0<br>- 560    | ppm       |

<sup>\*</sup>Complete oscillator includes crystal, capacitors, and resistors.

Figure 4. Typical Data for Crystal Oscillator Circuit



Figure 5. RC Oscillator Stability



Figure 6. RC Oscillator Frequency as a Function of R<sub>TC</sub> and C



Figure 7. RC Oscillator Circuit



Figure 8. Functional Test Circuit

#### **FUNCTIONAL TEST SEQUENCE**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Inpu  | ıts              | Outputs          |                   |                      | Comments           |                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|------------------|-------------------|----------------------|--------------------|----------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reset | In 2             | Out 2            | V <sub>SS</sub> ′ | V <sub>DD</sub> ′    | Q18<br>thru<br>Q24 | Counter is in three 8–stage sections in parallel mode Counter is reset. In 2 and Out 2 are connected together. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1     | 0                | 0                | $V_{DD}$          | GND                  | 0                  |                                                                                                                |
| A test function (see Figure 8) has been included for the reduction of test time required to exercise all 24 counter stages. This test function divides the counter into three 8–stage sections, and 255 counts are loaded in each of the 8–stage sections in parallel. All flip–flops are now at a logic "1". The counter is now returned to the normal 24–stages in series configuration. One more pulse is entered into Input 2 (In 2) which will cause the counter to ripple from an all "1" state to an all "0" state. | 0     | 1                | 1                |                   |                      |                    | First "0" to "1" transition on In 2,<br>Out 2 node.                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | 0<br>1<br>-<br>- | 0<br>1<br>-<br>- |                   |                      |                    | 255 "0" to "1" transitions are clocked into this In 2, Out 2 node.                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | 1                | 1                |                   |                      | 1                  | The 255th "0" to "1" transition.                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 0   | 0                | •                |                   | 1                    |                    |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | 1                | 0                | GND               | ▼<br>V <sub>DD</sub> | 1                  | Counter converted back to 24–stages in series mode.                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | 1                | 0                |                   | 100                  | 1                  | Out 2 converts back to an output.                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •     | 0                | 1                | •                 | •                    | 0                  | Counter ripples from an all "1" state to an all "0" stage.                                                     |

### **LOGIC DIAGRAM**



## **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN    | IETERS | INC       | HES   |  |
|-----|-----------|--------|-----------|-------|--|
| DIM | MIN       | MAX    | MIN       | MAX   |  |
| Α   | 9.80      | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80      | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35      | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35      | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40      | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27      | BSC    | 0.050 BSC |       |  |
| 7   | 0.19      | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10      | 0.25   | 0.004     | 0.009 |  |
| M   | 0°        | 7°     | 0°        | 7°    |  |
| Р   | 5.80      | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25 0.50 |        | 0.010     | 0.019 |  |

| STYLE 1: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14.                                           | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE                                                                                                                   | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.               | CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION         | STYLE 3:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3 COLLECTOR, #3 COLLECTOR, #3 COLLECTOR, #3                                                                                                                                                                                                  | STYLE 4:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13. | COLLECTOR, DYE #1 COLLECTOR, #1 COLLECTOR, #2 COLLECTOR, #3 COLLECTOR, #3 COLLECTOR, #4 COLLECTOR, #4 COLLECTOR, #4 EMITTER, #4 BASE, #4 EMITTER, #3 BASE, #2 EMITTER, #2 BASE, #1 |          | FOOTPRINT<br>×          |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------|
| 16.                                                                                                   | COLLECTOR                                                                                                                                                           | 16.                                                                             | CATHODE                                                                   | 16.                                                                                                   | COLLECTOR, #4                                                                                                                                                                                                                                                                                                                                                                       | 16.                                                                                            | EMITTER, #1                                                                                                                                                                        |          | <sup>3X</sup> 40 →      |
| STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 SOURCE, #2 GATE, #1 SOURCE, #1 | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | STYLE 7: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14.                                           | SOURCE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT SOURCE N-CH | n<br>n<br>n<br>n<br>n<br>n                                                                     | 16X<br>0.58                                                                                                                                                                        | <u> </u> | 16x 1.12                |
|                                                                                                       |                                                                                                                                                                     |                                                                                 |                                                                           |                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                |                                                                                                                                                                                    |          | DIMENSIONS: MILLIMETERS |

| DOCUMENT NUMBER: | 98ASB42566B | PRASB42566B Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED CONTROLLED |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PAGE 1 OF 1 |  |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910

Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative