# **Dual J-K Flip-Flop** The MC14027B dual J–K flip–flop has independent J, K, Clock (C), Set (S) and Reset (R) inputs for each flip–flop. These devices may be used in control, register, or toggle functions. #### **Features** - Diode Protection on All Inputs - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Logic Swing Independent of Fanout - Logic Edge-Clocked Flip-Flop Design - Logic State is Retained Indefinitely with Clock Level Either High or Low; Information is Transferred to the Output Only on the Positive—Going Edge of the Clock Pulse - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - Pin-for-Pin Replacement for CD4027B - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This Device is Pb-Free and is RoHS Compliant #### **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | $T_L$ | Lead Temperature<br>(8–Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. #### ON Semiconductor® http://onsemi.com SOIC-16 D SUFFIX CASE 751B #### **PIN ASSIGNMENT** | Q <sub>A</sub> [ | 1 ● | | D VDC | |--------------------|-----|----|-----------------| | $\overline{Q}_A$ [ | 2 | 15 | Q <sub>B</sub> | | C <sub>A</sub> | 3 | 14 | D QB | | R <sub>A</sub> | 4 | 13 | СВ | | K <sub>A</sub> [ | 5 | 12 | R <sub>B</sub> | | J <sub>A</sub> [ | 6 | 11 | jκ <sub>Β</sub> | | S <sub>A</sub> [ | 7 | 10 | J <sub>B</sub> | | V <sub>SS</sub> [ | 8 | 9 | s <sub>B</sub> | | | | | - | #### MARKING DIAGRAM A = Assembly Location WL = Wafer Lot YY, Y = Year WW = Work Week G = Pb-Free Indicator #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **TRUTH TABLE** | | | Outp | uts* | | | | | |---------------|---|------|------|---|------------------|------------------|------------------| | C† | J | K | S | R | Q <sub>n</sub> ‡ | Q <sub>n+1</sub> | Q <sub>n+1</sub> | | | 1 | Х | 0 | 0 | 0 | 1 | 0 | | $\mathcal{L}$ | Х | 0 | 0 | 0 | 1 | 1 | 0 | | | 0 | Х | 0 | 0 | 0 | 0 | 1 | | | Х | 1 | 0 | 0 | 1 | 0 | 1 | | | 1 | 1 | 0 | 0 | Qo | Qo | Qo | | $\overline{}$ | Χ | Х | 0 | 0 | Х | Q <sub>n</sub> | $\overline{Q_n}$ | | Х | Χ | Χ | 1 | 0 | Х | 1 | 0 | | Х | Х | Х | 0 | 1 | Х | 0 | 1 | | Х | Χ | Χ | 1 | 1 | Х | 1 | 1 | No Change #### **BLOCK DIAGRAM** ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|----------------------|--------------------------| | MC14027BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | NLV14027BDG* | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14027BDR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLV14027BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP X = Don't Care <sup>&</sup>lt;sup>‡</sup> = Present State <sup>† =</sup> Level Change <sup>\* =</sup> Next State Capable. #### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | -5 | 5°C | | 25°C | | 12 | 5°C | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------------------------|--------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | | 4.95<br>9.95<br>14.95 | | Vdc | | Input Voltage<br>$(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Source | ГОН | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | | -1.7<br>-0.36<br>-0.9<br>-2.4 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | - | ±0.1 | - | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | - | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.0<br>2.0<br>4.0 | -<br>-<br>- | 0.002<br>0.004<br>0.006 | 1.0<br>2.0<br>4.0 | _<br>_<br>_ | 30<br>60<br>120 | μAdc | | Total Supply Current (Note<br>(Dynamic plus Quiesce<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outp<br>buffers switching) | Ι <sub>Τ</sub> | 5.0<br>10<br>15 | | | $I_T = ($ | D.8 μΑ/kHz) f<br>1.6 μΑ/kHz) f<br>2.4 μΑ/kHz) f | + I <sub>DD</sub> | | | μAdc | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.002. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. <sup>4.</sup> To calculate total supply current at loads other than 50 pF: ## **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | Characteristic | Symbol | V <sub>DD</sub> | Min | Typ<br>(Note 6) | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|------------------|----------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}$ , $t_{THL}$ = (1.5 ns/pF) $C_L$ + 25 ns $t_{TLH}$ , $t_{THL}$ = (0.75 ns/pF) $C_L$ + 12.5 ns $t_{TLH}$ , $t_{THL}$ = (0.55 ns/pF) $C_L$ + 12.5 ns | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Times** Clock to Q, Q tp_LH, tp_HL = (1.7 ns/pF) C <sub>L</sub> + 90 ns tp_LH, tp_HL = (0.66 ns/pF) C <sub>L</sub> + 42 ns tp_LH, tp_HL = (0.5 ns/pF) C <sub>L</sub> + 25 ns | t <sub>РLН</sub> , | 5.0<br>10<br>15 | -<br>-<br>- | 175<br>75<br>50 | 350<br>150<br>100 | ns | | Set to Q, Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 90 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 42 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 25 ns | | 5.0<br>10<br>15 | -<br>-<br>- | 175<br>75<br>50 | 350<br>150<br>100 | | | Reset to Q, Q $t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 265 ns $t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 67 ns $t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 50 ns | | 5.0<br>10<br>15 | -<br>-<br>- | 350<br>100<br>75 | 450<br>200<br>150 | | | Setup Times | t <sub>su</sub> | 5.0<br>10<br>15 | 140<br>50<br>35 | 70<br>25<br>17 | -<br>-<br>- | ns | | Hold Times | t <sub>h</sub> | 5.0<br>10<br>15 | 140<br>50<br>35 | 70<br>25<br>17 | -<br>-<br>- | ns | | Clock Pulse Width | $t_{WH}$ , $t_{WL}$ | 5.0<br>10<br>15 | 330<br>110<br>75 | 165<br>55<br>38 | -<br>-<br>- | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 3.0<br>9.0<br>13 | 1.5<br>4.5<br>6.5 | MHz | | Clock Pulse Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 15<br>5.0<br>4.0 | μs | | Removal Times Set | t <sub>rem</sub> | 5<br>10<br>15 | 90<br>45<br>35 | 10<br>5<br>3 | -<br>-<br>- | ns | | Reset | | 5<br>10<br>15 | 50<br>25<br>20 | - 30<br>- 15<br>- 10 | -<br>-<br>- | | | Set and Reset Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 250<br>100<br>70 | 125<br>50<br>35 | -<br>-<br>- | ns | <sup>5.</sup> The formulas given are for the typical characteristics only at 25°C. 6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Inputs R and S low. For the measurement of $t_{WH}$ , $l/f_{cl}$ , and $P_D$ the Inputs J and K are kept high. Figure 1. Dynamic Signal Waveforms (J, K, Clock, and Output) Figure 2. Dynamic Signal Waveforms (Set, Reset, Clock, and Output) #### LOGIC DIAGRAM (1/2 of Device Shown) # **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|---------|--------|-----------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | 2.<br>3. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE EMITTER BASE EMITTER BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE<br>ANODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #2 COLLECTOR, #3 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COLLECTOR, DYN<br>COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #3<br>COLLECTOR, #3<br>COLLECTOR, #4<br>COLLECTOR, #4<br>BASE, #4<br>EMITTER, #4<br>BASE, #3<br>EMITTER, #3<br>BASE, #2 | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | SOLDERING | FOOTPRINT | | 15. | EMITTER | | ANODE | 15. | | 15. | BASE, #1 | 8 | X | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | ^<br>40 <del></del> | | | | | | | , | | , | | 6X 1.12 | | STYLE 5: | DDAIN DVE #4 | STYLE 6: | OATHODE | STYLE 7: | COURCE N OU | | | ' | 0.1.12 | | PIN 1. | DRAIN, DYE #1 | PIN 1. | | PIN 1. | SOURCE N-CH | Τ\ | | <u></u> | 16 | | 2. | DRAIN, #1 | 2.<br>3. | CATHODE<br>CATHODE | 2. | COMMON DRAIN (OUTPU | | | ↓ └── | 10 | | 3.<br>4. | DRAIN, #2<br>DRAIN, #2 | 3.<br>4. | CATHODE | 3.<br>4. | COMMON DRAIN (OUTPU'<br>GATE P-CH | 1) | | <u>*</u> | | | 4.<br>5. | DRAIN, #2<br>DRAIN, #3 | 4.<br>5. | CATHODE | 4.<br>5. | COMMON DRAIN (OUTPU | Τ\ | | | | | 5.<br>6. | DRAIN, #3 | 5.<br>6. | CATHODE | 6. | COMMON DRAIN (OUTPU | | 1 | .58 <b>∱</b> | | | 7. | DRAIN, #4 | 7. | | 7. | COMMON DRAIN (OUTPU | | U. | .58 | | | 8. | DRAIN, #4 | 8. | CATHODE | 8. | SOURCE P-CH | ., | | | | | 9. | GATE, #4 | 9. | ANODE | 9. | SOURCE P-CH | | | | | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPU | T) | | | | | 11. | , | 11. | | 11. | COMMON DRAIN (OUTPU | | | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPU | T) | | | | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | | | | 14. | SOURCE, #2 | 14. | ANODE | 14. | COMMON DRAIN (OUTPU | T) | | | —— ↓ PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPU | T) | | | <u>+-+</u> - | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | | | | | | | | | | | | 8 | 9 ++ 7 | | | | | | | | | | , | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | | | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative