# Analog Multiplexers/ Demultiplexers with Injection Current Effect Control # **Automotive Customized** These devices are pin compatible to standard HC405x and MC1405xB analog mux/demux devices, but feature injection current effect control. This makes them especially suited for usage in automotive applications where voltages in excess of normal logic voltage are common. The injection current effect control allows signals at disabled analog input channels to exceed the supply voltage range without affecting the signal of the enabled analog channel. This eliminates the need for external diode/resistor networks typically used to keep the analog channel signals within the supply voltage range. The devices utilize low power silicon gate CMOS technology. The Channel Select and Enable inputs are compatible with standard CMOS outputs. ## **Features** - Injection Current Cross—Coupling Less than 1 mV/mA (See Figure 10) - Pin Compatible to HC405X and MC1405XB Devices - Power Supply Range (V<sub>CC</sub> GND) = 2.0 to 6.0 V - In Compliance With the Requirements of JEDEC Standard No. 7 A - Chip Complexity: 154 FETs or 36 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free, Halogen Free and are RoHS Compliant # ON Semiconductor® www.onsemi.com SOIC-16 D SUFFIX CASE 751B SOIC-16 WIDE DW SUFFIX CASE 751G TSSOP-16 DT SUFFIX CASE 948F QFN16 MN SUFFIX CASE 485AW ## MARKING DIAGRAMS x = 1 or 2 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) # ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet. This document contains information on some products that are still under development. ON Semiconductor reserves the right to change or discontinue these products without notice. Figure 1. MC74HC4851A Logic Diagram Single-Pole, 8-Position Plus Common Off Figure 2. MC74HC4851A 16-Lead Pinout (Top View) # **FUNCTION TABLE - MC74HC4851A** | Contr | Control Inputs | | | | |--------|----------------|-------|---|-------------| | | | Selec | t | | | Enable | С | В | Α | ON Channels | | L | L | L | L | X0 | | L | L | L | Н | X1 | | L | L | Н | L | X2 | | L | L | Н | Н | X3 | | L | Н | L | L | X4 | | L | Н | L | Н | X5 | | L | Н | Н | L | X6 | | L | Н | Н | Н | X7 | | Н | Χ | X | Χ | NONE | Figure 3. MC74HC4851A QFN Pinout #### 14 13 X2<sup>15</sup> X SWITCH χ 11 Х3-ANALOG COMMON INPUTS/OUTPUTS OUTPUTS/INPUTS Y0 Y1 Y SWITCH Y2 10 CHANNEL-SELECT PIN 16 = V<sub>CC</sub> INPUTS B-PIN 8 = GND ENABLE 6 Figure 4. MC74HC4852A Logic Diagram Double-Pole, 4-Position Plus Common Off # FUNCTION TABLE - MC74HC4852A | Control Inputs | | | | | |----------------|-----|------|-------|--------| | | Sel | lect | | | | Enable | В | Α | ON Ch | annels | | L | L | L | Y0 | X0 | | L | L | Н | Y1 | X1 | | L | Н | L | Y2 | X2 | | L | Н | Н | Y3 | X3 | | Н | Х | Χ | NO | NE | X = Don't Care Figure 5. MC74HC4852A 16-Lead Pinout (Top View) #### MAXIMUM RATINGS | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage (Any Pin) (Referenced to GND) | -0.5 to V <sub>CC</sub> + 0.5 | V | | I | DC Current, Into or Out of Any Pin | ±25 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating: SOIC Package: -7 mW/°C from 65° to 125°C TSSOP Package: -6.1 mW/°C from 65° to 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------|-------------|--------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>in</sub> | DC Input Voltage (Any Pin) | (Referenced to GND) | GND | V <sub>CC</sub> | V | | V <sub>IO</sub> * | Static or Dynamic Voltage Across Switch | | 0.0 | 1.2 | V | | T <sub>A</sub> | Operating Temperature Range, All Package Types | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $V_{CC} = 2.0 \text{ V}$<br>$V_{CC} = 4.5 \text{ V}$<br>$V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # DC CHARACTERISTICS — Digital Section (Voltages Referenced to GND) V<sub>EE</sub> = GND, Except Where Noted | | | | Vcc | Guara | nteed Lin | nit | | |-----------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Condition | v | −55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V | | I <sub>in</sub> | Maximum Input Leakage Current on Digital Pins (Enable/A/B/C) | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±1.0 | ±1.0 | μА | | Icc | Maximum Quiescent Supply Current (per Package) | V <sub>in(digital)</sub> = V <sub>CC</sub> or GND<br>V <sub>in(analog)</sub> = GND | 6.0 | 2 | 20 | 40 | μА | <sup>\*</sup>For voltage drops across switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. # DC CHARACTERISTICS — Analog Section | | | | | Guara | nteed Lin | nit | | |------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Condition | Vcc | −55 to 25°C | ≤85°C | ≤125°C | Unit | | R <sub>on</sub> | Maximum "ON" Resistance | $V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}}, V_{\text{IS}} = V_{\text{CC}} \text{ to}$<br>GND (Note 1); $I_{\text{S}} \le 2.0 \text{ mA}$<br>(Note 2) | 2.0<br>3.0<br>4.5<br>6.0 | 1700<br>1100<br>550<br>400 | 1750<br>1200<br>650<br>500 | 1800<br>1300<br>750<br>600 | Ω | | ΔR <sub>on</sub> | Delta "ON" Resistance | $V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}}, V_{\text{IS}} = V_{\text{CC}}/2$<br>(Note 1); $I_{\text{S}} \le 2.0 \text{ mA}$ (Note 2) | 2.0<br>3.0<br>4.5<br>6.0 | 300<br>160<br>80<br>60 | 400<br>200<br>100<br>80 | 500<br>240<br>120<br>100 | Ω | | I <sub>off</sub> | Maximum Off-Channel Leakage Current,<br>Any One Channel<br>Common Channel | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1<br>±0.1 | ±0.1<br>±0.1 | ±0.1<br>±0.1 | μΑ | | I <sub>on</sub> | Maximum On-Channel Leakage<br>Channel-to-Channel | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ±0.1 | ±0.1 | ±0.1 | μА | # AC CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ ) | Symbol | Parameter | Vcc | -55 to 25°C | ≤85°C | ≤125°C | Unit | |---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|-------------------------|------| | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Maximum Propagation Delay, Analog Input to Analog Output | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>80<br>40<br>30 | 180<br>90<br>45<br>35 | 200<br>100<br>50<br>40 | ns | | t <sub>PHL</sub> , t <sub>PHZ,PZH</sub> t <sub>PLH</sub> , t <sub>PLZ,PZL</sub> | Maximum Propagation Delay, Enable or Channel-Select to Analog Output | 2.0<br>3.0<br>4.5<br>6.0 | 260<br>160<br>80<br>78 | 280<br>180<br>90<br>80 | 300<br>200<br>100<br>80 | ns | | C <sub>in</sub> | Maximum Input Capacitance Digital Pins (All Switches Off) Any Single Analog Pin (All Switches Off) Common Analog Pin | | 10<br>35<br>40 | 10<br>35<br>40 | 10<br>35<br>40 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance Typical | 5.0 | 20 | | | pF | # INJECTION CURRENT COUPLING SPECIFICATIONS (V<sub>CC</sub> = 5V, $T_A$ = -55°C to +125°C) | Symbol | Parameter | Condition | Тур | Max | Unit | |-------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|------| | VΔ <sub>out</sub> | Maximum Shift of Output Voltage of Enabled Analog Channel | $\begin{split} &I_{in}{}^{*} \leq 1 \text{ mA, } R_{S} \leq 3,9 \text{ k}\Omega \\ &I_{in}{}^{*} \leq 10 \text{ mA, } R_{S} \leq 3,9 \text{ k}\Omega \\ &I_{in}{}^{*} \leq 1 \text{ mA, } R_{S} \leq 20 \text{ k}\Omega \\ &I_{in}{}^{*} \leq 10 \text{ mA, } R_{S} \leq 20 \text{ k}\Omega \end{split}$ | 0.1<br>1.0<br>0.5<br>5.0 | 1.0<br>5.0<br>2.0<br>20 | mV | <sup>\*</sup> I<sub>in</sub> = Total current injected into all disabled channels. V<sub>IS</sub> is the input voltage of an analog I/O pin. I<sub>S</sub> is the currebnt flowing in or out of analog I/O pin. Figure 6. Typical On Resistance V<sub>CC</sub> = 2V Figure 7. Typical On Resistance $V_{CC} = 3V$ Figure 8. Typical On Resistance $V_{CC} = 4.5V$ Figure 9. Typical On Resistance $V_{CC} = 6V$ Figure 10. Injection Current Coupling Specification Figure 11. Actual Technology Requires 32 passive components and one extra 6V regulator to suppress injection current into a standard HC4051 multiplexer Figure 12. MC74HC4851A Solution Solution by applying the HC4851A multiplexer Figure 13. On Resistance Test Set-Up Figure 14. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up Figure 15. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up Figure 16. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up Figure 17. Propagation Delays, Channel Select to Analog Out \*Includes all probe and jig capacitance Figure 18. Propagation Delay, Test Set-Up Channel Select to Analog Out Figure 19. Propagation Delays, Analog In to Analog Out Figure 20. Propagation Delay, Test Set-Up Analog In to Analog Out \*Includes all probe and jig capacitance Figure 21. Propagation Delays, Enable to Analog Out Figure 22. Propagation Delay, Test Set-Up Enable to Analog Out Figure 23. Power Dissipation Capacitance, Test Set-Up Figure 24. Diagram of Bipolar Coupling Mechanism Appears if $V_{in}$ exceeds $V_{CC}$ , driving injection current into the substrate Figure 25. Function Diagram, HC4851A Figure 26. Function Diagram, HC4852A ## ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------------|----------------------|--------------------------| | MC74HC4851ADG | | 48 Units / Rail | | MC74HC4851ADR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLVHC4851ADR2G* | 1 | 2500 Units / Tape & Reel | | MC74HC4851ADTR2G | TSSOP-16 | 2500 Units / Tape & Reel | | NLVHC4851ADTR2G* | (Pb-Free) | | | MC74HC4851ADWR2G | SOIC-16 WIDE | 1000 Units / Tape & Reel | | NLVHC4851ADWR2G* | (Pb-Free) | | | NLV74HC4851AMNTWG* | QFN16<br>(Pb-Free) | 3000 Units / Tape & Reel | | MC74HC4852ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | |-------------------|----------------------|--------------------------| | MC74HC4852ADR2G | | 2500 Units / Tape & Reel | | NLV74HC4852ADR2G* | , , , | 2500 Units / Tape & Reel | | MC74HC4852ADTR2G | TSSOP-16 | 2500 Units / Tape & Reel | | NLVHC4852ADTR2G* | (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. ## PACKAGE DIMENSIONS # TSSOP-16 **DT SUFFIX** CASE 948F ISSUE B ## NOTES: - 1. DIMENS. Y14.5M, 1982. DIMENSIONING AND TOLERANCING PER ANSI - CONTROLLING DIMENSION: MILLIMETER. - 2. CONTROLLING DIMENSION: MILLIMETER. B. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - SIJE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 | BSC | | M | 0 ° | 8° | 0 ° | 8° | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## PACKAGE DIMENSIONS # SOIC-16 WB **DW SUFFIX** CASE 751G-03 ISSUE D #### NOTES: - DTES: DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | |-----|-------------|-------|--| | DIM | MIN | MAX | | | Α | 2.35 | 2.65 | | | A1 | 0.10 | 0.25 | | | В | 0.35 | 0.49 | | | С | 0.23 | 0.32 | | | D | 10.15 | 10.45 | | | Е | 7.40 | 7.60 | | | е | 1.27 | BSC | | | Н | 10.05 | 10.55 | | | h | 0.25 | 0.75 | | | L | 0.50 | 0.90 | | | q | 0 ° | 7 ° | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # PACKAGE DIMENSIONS #### NOTES: - VOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS ## **QFN16, 2.5x3.5, 0.5P** CASE 485AW ISSUE O 0.15 C A B F2 Ф 0.15 C A B 16X b # 0.10 0.05 C NOTE 3 CAB Ф D2 **BOTTOM VIEW** DETAIL A е e/2 #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - CONTROLLING DIMENSION: MILLIMETERS DIMENSIONS & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.30 MM FROM TERMINAL. 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.80 | 1.00 | | | A1 | 0.00 | 0.05 | | | A3 | 0.20 REF | | | | b | 0.20 | 0.30 | | | D | 2.50 BSC | | | | D2 | 0.85 | 1.15 | | | Е | 3.50 BSC | | | | E2 | 1.85 | 2.15 | | | е | 0.50 BSC | | | | K | 0.20 | | | | L | 0.35 | 0.45 | | | L1 | | 0.15 | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding # PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative