# **Octal 3-State Inverting Buffer/Line Driver/Line** Receiver # High-Performance Silicon-Gate CMOS The MC74HC540A is identical in pinout to the LS540. The device inputs are compatible with Standard CMOS outputs. External pull-up resistors make them compatible with LSTTL outputs. The HC540A is an octal inverting buffer/line driver/line receiver designed to be used with 3-state memory address drivers, clock drivers, and other bus-oriented systems. This device features inputs and outputs on opposite sides of the package and two ANDed active-low output enables. The HC540A is similar in function to the HC541A, which has noninverting outputs. ## **Features** - Output Drive Capability: 15 LSTTL Loads - · Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - · High Noise Immunity Characteristic of CMOS Devices - · In Compliance With the JEDEC Standard No. 7 A Requirements - Chip Complexity: 124 FETs or 31 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - · These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram # ON Semiconductor® http://onsemi.com SOIC-20 DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E # PIN ASSIGNMENT 20-Lead (Top View) ### MARKING DIAGRAMS = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week = Pb-Free Package (Note: Microdot may be in either location) # **FUNCTION TABLE** | | Inputs | | | Output V | | |----|--------|-----|---|----------|--| | OE | 1 | OE2 | Α | Output Y | | | L | | L | L | Н | | | L | | L | Н | L | | | Н | | Х | Х | Z | | | Х | | Н | Х | Z | | Z = High Impedance X = Don't Care #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. # MAXIMUM RATINGS | Symbol | F | Value | Unit | | |----------------------|----------------------------------------|--------------------------------------------------------------------------------------|---------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | VI | DC Input Voltage | | -0.5 to V <sub>CC</sub> + 0.5 | V | | Vo | DC Output Voltage (Note 1) | | $-0.5 \le V_O \le V_{CC} + 0.5$ | V | | I <sub>IK</sub> | DC Input Diode Current | | ±20 | mA | | lok | DC Output Diode Current | | ±35 | mA | | Io | DC Output Sink Current | ±35 | mA | | | Icc | DC Supply Current per Supply Pin | ±75 | mA | | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±75 | mA | | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | | T <sub>L</sub> | Lead Temperature, 1 mm from Case t | 260 | °C | | | TJ | Junction Temperature Under Bias | | +150 | °C | | $\theta_{JA}$ | Thermal Resistance | SOIC<br>TSSOP | 96<br>128 | °C/W | | P <sub>D</sub> | Power Dissipation in Still Air at 85°C | SOIC<br>TSSOP | 500<br>450 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% - 35% | UL 94 V0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | > 2000<br>> 200<br>> 1000 | V | | I <sub>LATCHUP</sub> | Latchup Performance | Above V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±300 | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Io absolute maximum rating must be observed. 2. Tested to EIA/JESD22-A114-A. 3. Tested to EIA/JESD22-A115-A. 4. Tosted to IESD23-C101-A. - 4. Tested to JESD22-C101-A. - 5. Tested to EIA/JESD78. # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Min | Max | Unit | |------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------| | V <sub>CC</sub> | DC Supply Voltage | (Referenced to GND) | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage | (Referenced to GND) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 3) | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level. # PIN DESCRIPTIONS # **INPUTS** # A1, A2, A3, A4, A5, A6, A7, A8 (PINS 2, 3, 4, 5, 6, 7, 8, 9) Data input pins. Data on these pins appear in inverted form on the corresponding Y outputs, when the outputs are enabled. # CONTROLS # OE1, OE2 (PINS 1, 19) Output enables (active-low). When a low voltage is applied to both of these pins, the outputs are enabled and the device functions as an inverter. When a high voltage is applied to either input, the outputs assume the high impedance state. # **OUTPUTS** # Y1, Y2, Y3, Y4, Y5, Y6, Y7, Y8 (PINS 18, 17, 16, 15, 14, 13, 12, 11) Device outputs. Depending upon the state of the output enable pins, these outputs are either inverting outputs or high-impedance outputs. # ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-------------------|---------------------------|-----------------------| | MC74HC540ADWG | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail | | MC74HC540ADWR2G | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel | | MC74HC540ADTR2G | TSSOP-20<br>(Pb-Free) | 2500 Tape & Reel | | NLV74HC540ADTR2G* | TSSOP-20<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable # PACKAGE DIMENSIONS TSSOP-20 DT SUFFIX CASE 948E-02 ISSUE C - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | METERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 BSC | | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | | BSC | | | м | 0° | 80 | 0.0 | 80 | | ### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.