## **B-Suffix Series CMOS Gates** MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B The B Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired. #### Features - Supply Voltage Range = 3.0 Vdc to 18 Vdc - · All Outputs Buffered - Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range. - Double Diode Protection on All Inputs Except: Triple Diode Protection on MC14011B and MC14081B - Pin-for-Pin Replacements for Corresponding CD4000 Series B Suffix Devices - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant #### MAXIMUM RATINGS (Voltages Referenced to VSS) | Symbol | Parameter Value | | Unit | |------------------------------------|------------------------------------------------------------------------------------|-------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature<br>(8-Second Soldering) | 260 | °C | | V <sub>ESD</sub> | ESD Withstand Voltage<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 3000<br>> 300<br>N/A | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. ### ON Semiconductor® http://onsemi.com SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G #### MARKING DIAGRAMS SOIC-14 TSSOP-14 xx = Specific Device Code A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **DEVICE INFORMATION** | Device | Description | |----------|--------------------------| | MC14001B | Quad 2-Input NOR Gate | | MC14011B | Quad 2-Input NAND Gate | | MC14023B | Triple 3-Input NAND Gate | | MC14025B | Triple 3-Input NOR Gate | | MC14071B | Quad 2-Input OR Gate | | MC14073B | Triple 3-Input AND Gate | | MC14081B | Quad 2-Input AND Gate | | MC14082B | Dual 4-Input AND Gate | #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. #### LOGIC DIAGRAMS #### PIN ASSIGNMENTS #### ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS) | | | | | - 58 | 5°C | | 25°C | | 125 | 5°C | | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | V <sub>in</sub> = 0 or V <sub>DD</sub> | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc) | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | -<br>-<br>-<br>- | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>- | mAdc | | (V <sub>OL</sub> = 0.4 Vdc)<br>(V <sub>OL</sub> = 0.5 Vdc)<br>(V <sub>OL</sub> = 1.5 Vdc) | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | - | ±0.1 | - | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance<br>(V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | - | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 0.0005<br>0.0010<br>0.0015 | 0.25<br>0.5<br>1.0 | -<br>-<br>- | 7.5<br>15<br>30 | μAdc | | Total Supply Current (Note<br>(Dynamic plus Quiesce<br>Per Gate, C <sub>L</sub> = 50 pF) | ent, | Ι <sub>Τ</sub> | 5.0<br>10<br>15 | | | $I_{T} = (0.$ | 3 μΑ/kHz) f =<br>6 μΑ/kHz) f =<br>9 μΑ/kHz) f = | + I <sub>DD</sub> /N | | | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. To calculate total supply current at loads other than 50 pF: $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu$ A (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.001 x the number of exercised gates per package. <sup>2.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. <sup>3.</sup> The formulas given are for the typical characteristics only at 25°C. #### **B-SERIES GATE SWITCHING TIMES** #### SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 6) | Max | Unit | |----------------------------------------------------------------------------|-------------------------------------|------------------------|-----|-----------------|-----|------| | Output Rise Time, All B-Series Gates | t <sub>TLH</sub> | | | | | ns | | $t_{TLH} = (1.35 \text{ ns/pF}) C_L + 33 \text{ ns}$ | | 5.0 | _ | 100 | 200 | | | $t_{TLH} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$ | | 10 | _ | 50 | 100 | | | $t_{TLH} = (0.40 \text{ ns/PF}) C_L + 20 \text{ ns}$ | | 15 | - | 40 | 80 | | | Output Fall Time, All B-Series Gates | t <sub>THL</sub> | | | | | ns | | t <sub>THL</sub> = (1.35 ns/pF) C <sub>L</sub> + 33 ns | | 5.0 | _ | 100 | 200 | | | $t_{THL} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$ | | 10 | _ | 50 | 100 | | | t <sub>THL</sub> = (0.40 ns/pF) C <sub>L</sub> + 20 ns | | 15 | - | 40 | 80 | | | Propagation Delay Time | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | | ns | | MC14001B, MC14011B only | | | | | | | | $t_{PLH}$ , $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 80 \text{ ns}$ | | 5.0 | - | 125 | 250 | | | $t_{PLH}$ , $t_{PHL}$ = (0.36 ns/pF) $C_L$ + 32 ns | | 10 | - | 50 | 100 | | | $t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 27 ns | | 15 | - | 40 | 80 | | | All Other 2, 3, and 4 Input Gates | | | | | | | | $t_{PLH}$ , $t_{PHL}$ = (0.90 ns/pF) $C_L$ + 115 ns | | 5.0 | - | 160 | 300 | | | $t_{PLH}$ , $t_{PHL} = (0.36 \text{ ns/pF}) C_L + 47 \text{ ns}$ | | 10 | - | 65 | 130 | | | $t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 37 ns | | 15 | - | 50 | 100 | | | 8-Input Gates (MC14068B, MC14078B) | | | | | | | | t <sub>PLH</sub> , t <sub>PHL</sub> = (0.90 ns/pF) C <sub>L</sub> + 155 ns | | 5.0 | - | 200 | 350 | | | t <sub>PLH</sub> , t <sub>PHL</sub> = (0.36 ns/pF) C <sub>L</sub> + 62 ns | | 10 | - | 80 | 150 | | | $t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 47 ns | | 15 | - | 60 | 110 | | <sup>5.</sup> The formulas given are for the typical characteristics only at 25°C. <sup>6.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. <sup>\*</sup>All unused inputs of AND, NAND gates must be connected to $V_{DD}$ . All unused inputs of OR, NOR gates must be connected to $V_{SS}$ . Figure 1. Switching Time Test Circuit and Waveforms # CIRCUIT SCHEMATIC NOR, OR GATES ### MC14001B, MC14071B MC14025B One of Four Gates Shown One of Three Gates Shown 14 9 V<sub>DD</sub> 1, 3, 11 0 1, 6, 8, 13 o-2, 4, 12 0 2, 5, 9, 12 0-14 9 V<sub>DD</sub> 0 3, 4, 10, 11 $V_{SS}$ o 9, 6, 10 $V_{SS}$ V<sub>DD</sub> \*Inverter omitted in MC14001B 8, 5, 13 0 \*Inverter omitted in MC14025B ## CIRCUIT SCHEMATIC NAND, AND GATES #### TYPICAL B-SERIES GATE CHARACTERISTICS #### Figure 2. $V_{GS} = 5.0 \text{ Vdc}$ Figure 4. V<sub>GS</sub> = 10 Vdc Figure 6. V<sub>GS</sub> = 15 Vdc #### P-CHANNEL DRAIN CURRENT (SOURCE) - 10 - 9.0 - 8.0 $T_A = -55^{\circ}C$ ID, DRAIN CURRENT (mA) - 7.0 - 6.0 - 5.0 + 25°C - 85°C - 4.0 125°C - 3.0 - 2.0 -1.0- 2.0 - 3.0 - 4.0 - 5.0 VDS, DRAIN-TO-SOURCE VOLTAGE (Vdc) Figure 3. $V_{GS} = -5.0 \text{ Vdc}$ Figure 5. $V_{GS} = -10 \text{ Vdc}$ Figure 7. $V_{GS} = -15 \text{ Vdc}$ These typical curves are not guarantees, but are design aids. Caution: The maximum rating for output current is 10 mA per pin. #### TYPICAL B-SERIES GATE CHARACTERISTICS (cont'd) #### **VOLTAGE TRANSFER CHARACTERISTICS** Figure 8. $V_{DD}$ = 5.0 Vdc Figure 9. $V_{DD}$ = 10 Vdc Figure 10. $V_{\rm DD}$ = 15 Vdc #### DC NOISE MARGIN The DC noise margin is defined as the input voltage range from an ideal "1" or "0" input level which does not produce output state change(s). The typical and guaranteed limit values of the input values $V_{IL}$ and $V_{IH}$ for the output(s) to be at a fixed voltage $V_O$ are given in the Electrical Characteristics table. $V_{IL}$ and $V_{IH}$ are presented graphically in Figure 11. Guaranteed minimum noise margins for both the "1" and "0" levels = 1.0 V with a 5.0 V supply 2.0 V with a 10.0 V supply 2.5 V with a 15.0 V supply (a) Inverting Function (b) Non-Inverting Function Figure 11. DC Noise Immunity #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-----------------|------------------------|---------------------------| | MC14001BDG | SOIC-14 | 55 H-7- / D-7 | | NLV14001BDG* | (Pb-Free) | 55 Units / Rail | | MC14001BDR2G | SOIC-14 | | | NLV14001BDR2G* | (Pb-Free) | OFGO Heits / Tana & Daal | | MC14001BDTR2G | TSSOP-14 | 2500 Units / Tape & Reel | | NLV14001BDTR2G* | (Pb-Free) | | | MC14001BFELG | SOEIAJ-14<br>(Pb-Free) | 2000 Units / Tape & Reel | | MC14011BDG | SOIC-14 | 55 Units / Rail | | NLV14011BDG* | (Pb-Free) | 55 Offits / Rail | | MC14011BDR2G | SOIC-14 | | | NLV14011BDR2G* | (Pb-Free) | 2500 Units / Tana & Dool | | MC14011BDTR2G | TSSOP-14 | 2500 Units / Tape & Reel | | NLV14011BDTR2G* | (Pb-Free) | | | MC14011BFG | SOEIAJ-14 | 50 Units / Rail | | MC14011BFELG | (Pb-Free) | 2000 Units / Tape & Reel | | | | | | MC14023BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14023BDR2G | SOIC-14 | 2500 Units / Tape & Reel | | NLV14023BDR2G* | (Pb-Free) | 2300 Offics / Tape & Neer | | MC14023BFELG | SOEIAJ-14<br>(Pb-Free) | 2000 Units / Tape & Reel | | MC14025BDG | SOIC-14 | | | NLV14025BDG* | (Pb-Free) | 55 Units / Rail | | MC14025BDR2G | SOIC-14 | | | NLV14025BDR2G* | (Pb-Free) | 2500 Units / Tape & Reel | | MC14071BDG | SOIC-14 | 55 Units / Rail | | NLV14071BDG* | (Pb-Free) | 33 Offits / Rail | | MC14071BDR2G | SOIC-14 | 2500 Units / Tape & Reel | | NLV14071BDR2G* | (Pb-Free) | 2500 Offits / Tape & Reel | | MC14071BDTG | | 96 Units per Rail | | MC14071BDTR2G | TSSOP-14<br>(Pb-Free) | 2500 Unite / Tana ® Daal | | NLV14071BDTR2G* | | 2500 Units / Tape & Reel | | MC14073BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14073BDR2G | SOIC-14<br>(Pb-Free) | 2500 Units / Tape & Reel | #### **ORDERING INFORMATION** (continued) | Device | Package | Shipping <sup>†</sup> | | | |-----------------|-----------|---------------------------|--|--| | MC14081BDG | SOIC-14 | SS Heite / Deit | | | | NLV14081BDG* | (Pb-Free) | 55 Units / Rail | | | | MC14081BDR2G | SOIC-14 | | | | | NLV14081BDR2G* | (Pb-Free) | OFOO Heite / Torre O Deel | | | | MC14081BDTR2G | TSSOP-14 | 2500 Units / Tape & Reel | | | | NLV14081BDTR2G* | (Pb-Free) | | | | | MC14082BDG | | 55 Units / Rail | |--------------|----------------------|--------------------------| | NLV14082BDG* | SOIC-14<br>(Pb-Free) | 55 Offits / Rail | | MC14082BDR2G | | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### PACKAGE DIMENSIONS #### TSSOP-14 CASE 948G **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 | BSC | | M | 0 ° | 8 ° | 0 ° | 8 ° | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### SOIC-14 NB CASE 751A-03 ISSUE K е #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION - MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER - MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. | | MILLIN | METERS | INCHES | | |-----|--------|---------|--------|-------| | DIM | MIN | MIN MAX | | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | A3 | 0.19 | 0.25 | 800.0 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | BSC | 0.050 | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | M | 0 ° | 7 ° | 0 ° | 7° | #### SOLDERING FOOTPRINT\* C SEATING DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/sites/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any daim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This litera #### PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative