# Dual 2-to-4 Decoder/ Demultiplexer The MC74LVX139 is an advanced high speed CMOS 2-to-4 decoder/demultiplexer fabricated with silicon gate CMOS technology. When the device is enabled ( $\overline{E}$ = low), it can be used for gating or as a data input for demultiplexing operations. When the enable input is held high, all four outputs are fixed high, independent of other inputs. The inputs tolerate voltages up to 7.0 V, allowing the interface of 5.0 V systems to 3.0 V systems. #### **Features** - High Speed: $t_{PD} = 6.0 \text{ ns}$ (Typ) at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A \text{ (Max)}$ at $T_A = 25 \text{°C}$ - High Noise Immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> - · Power Down Protection Provided on Inputs - Balanced Propagation Delays - · Designed for 2 V to 3.6 V Operating Range - Low Noise: V<sub>OLP</sub> = 0.5 V (Max) - Pin and Function Compatible with Other Standard Logic Families - · Latchup Performance Exceeds 300 mA - Chip Complexity: 100 FETs or 25 Equivalent Gates - ESD Performance: Human Body Model > 2000 V; Machine Model > 200 V · These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram # ON Semiconductor® http://onsemi.com SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F #### PIN ASSIGNMENT #### MARKING DIAGRAMS SOIC-16 LVX139 = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or • = Pb-Free Package (Note: Microdot may be in either location) #### **FUNCTION TABLE** | | Inputs | \$ | Outputs | | | | | |---|--------|----|-----------|-----------|-----------|-----------|--| | Ē | A1 | A0 | <u>Y0</u> | <u>Y1</u> | <u>Y2</u> | <u>Y3</u> | | | Н | Х | Χ | Н | Н | Н | Н | | | L | L | L | L | Н | Н | Н | | | L | L | Н | Н | L | Н | Н | | | L | Н | L | Н | Н | L | Н | | | L | Н | Н | Н | Н | Н | L | | #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. Figure 2. Expanded Logic Diagram (1/2 of Device) Figure 3. IEC Logic Diagram Figure 4. Input Equivalent Circuit #### MAXIMUM RATINGS | Symbol | Par | Value | Unit | | |----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | Digital Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Input Diode Current | | -20 | mA | | I <sub>OK</sub> | Output Diode Current | | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | | ±75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air | SOIC Package<br>TSSOP | 200<br>180 | mW | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>> 2000 | V | | I <sub>LATCHUP</sub> | Latchup Performance | Above V <sub>CC</sub> and Below GND at 125°C (Note 4) | ±300 | mA | | $\theta_{JA}$ | Thermal Resistance, Junction-to-Ambient | SOIC Package<br>TSSOP | 143<br>164 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Tested to EIA/JESD22-A114-A - Tested to EIA/JESD22-A115-A Tested to JESD22-C101-A - 4. Tested to EIA/JESD78 #### RECOMMENDED OPERATING CONDITIONS | Symbol | Characteristics | N | Min | Max | Unit | |---------------------------------|------------------------------------------------|-------------------------------|-----|-----------------|------| | Vcc | DC Supply Voltage | 2 | 2.0 | 3.6 | V | | V <sub>IN</sub> | DC Input Voltage | | 0 | 5.5 | V | | V <sub>OUT</sub> | , , , | rt in 3-State<br>or Low State | 0 | V <sub>CC</sub> | V | | TA | Operating Temperature Range, all Package Types | - | -40 | 85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time V <sub>CC</sub> = 5 | .0 V ± 0.5 V | 0 | 100 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # DC CHARACTERISTICS (Voltages Referenced to GND) | | | | Vcc | T <sub>A</sub> = 25°C | | | -40°C ≤ 7 | | | |-----------------|------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------|-------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------| | Symbol | Parameter | Condition | (V) | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage | | 2.0<br>3.0<br>3.6 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | | -<br>-<br>- | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | -<br>-<br>- | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | | 2.0<br>3.0<br>3.6 | -<br>-<br>- | -<br>-<br>- | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | -<br>-<br>- | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V | | V <sub>OH</sub> | High-Level Output<br>Voltage | I <sub>OH</sub> = -50 μA<br>I <sub>OH</sub> = -50 μA<br>I <sub>OH</sub> = -4 mA | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0<br>3.0 | -<br>-<br>- | 1.9<br>2.9<br>2.48 | -<br>-<br>- | V | | V <sub>OL</sub> | Low-Level Output<br>Voltage | I <sub>OL</sub> = 50 μA<br>I <sub>OH</sub> = 50 μA<br>I <sub>OH</sub> = 4 mA | 2.0<br>3.0<br>3.0 | -<br>-<br>- | 0.0 | 0.1<br>0.1<br>0.36 | -<br>-<br>- | 0.1<br>0.1<br>0.44 | V | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to 3.6 | - | - | ±0.1 | - | ±1.0 | μА | | Icc | Maximum Quiescent<br>Supply Current<br>(per package) | V <sub>IN</sub> = V <sub>CC</sub> or GND | 3.6 | 1.0 | 1.0 | 2.0 | - | - | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # AC ELECTRICAL CHARACTERISTICS Input $t_f = t_f = 3.0 \text{ ns}$ | | | | | T <sub>A</sub> = 25°C | | | -40°C ≤ T <sub>A</sub> ≤ 85°C | | | |----------------------------------------|--------------------------------------|-----------------------------------------|--------------------------------|-----------------------|-------------|--------------|-------------------------------|--------------|------| | Symbol | Parameter | Test Conditi | ions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation<br>Delay, A to Y | V <sub>CC</sub> = 2.7 V | $C_L = 15 pF$<br>$C_L = 50 pF$ | -<br>- | 8.5<br>11.0 | 15.0<br>16.5 | 1.0<br>1.0 | 17.8<br>18.0 | ns | | | | V <sub>CC</sub> = 3.3 V ± 0.3 V | $C_L = 15 pF$<br>$C_L = 50 pF$ | - | 6.0<br>8.5 | 10.0<br>13.0 | 1.0<br>1.0 | 12.0<br>15.0 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation<br>Delay, E to Y | V <sub>CC</sub> = 2.7 V | $C_L = 15 pF$<br>$C_L = 50 pF$ | - | 8.0<br>10.0 | 13.0<br>16.5 | 1.0<br>1.0 | 15.5<br>18.0 | ns | | | | V <sub>CC</sub> = 3.3 V ± 0.3 V | $C_L = 15 pF$<br>$C_L = 50 pF$ | -<br>- | 5.5<br>7.5 | 8.2<br>13.0 | 1.0<br>1.0 | 10.0<br>15.0 | | | C <sub>IN</sub> | Maximum Input<br>Capacitance | | | - | 4 | 10 | - | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 3.3 V | | | | | | | | | C <sub>PD</sub> | Power Dissipation Capac | Capacitance (Note 5) 26 | | | | pF | | | | <sup>5.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/2 (per decoder). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. Figure 5. Switching Waveform Figure 6. Switching Waveform \*Includes all probe and jig capacitance Figure 7. Test Circuit #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-----------------|-----------------------|-----------------------| | MC74LVX139DR2G | SOIC-16<br>(Pb-Free) | 2500 Tape & Reel | | MC74LVX139DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # EMBOSSED CARRIER DIMENSIONS (See Notes 6 and 7) | Tape<br>Size | B <sub>1</sub><br>Max | D | D <sub>1</sub> | E | F | к | Р | P <sub>0</sub> | P <sub>2</sub> | R | Т | w | |--------------|-----------------------|------------------------------------|---------------------------|---------------------------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|------------------|-------------------|---------------------------------------| | 8 mm | 4.35 mm<br>(0.179") | 1.5 mm<br>+ 0.1<br>-0.0<br>(0.059" | 1.0 mm<br>Min<br>(0.179") | 1.75 mm<br>±0.1<br>(0.069<br>±0.004") | 3.5 mm<br>±0.5<br>(1.38<br>±0.002") | 2.4 mm<br>Max<br>(0.094") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004") | 4.0 mm<br>±0.1<br>(0.157<br>±0.004") | 2.0 mm<br>±0.1<br>(0.079<br>±0.004") | 25 mm<br>(0.98") | 0.6 mm<br>(0.024) | 8.3 mm<br>(0.327) | | 12 mm | 8.2 mm<br>(0.323") | +0.004<br>-0.0) | 1.5 mm<br>Min<br>(0.060) | | 5.5 mm<br>±0.5<br>(0.217<br>±0.002") | 6.4 mm<br>Max<br>(0.252") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004") | | | 30 mm<br>(1.18") | | 12.0 mm<br>±0.3<br>(0.470<br>±0.012") | | 16 mm | 12.1 mm<br>(0.476") | | | | 7.5 mm<br>±0.10<br>(0.295<br>±0.004") | 7.9 mm<br>Max<br>(0.311") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004")<br>12.0 mm<br>±0.10<br>(0.472<br>±0.004") | | | | | 16.3 mm<br>(0.642) | | 24 mm | 20.1 mm<br>(0.791") | | | | 11.5 mm<br>±0.10<br>(0.453<br>±0.004") | 11.9 mm<br>Max<br>(0.468") | 16.0 mm<br>±0.10<br>(0.63<br>±0.004") | | | | | 24.3 mm<br>(0.957) | Metric Dimensions Govern–English are in parentheses for reference only. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity #### PACKAGE DIMENSIONS ### TSSOP-16 CASE 948F ISSUE B NOTES: OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE —W—. | | MILLIN | METERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | М | 0 ° | 8° | 0 ° | 8° | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### SOIC-16 CASE 751B-05 ISSUE K - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INCHES | | | |-----|----------|--------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 1.3 | | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 | ) BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### SOLDERING FOOTPRINT DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the 🕼 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or other applications in which be device other applications in which are and actual performance in such are of the applications and actual performance in such are other applications. castonized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative