# 1.5A Automotive Buck Regulator with Watchdog The NCV8881 consists of a Buck switching regulator (SMPS) with a combination SMPS output undervoltage monitor and CPU watchdog circuit. In addition, two fixed-voltage low dropout regulator outputs are provided, and share an LDO output voltage status output. Once enabled, regulator operation continues until the Watchdog signal is no longer present. The NCV8881 is intended for Automotive, battery-connected applications that must withstand a 40 V load dump. The switching regulator is capable of converting the typical 9 V to 19 V automotive input voltage range to outputs from 3.3 V to 8 V at a constant switching frequency, which can be resistor programmed or synchronized to an external clock signal. Enable input threshold and hysteresis are programmable, with the enable input state replicated at an open drain Ignition Buffer output. The regulators are protected by current limiting, input overvoltage and overtemperature shutdown, as well as SMPS short circuit shutdown. #### **Features** - 1.5 A Switching Regulator (internal power switch) - 100 mA, 5 V LDO Output - 40 mA, 8.5 V LDO Output - Operating Range 5 V to 19 V - Programmable SMPS Frequency - SMPS can be Synchronized to an External Clock - Programmable SMPS Output Voltage Down to 0.8 V - ±2% Reference Voltage Tolerance - Internal SMPS Soft-Start - Voltage-mode SMPS Control - SMPS Cycle-by-Cycle Current Limit and Short-Circuit Protection - Internal Bootstrap Diode - · Logic level Enable Input - · Enable Input Hysteresis Programmable by External Resistor Divider - · Enable Input State is Replicated at an Open Drain Output - CPU Watchdog with Resistor Programmable Delays - · Watchdog Reset Output also Indicates SMPS Output Out of Regulation - Battery Input Withstands Load Dump to 40 V - · Low Standby Current - Thermal Shutdown (TSD) - NCV Prefix for Automotive and Other Applications Requiring Site and Change Controls - These are Pb-Free Devices ## Applications - Audio - Infotainment # ON Semiconductor® http://onsemi.com A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package (Note: Microdot may be in either location) #### PIN CONNECTIONS #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 32 of this data sheet. - Safety Vision Systems - Instrumentation Figure 1. Typical Application Figure 2. NCV8881 Detailed Block Diagram #### MAXIMUM RATINGS | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------|------------------|--------------------|---------------| | Min/Max Voltage on WDI | | -0.3 to 7 | V | | Min/Max Voltage on RDLY | | -0.3 to 7 | V | | Min/Max Voltage on RESB | | -0.3 to 7 | V | | Min/Max Voltage on EN | | -0.3 to 10 | V | | Max EN Current | | 10 | mA | | Min EN Current (with zero VIN voltage) | | -10 | mA | | Min/Max Voltage on SYNC | | -0.3 to 7 | V | | Min/Max Voltage on ROSC | | -0.3 to 7 | V | | Min/Max Voltage COMP | | -0.3 to 7 | V | | Min/Max Voltage FB | | -0.3 to 7 | V | | Min Voltage SW - DC - 20 ns | | -0.7<br>-3 | V | | Max Voltage VIN to SW | | 40 | V | | Max Voltage VIN | | 40 | V | | Min/Max Voltage BST | | -0.3 to 30 | V | | Min/Max Voltage BST to SW | | -0.3 to 15 | V | | Min/Max Voltage on 8P5 | | -0.3 to 9.5 | V | | Max 8P5 Current | | 70 | mA | | Min/Max Voltage on LDOMON | | -0.3 to 7 | V | | Min/Max Voltage on 5P0 | | -0.3 to 7 | V | | Min/Max Voltage IGNBUF | | -0.3 to 7 | V | | Storage Temperature range | | -55 to +150 | °C | | Operating Junction Temperature Range | TJ | -40 to + 150 | °C | | ESD withstand Voltage Human Body Model Machine Model Charged Device Model | V <sub>ESD</sub> | 2.0<br>200<br>>1.0 | kV<br>V<br>kV | | Moisture Sensitivity | MSL | Level 1 | | | Peak Reflow Soldering Temperature | | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### THERMAL CHARACTERISTICS | | Board/Mounting Con | | | |--------------------------------------------------------------------|----------------------|---------------------|------| | Parameter | Minimum Pad (Note 1) | 1 sq. inch (Note 2) | Unit | | Junction-to-case top ( $\Psi_{\text{JT}}$ , $\theta_{\text{JT}}$ ) | 30 | 16 | °C/W | | Junction-to-pin 1(Ψ <sub>JL1</sub> , θ <sub>JL1</sub> ) | 70 | 65 | °C/W | | Junction-to-board (Ψ <sub>JB</sub> , θ <sub>JB</sub> ) (Note 3) | 15 | 17 | °C/W | | Junction-to-ambient (R <sub>θJA</sub> , θ <sub>JA</sub> ) | 150 | 55 | °C/W | # Specific Notes on Thermal Characterization Conditions: NOTE: All boards are 0.062" thick FR4, 3" square, with varying amounts of copper heat spreader, in still air (free convection) conditions. Numerical values are derived from an axisymmetric finite-element model where active die area, total die area, flag area, pad area, and board area are equated to the actual corresponding areas. - 1 oz. copper, 17.2 mm² spreader area (minimum exposed pad, not including traces which are assumed). 2 oz. copper, 645 mm² (1 in²) spreader area (includes exposed pad). - 3. "Board" is defined as center of exposed pad soldered to board; this is the recommended number to be used for thermal calculations, as it best represents the primary heat flow path and is least sensitive to board and ambient properties. # PIN FUNCTION DESCRIPTIONS | Pin No. | Symbol | Description | |---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IGNBUF | This open drain output is pulled low whenever the EN signal is latched and a low level is recognized at the EN input. | | 2 | WDI | CMOS compatible Watchdog pulse input from a CPU. To be valid, the time between falling edges of this signal must be less than the programmed Watchdog Delay. | | 3 | RDLY | Delay programming pin for POR, BOOT and Watchdog delays. Connect a resistor between this pin and ground. | | 4 | RESB | This is an open drain output for resetting a CPU. RESB goes low if the WDI signal period is longer than the programmed Watchdog delay, if VIN is above or below operating voltage, if the SMPS output is out of regulation, or if the part is in thermal shutdown. | | 5 | EN | Logic compatible Enable input. Once a high is received at the EN pin, the part enters a startup sequence. Until expiration of the Soft-Start Timer, a low at the EN pin will shut off the part. Upon expiration of the Soft-Start Timer, a low at the EN pin will shut the part off only if the SMPS output is out of regulation, or the signal at the WDI input is not valid. | | 6 | SYNC | Logic compatible Synchronization input. Grounding this input allows a resistor between the ROSC pin and ground to control the switching frequency. Connecting this pin to an external clock synchronizes switching to the rising edge of the clock. | | 7 | ROSC | Oscillator frequency programming pin. Connect an external resistor from this pin to GND to set the switching frequency. Leave this pin floating to operate at the default frequency of the internal oscillator. Switching frequency is not controlled by this resistance if a clock is present at the SYNC pin, but the resistance remains in control of the modulator ramp amplitude. | | 8 | GND | Battery return, and ground reference for output voltages. | | 9 | COMP | Switching Regulator Error Amplifier output for tailoring SMPS transient response with external compensation components. | | 10 | FB | Feedback input pin to program Switching Regulator output voltage, and detect a low or shorted SMPS output condition. | | 11 | BST | Bootstrap input provides drive voltage higher than VIN to the SMPS N-channel Power Switch for minimum switch $R_{DS(on)}$ and highest efficiency. For a typical application connect a 0.1 $\mu$ F ceramic capacitor from this pin to the SW pin, in close proximity to both pins. | | 12 | SW | Switching node of the Switching Regulator. Connect the SMPS output inductor and cathode of the SMPS freewheeling diode to this pin. | | 13 | VIN | Input voltage from battery. Place an input filter capacitor in close proximity to this pin. | | 14 | 8P5 | Output of the internal 8.5 V linear regulator. This provides regulated gate drive voltage to the SMPS Power Switch. For a typical application connect a 4.7 $\mu$ F ceramic capacitor in series with 0.5 $\Omega$ from this pin to ground. | | 15 | LDOMON | This open drain output is pulled low if either the 5P0 or 8P5 output is out of regulation. | | 16 | 5P0 | Output of the internal 5 V linear regulator. For a typical application connect a 4.7 $\mu$ F ceramic capacitor in series with 0.5 $\Omega$ from this pin to ground. | | | EXPOSED<br>PAD | Solder this to a low thermal impedance path for cooling. | # **GENERAL SPECIFICATIONS** **ELECTRICAL CHARACTERISTICS** ( $V_{VIN}$ = 13.2 V, $V_{EN}$ = 2.0 V, $C_{IN}$ = 4.7 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range -40°C $\leq$ T $_{J}$ $\leq$ 150 °C unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------------------------------------------------------|------|------------|-------|------| | VIN UVLO | | | • | | • | | | START Voltage Threshold | V <sub>STRT</sub> | | 5.0 | 5.6 | 6.0 | ٧ | | STOP Voltage Threshold | V <sub>STP</sub> | | 4.2 | 4.6 | 5.0 | ٧ | | VIN UVLO Hysteresis | VINHYST | | 0.7 | 1.1 | | ٧ | | VIN OVERVOLTAGE | | | • | | • | • | | STOP Voltage Threshold | V <sub>OVSTP</sub> | | 19 | 20 | 21 | V | | RESTART Voltage Threshold | Vovstt | | 18 | 19.2 | | ٧ | | QUIESCENT CURRENT | • | | - | | | | | VIN Quiescent Current | I <sub>qMAX</sub> | $V_{FB} = 1 \text{ V}, T_J = 25^{\circ}\text{C}, V_{SW} = 0 \text{ V}$ | | 2 | 5 | mA | | VIN Shutdown Current | I <sub>qSBMAX</sub> | $V_{EN} = 0 \text{ V}, T_J = 25^{\circ}\text{C}, V_{SW} = 0 \text{ V}$ | | 10 | 15 | μА | | ENABLE (EN PIN) | | | • | | • | | | EN Logic High Threshold | V <sub>ENSTHH</sub> | | | | 1.6 | ٧ | | EN Logic Low Threshold | VENSTHL | | 1.2 | | | ٧ | | EN Input Current | I <sub>ENSWL</sub> | V <sub>EN</sub> = 1.2 V | 35 | 42 | 55 | μΑ | | EN Input Current | I <sub>ENSWH</sub> | V <sub>EN</sub> = 1.6 V | 0.8 | 1.4 | 3.0 | μΑ | | Response to Open Input | | | NCV8 | 881 is dis | abled | | | Enable Delay | | EN high to LDO turn-on | | 38 | 50 | μS | | Clamp Current | | V <sub>EN</sub> = 5 V | | 5 | 20 | μΑ | | Clamp Voltage | | I <sub>EN</sub> = 10 mA | 9 | 10.5 | 12 | ٧ | | IGNITION BUFFER (IGNBUF PIN) | | | | | | | | IGNBUF Output leakage | | V <sub>EN</sub> > 1.6 V | | 0 | 5 | μΑ | | IGNBUF Output Voltage Low | V <sub>IGBLO</sub> | V <sub>EN</sub> < 1.2 V, sinking 0.5 mA | | 0.02 | 0.1 | ٧ | | THERMAL SHUTDOWN (TSD) | | | | | | | | Thermal Shutdown | T <sub>TSD</sub> | (Note 4) | 160 | 170 | 180 | °C | | Thermal Shutdown Hysteresis | | (Note 4) | | 35 | | °C | <sup>4.</sup> Guaranteed by design. # **LDO REGULATORS** **ELECTRICAL CHARACTERISTICS** ( $V_{VIN}$ = 13.2 V, $V_{EN}$ = 2.0 V, $C_{IN}$ = 4.7 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------|---------------------|---------------------------------------------------------------------------------------------------|------|-----------------|------|------| | 5P0 OUTPUT | • | | | | | | | Output UV START Threshold | V <sub>5UVSTT</sub> | Percent of V <sub>O5P0</sub> | 91 | 95 | 99 | % | | Output UV STOP Threshold | V <sub>5UVSTP</sub> | Percent of V <sub>O5P0</sub> | 89 | 93 | 97 | % | | Output UV Hysteresis | V <sub>5VUVH</sub> | Percent of V <sub>O5P0</sub> | | 2 | | % | | Output Voltage Range | V <sub>O5P0</sub> | No load | 4.8 | 5.0 | 5.2 | V | | Line Regulation | | I <sub>OUT</sub> = 1 mA, 6 V < V <sub>IN</sub> < 19 V | | | 4 | mV/V | | Current Limit | | | 105 | 160 | 205 | mA | | Dropout Voltage | | $I_{5P0} = 70 \text{ mA}, \ \Delta V_{5P0} = 2\%$ | | 315<br>(Note 6) | 400 | mV | | Output Load Capacitance Range | Co | Output capacitance for stability (Note 5) | 3.9 | | 100 | μF | | Output Load Capacitance ESR Range | ESR <sub>Co</sub> | ESR for stability (Note 5) | 0.2 | | 5 | Ω | | Power Supply Ripple Rejection | PSRR | $V_{VIN}$ = 13.2 V + 0.5 $V_{pp}$ 100 Hz sine-wave, $C_{5P0}$ = 10 $\mu$ F (Note 5) | | 60 | | dB | | Startup Overshoot | | $R_{5P0LOAD} = 5 kΩ; C_{5P0} = 10 μF$ (Note 5) | | | 3 | % | | 8P5 OUTPUT | | | | | | | | Output UV START Threshold | V <sub>8UVSTT</sub> | Percent of VO8P5 | 91 | 95 | 99 | % | | Output UV STOP Threshold | V <sub>8UVSTP</sub> | Percent of V <sub>O8P5</sub> | 89 | 93 | 97 | % | | Output UV Hysteresis | V <sub>8</sub> VUVH | Percent of VO8P5 | | 2 | | % | | Output Voltage Range | V <sub>O8P5</sub> | No load; 9 V < V <sub>IN</sub> < 19 V | 8.26 | 8.5 | 8.74 | V | | Line Regulation | | I <sub>OUT</sub> = 1 mA, 9.5 V < V <sub>IN</sub> < 19 V | | | 7 | mV/V | | Current Limit | | | 44 | 68 | 85 | mA | | Dropout Voltage | | $I_{8P5} = 20 \text{ mA}, \ \Delta V_{8P5} = 2\%$ | | 165<br>(Note 6) | 300 | mV | | Output Load Capacitance Range | Co | Output capacitance for stability (Note 5) | 3.9 | | 100 | μF | | Output Load Capacitance ESR Range | ESR <sub>Co</sub> | ESR for stability (Note 5) | 0.2 | | 5 | Ω | | Power Supply Ripple Rejection | PSRR | $V_{VIN}$ = 13.2 V + 0.5 $V_{pp}$ 100 Hz sine wave, $C_{8P5}$ = 10 $\mu$ F (Note 5) | | 60 | | dB | | Startup Overshoot | | $R_{8P5LOAD} = 10 \text{ k}\Omega; C_{8P5} = 10 \mu\text{F (Note 5)}$ | | | 3 | % | | Output Clamp Voltage | V <sub>CLP8P5</sub> | I <sub>8P5</sub> = 67 mA into the NCV8881 | 9 | 11 | 13 | V | | LDOMON OUTPUT | | | | | | | | Output leakage | | V <sub>5P0</sub> > V <sub>5UVSTT</sub> and V <sub>8P5</sub> > V <sub>8UVSTT</sub> | | 0.2 | 5 | μА | | Output Voltage Low | V <sub>RBLO</sub> | V <sub>5P0</sub> < V <sub>5UVSTP</sub> or V <sub>8P5</sub> < V <sub>8UVSTP</sub> , sinking 0.5 mA | | 0.03 | 0.1 | ٧ | Guaranteed by design. T<sub>J</sub> = 125°C # **SMPS REGULATOR** **ELECTRICAL CHARACTERISTICS** (V<sub>VIN</sub> = 13.2 V, V<sub>EN</sub> = 2.0 V, V<sub>BST</sub> = V<sub>SW</sub> + 8.2 V, C<sub>BST</sub> = 0.1 $\mu$ F, C<sub>IN</sub> = 4.7 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range –40°C $\leq$ T<sub>J</sub> $\leq$ 150 °C unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|----------------|----------| | SOFT-START | | • | - | | | | | Soft-Start Completion Time | t <sub>SS</sub> | | 3 | 5 | 7 | ms | | VOLTAGE REFERENCE (FB Pin) | • | | • | • | • | | | FB Voltage (COMP connected to FB) | V <sub>FBR</sub> | $T_J = 25^{\circ}\text{C}$<br>-40°C \le T_J \le 150°C | 0.792<br>0.784 | 0.8<br>0.8 | 0.808<br>0.816 | V | | FB PIN MONITOR (SMPS Output Monitor) | | | • | | | | | FB Monitor High Threshold | V <sub>FBMONH</sub> | V <sub>FB</sub> increasing; Percent of V <sub>FBR</sub> | 91 | 95 | 99 | % | | FB Monitor Low Threshold | V <sub>FBMONL</sub> | V <sub>FB</sub> decreasing; Percent of V <sub>FBR</sub> | 89 | 93 | 97 | % | | FB Monitor Hysteresis | V <sub>FBMONY</sub> | | 10 | 20 | | mV | | FB Low to RESB Output Delay | t <sub>FBLDLY</sub> | | | 2.5 | 10 | μs | | ERROR AMPLIFIER | | | • | | | | | FB Bias Current | I <sub>FBBIAS</sub> | V <sub>FB</sub> = V <sub>FBR</sub> | -0.1 | | 0.1 | μА | | DC Gain | A <sub>V</sub> | (Note 7) | 70 | | | dB | | Gain-Bandwidth Product | GBW | (Note 7) | 8 | | | MHz | | Slew Rate COMP Rising | | V <sub>FB</sub> = V <sub>FBR</sub> - 25 mV, C <sub>COMP</sub> = 50 pF,<br>I <sub>COMP</sub> = -1 mA, V <sub>COMP</sub> within ramp<br>voltage levels. (Note 7) | 6 | | | V/µs | | Slew Rate COMP Falling | | V <sub>FB</sub> = V <sub>FBR</sub> +25 mV, C <sub>COMP</sub> = 50 pF,<br>I <sub>COMP</sub> = 1 mA, V <sub>COMP</sub> within ramp<br>voltage levels. (Note 7) | 6 | | | V/µs | | COMP Source Current | ISOURCE | V <sub>COMP</sub> = 2.2 V<br>V <sub>COMP</sub> = 3.2 V | 1.5<br>1.8 | 4<br>4 | 10<br>10 | mA<br>mA | | COMP Sink Current | ISINK | V <sub>COMP</sub> = 2.2 V<br>V <sub>COMP</sub> = 1.1 V | 1.3<br>0.6 | 3<br>1.6 | 10<br>10 | mA<br>mA | | Ramp Peak Voltage | | | 2.8 | 3.1 | 3.2 | V | | Ramp Valley Voltage | | | 1.1 | 1.2 | 1.3 | V | | Ramp Amplitude | | | 1.6 | 1.9 | 2.0 | V | | OSCILLATOR | | | | | | | | Frequency | Fosc | $R_{ROSC}$ = open ROSC = 36 kΩ | 154<br>337 | 170 | 186<br>429 | kHz | | Maximum ROSC Controlled Frequency | Foscmax | Resistor from ROSC to GND | 500 | 700 | 850 | kHz | | ROSC Pin Voltage | V <sub>ROSC</sub> | R <sub>ROSC</sub> = open | 0.970 | 1.02 | 1.080 | V | | SYNCHRONIZATION | | | | | | | | Frequency Range | fsyncmx | (Note 7) | 160 | | 600 | kHz | | Synchronization Delay | tsncdly | From rising SYNC edge | 200 | 370 | 500 | ns | | De-Synchronization Delay | tusncdly | From last rising SYNC edge;<br>ROSC = open | 6.6 | 7.8 | 10 | μS | | Input Current | | V <sub>SYNC</sub> = 5.0 V | | 5 | 10 | μА | | SYNC Logic High Threshold | V <sub>SNCTHH</sub> | | | | 2 | V | | SYNC Logic Low Threshold | V <sub>SNCTHL</sub> | | 0.8 | | | V | | Response to Input Held High | | Reverts to internal oscillator (Note 7) | | | | | 7. Guaranteed by design. # **SMPS REGULATOR** **ELECTRICAL CHARACTERISTICS** (V<sub>VIN</sub> = 13.2 V, V<sub>EN</sub> = 2.0 V, V<sub>BST</sub> = V<sub>SW</sub> + 8.2 V, C<sub>BST</sub> = 0.1 $\mu$ F, C<sub>IN</sub> = 4.7 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range –40°C $\leq$ T<sub>J</sub> $\leq$ 150 °C unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Parameter | Parameter Symbol Conditions | | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----|-----|------| | SYNCHRONIZATION | | | | | | | | Minimum High Pulse Width | t <sub>PWHIMIN</sub> time <b>V<sub>SYNC</sub></b> is above 2 V (Note 7) | | 50 | | | ns | | Minimum Low Pulse Width | t <sub>PWLIMIN</sub> | time V <sub>SYNC</sub> is below 0.8 V (Note 7) | 50 | | | ns | | DUTY CYCLE LIMITATIONS | - | | - | | | | | Minimum Off Time | t <sub>MINOFF</sub> | SW falling to SW rising | 50 | 120 | 200 | ns | | Minimum On Time | t <sub>MINON</sub> | SW rising to SW falling | 100 | 330 | 550 | ns | | CURRENT LIMIT | - | | | | | | | Current Limit | | | 1.75 | 2.2 | 3 | Α | | Current Limit Response Time (Note 7) | | From time of power switch turn-on | | | 200 | ns | | SHORT CIRCUIT DETECTOR | | | | | | | | FB Pin Threshold | V <sub>FBSC</sub> | % of V <sub>FBR</sub> | 70 | 76 | 85 | % | | Soft-Start Timer | t <sub>SSTIMR</sub> | From start of Soft-start, % of t <sub>SS</sub> (Note 7) | 100 | | 250 | % | | POWER SWITCH | - | | | | | | | ON Resistance | R <sub>DSON</sub> | V <sub>BST</sub> = V <sub>SW</sub> + 6.0 V, T <sub>J</sub> = 25°C<br>(Note 7) | | | 360 | mΩ | | SW Risetime | | Inductor current = 1 A, T <sub>J</sub> = 25°C (Note 7) | | 30 | | ns | | SW Falltime | | Inductor current = 1 A, T <sub>J</sub> = 25°C (Note 7) | | 30 | | ns | <sup>7.</sup> Guaranteed by design. # WATCHDOG **ELECTRICAL CHARACTERISTICS** ( $V_{VIN}$ = 13.2 V, $V_{EN}$ = 2 V, $C_{IN}$ = 4.7 $\mu$ F unless specified otherwise) Min/Max values are valid for the temperature range $-40^{\circ}$ C $\leq T_{J} \leq 150^{\circ}$ C unless noted otherwise, and are guaranteed by test, design or statistical correlation. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|---------------------------------|------| | WATCHDOG INPUT (WDI pin) | , | | | | | | | Input High Voltage | | | 2.0 | | | V | | Input Low Voltage | | | | | 0.8 | V | | Input Current | | V <sub>WDI</sub> = 5.0 V | | 5 | 10 | μΑ | | Threshold Frequency | f <sub>WDTH</sub> | to prevent RESB low $R_{DLY} = 10 \text{ k}\Omega$ $R_{DLY} = 20 \text{ k}\Omega$ $R_{DLY} = 30 \text{ k}\Omega$ | 20.85<br>10.42<br>6.95 | | | Hz | | RDLY INPUT | | | | | | | | Output Voltage | | $R_{DLY} = 10 \text{ k}\Omega$ | 0.917 | 0.99 | 1.067 | V | | Output Voltage | | $R_{DLY} = 30 \text{ k}\Omega$ | 0.940 | 1.02 | 1.092 | V | | RESB OUTPUT | • | | | | | | | Output Voltage Low | V <sub>RBLO</sub> | V <sub>FB</sub> < V <sub>FBMONL</sub> , sinking 0.5 mA | | 0.03 | 0.1 | V | | Output leakage | | V <sub>FB</sub> > V <sub>FBMONH</sub> | | 0.4 | 5 | μΑ | | POR Delay Time | <sup>t</sup> POR | $\begin{array}{l} V_{FB} > V_{FBMONH} \text{ to RESB high;} \\ R_{DLY} = 10 \text{ k}\Omega \\ R_{DLY} = 20 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = 30 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = \text{open;} R_{OSC} = 36 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = \text{open;} R_{OSC} = \text{open} \end{array}$ | 4.0<br>8<br>12 | 5<br>10<br>15 | 6.0<br>12<br>18<br>50<br>110 | ms | | Boot Delay Time | t <sub>BD</sub> | RESB high to low; $\begin{array}{l} \text{RESB high to low;} \\ \text{R}_{\text{DLY}} = 10 \text{ k}\Omega \\ \text{R}_{\text{DLY}} = 20 \text{ k}\Omega \text{ (Note 8)} \\ \text{R}_{\text{DLY}} = 30 \text{ k}\Omega \text{ (Note 8)} \\ \text{R}_{\text{DLY}} = \text{open;} \text{R}_{\text{OSC}} = 36 \text{ k}\Omega \text{ (Note 8)} \\ \text{R}_{\text{DLY}} = \text{open;} \text{R}_{\text{OSC}} = \text{open} \end{array}$ | 40<br>80<br>120 | 50<br>100<br>150 | 60<br>120<br>180<br>500<br>1100 | ms | | Watchdog Delay Time | t <sub>WD</sub> | WDI low to RESB low; $\begin{array}{l} R_{DLY} = 10 \text{ k}\Omega \\ R_{DLY} = 20 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = 30 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = \text{open; } R_{OSC} = 36 \text{ k}\Omega \text{ (Note 8)} \\ R_{DLY} = \text{open; } R_{OSC} = \text{open} \end{array}$ | 48<br>96<br>144 | 60<br>120<br>180 | 72<br>144<br>216<br>550<br>1300 | ms | <sup>8.</sup> Guaranteed by design. # **FAULT RESPONSES** | INPUTS | | RESPONSE TO A SINGLE FAULT EVENT | | | | FULL OPERATION | | |-------------------------|----|----------------------------------|-----------------|-----------------|-------------|----------------|------------------------| | FAULT EVENT | EN | EN Latch | 5P0 | 8P5 | SMPS | RESB | RESTORED BY: | | VIN Undervoltage | L | UNLATCH | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | VIN > UVLO, EN<br>High | | VIN Undervoltage | Н | UNLATCH | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | VIN > UVLO | | VIN Overvoltage | L | Stays Latched | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | VIN < OV Threshold | | VIN Overvoltage | Н | Stays Latched | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | VIN < OV Threshold | | Thermal Shutdown | L | Stays Latched | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | Decrease Temp | | Thermal Shutdown | Н | Stays Latched | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | Decrease Temp | | 5P0 Out of Regulation | L | Stays Latched | Current limited | Stays ON | Stays ON | No Effect | Remove Overload | | 5P0 Out of Regulation | Н | Stays Latched | Current limited | Stays ON | Stays ON | No Effect | Remove Overload | | 8P5 Out of Regulation | L | Stays Latched | Stays ON | Current limited | Stays ON | No Effect | Remove Overload | | 8P5 Out of Regulation | Н | Stays Latched | Stays ON | Current limited | Stays ON | No Effect | Remove Overload | | SMPS Out of Regulation | L | UNLATCH | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | EN High | | SMPS Out of Regulation | Н | Stays Latched | Stays ON | Stays ON | Stays ON | LOW | Remove Overload | | SMPS shorted to ground | L | UNLATCH | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | EN High | | SMPS shorted to ground | Н | UNLATCH | Stays ON | Stays ON | Latched OFF | LOW | EN Low, then High | | Watchdog Signal Invalid | L | UNLATCH | SHUTDOWN | SHUTDOWN | SHUTDOWN | LOW | EN High | | Watchdog Signal Invalid | Н | Stays Latched | Stays ON | Stays ON | Stays ON | Pulses Low | Apply Valid WDI | ## TYPICAL PERFORMANCE CHARACTERISTICS Temperature Temperature 19.8 19.7 19.6 19.5 VOLTAGE (V) 19.4 19.3 19.2 19.1 19.0 18.9 18.8 -20 0 20 40 60 80 100 120 -40 TEMPERATURE (°C) Figure 9. V<sub>IN</sub> OV STOP Voltage vs. Temperature Figure 10. V<sub>IN</sub> OV RESTART Voltage vs. Temperature Figure 11. Reference Voltage vs. Temperature Figure 12. 5P0 Output Voltage vs. Input Voltage Figure 13. 5P0 Output Current Limit vs. Temperature Figure 14. 5P0 Dropout Voltage Limit vs. Temperature 75.0 74.0 73.0 72.0 71.0 70.0 69.0 68.0 67.0 66.0 65.0 80 100 120 -40 -20 0 20 40 60 140 160 TEMPERATURE (°C) Figure 15. 8P5 Output Voltage vs. Input Voltage Figure 16. 8P5 Output Current Limit vs. Temperature Figure 17. 8P5 Dropout Voltage vs. Temperature Figure 18. 8P5 Output Clamp vs. Temperature Figure 19. LDOMON Low Voltage vs. Temperature Figure 20. LDOMON Leakage vs. Temperature Figure 21. RESB Low Voltage vs. Temperature Figure 22. RESB Leakage vs. Temperature Figure 23. ROSC Voltage vs. Temperature Figure 24. RDLY Voltage vs. Temperature Figure 25. Switching Frequency vs. Temperature Figure 26. Switching Frequency vs. Temperature Figure 27. Maximum Switching Frequency vs. Temperature Figure 28. SMPS Current Limit vs. Temperature Figure 29. SMPS Short-Circuit Threshold vs. Temperature Figure 30. SMPS Ramp Amplitude vs. Temperature Figure 31. Error Amp Source Current vs. Temperature Figure 32. Error Amp Sink Current vs. Temperature Figure 33. Soft-Start Time vs. Temperature Figure 34. IGNBUF Low Voltage vs. Temperature Figure 35. Switching Frequency vs. ROSC Resistance Figure 36. POR Delay vs. R<sub>DLY</sub> Resistance Figure 37. Boot Delay vs. R<sub>DLY</sub> Resistance Figure 38. Watchdog Delay vs. R<sub>DLY</sub> Resistance Figure 39. 5P0 Dropout Voltage vs. Load Current Figure 40. 8P5 Dropout Voltage vs. Load Current #### OPERATING DESCRIPTION ## **INPUT VOLTAGE** VIN is the power supply input for all NCV8881 functions. Prior to the appearance of a valid high at the Enable input (EN pin), VIN voltage above the $\mathbf{V_{STRT}}$ threshold produces a low level at the Reset output (RESB). ## INPUT UNDERVOLTAGE SHUTDOWN An Undervoltage Lockout (UVLO) circuit monitors the voltage at the VIN pin. If the voltage is below the $\mathbf{V}_{STP}$ threshold it pulls RESB low, inhibits switching, and shuts down the LDOs. # INPUT OVERVOLTAGE SHUTDOWN If input voltage is above the $V_{OVSTP}$ threshold, RESB is pulled low, switching is inhibited, the Soft-start circuit is reset, and the LDOs are shut off. Upon dropping below the $V_{OVSTT}$ threshold, the LDOs will powerup and the SMPS will begin a soft–start sequence regardless of the state of the EN signal. #### STATE DIAGRAM Figure 41 shows the State Diagram for the NCV8881. States within numbered ellipses have common responses (such as to input overvoltage and high temperature shutdown) which force an exit from all states within. Figure 41. State Diagram #### **ENABLE (EN PIN)** After VIN rises above V<sub>STRT</sub>, EN below V<sub>ENSTHL</sub> will maintain a standby mode which keeps the switching regulator, Watchdog Circuit, and LDO outputs off, and minimizes supply current. In this state the RESB output is low. A high logic level at the EN input activates all functions. Upon EN exceeding V<sub>ENSTHH</sub>, 5P0 and 8P5 voltages are established, followed by soft-start of the switching regulator. Once either the 5P0 or 8P5 LDO reaches regulation, EN dropping below $V_{ENSTHL}$ has no effect until the SS Timer expires. Thereafter, if the SMPS output voltage is out of regulation, or WDI pulse period exceeds the Watchdog Delay time $t_{WD}$ , EN below $V_{ENSTHL}$ puts the part in standby mode. Figure 42. Enable High Time Insufficient to be Latched Figure 43. Enable High Time Long Enough to be Latched Figure 44. Enable Input Hysteresis Mechanism When the EN pin is below V<sub>ENSTHL</sub>, RHYST is in parallel with RPDOWN making the internal resistance from the EN pin to ground lower than when the EN pin is above V<sub>ENSTHH</sub>. This produces hysteresis in the Enable function when there is resistance between the source of the Enable signal and the EN pin. A resistive divider from the Enable signal source to the EN pin (Figure 44) allows a wide range of activation/deactivation voltages. Note that this divider is also used in conjunction with an internal zener clamp to keep the EN pin voltage below the maximum voltage rating when battery is the enable signal. Given the lowest voltage that must enable the part $VIH_{MIN}$ , and the highest voltage that must disable the part $VIL_{MAX}$ the divider resistor values are: R1 = 0.7874 \* (VIL<sub>MAX</sub> – 1.27)/(0.0005556 \* 1/R2) [kΩ] [R2 in kΩ] R2 = $1800*(1.2283 * VIL_{MAX} - VIH_{MIN})/(VIH_{MIN} - 86.823 * VIL_{MAX} + 108.7)$ [kΩ] Minimum hysteresis is: $0.0415 * R1 [V] [R1 in k\Omega]$ Figure 45. Enable Input VILmax Programming Range versus VIH<sub>min</sub> Setting #### **IGNITION BUFFER** The Ignition Buffer output IGNBUF reports the EN pin voltage level (high or low) detected by the EN input circuitry when the EN signal is latched. The NCV8881 will pull the IGNBUF output low if the Enable signal is low, and release the IGNBUF output if the Enable signal is high. The IGNBUF output is an open drain device which requires an external pullup resistor to a logic supply. IGNBUF is no longer controlled by EN when EN transitions low if the EN signal is not latched. #### THERMAL SHUTDOWN A thermal shutdown circuit will inhibit switching, reset the Soft-start circuit, and power down the 5P0 and 8P5 outputs if internal die temperature exceeds a safe level. Operation is automatically restored when die temperature has dropped below the thermal restart threshold regardless of the state of the EN signal. #### **5P0 OUTPUT** ## **CURRENT LIMIT** 5P0 output current is limited above the specified output current capability in order to limit inrush current at turn—on and also minimize power dissipation in the event of an output short circuit. # **OUTPUT UNDERVOLTAGE MONITOR** Either the 5P0 output voltage must exceed $V_{5UVSTT}$ or the 8P5 output voltage must exceed $V_{8UVSTT}$ before the SMPS will begin soft-start. If the output is below $V_{5UVSTP}$ , the LDOMON output will be pulled low. # STABILITY CONSIDERATIONS The output capacitor helps determine three main performance characteristics of a linear regulator: starting delay, load transient response, and loop stability. The optimum capacitor type and value will depend on these three characteristics, as well as cost, availability, size and temperature constraints. Tantalum, aluminum electrolytic, film, and ceramic are all acceptable capacitor types for most applications. Values of 1 µF or more work in many cases, however attention must be paid to the Equivalent Series Resistance (ESR). Aluminum electrolytic capacitors are the least expensive solution but both the value and ESR of this type of capacitor change considerably at low temperatures (-25°C or -40°C). The capacitor manufacturer's data sheet must be consulted for this information. Stability under all load and temperature conditions is guaranteed by a capacitor value greater than or equal to 4.7 μF and ESR between 0.2 and 5 $\Omega$ . Besides powering external loads, the 5P0 output can be used to provide a regulated voltage to an ROSC pullup resistor as a convenient way to decrease the factory-set switching frequency. #### **8P5 OUTPUT** The regulated voltage provided by the 8P5 output is used to power the internal gate drive circuitry, but can also provide current to modest external circuit loads that can tolerate significant spike noise at the SMPS switching frequency. #### **CURRENT LIMIT** 8P5 output current is limited above the specified output current capability in order to limit inrush current at turn—on and also minimize power dissipation in the event of an output short circuit. #### **OUTPUT UNDERVOLTAGE MONITOR** Either the 8P5 output voltage must exceed $V_{8UVSTT}$ or the 5P0 output voltage must exceed $V_{5UVSTT}$ before the SMPS will begin soft–start. The LDOMON output will be pulled low if the 8P5 output voltage is below $V_{8UVSTP}$ . #### **OUTPUT OVERVOLTAGE CLAMP** If current is forced into the 8P5 output, a clamp will limit the voltage in order to protect the gate driver circuit from excessive voltage. ## STABILITY CONSIDERATIONS The output capacitor helps determine three main performance characteristics of a linear regulator: starting delay, load transient response, and loop stability. The optimum capacitor type and value will depend on these three characteristics, as well as cost, availability, size and temperature constraints. Tantalum, aluminum electrolytic, film, and ceramic are all acceptable capacitor types for most applications. Values of 1 µF or more work in many cases, however attention must be paid to the Equivalent Series Resistance (ESR). Aluminum electrolytic capacitors are the least expensive solution but both the value and ESR of this type of capacitor change considerably at low temperatures (-25°C or -40°C). The capacitor manufacturer's data sheet must be consulted for this information. Stability under all load and temperature conditions is guaranteed by a capacitor value greater than or equal to 4.7 $\mu$ F and ESR between 0.2 $\Omega$ and 5 $\Omega$ . #### SMPS OPERATION ## LDO OUTPUT UNDERVOLTAGE MONITOR Besides requiring the input voltage to be above $V_{STRT}$ and the EN input to be above $V_{ENSTHH}$ , either the 5P0 output voltage must exceed $V_{5UVSTT}$ or the 8P5 output voltage must exceed $V_{8UVSTT}$ before the SMPS will begin soft-start. # SOFT-START Upon being enabled and released from all fault conditions, and after one of the LDO outputs reaches regulation, a soft-start circuit slowly raises the switching regulator error amplifier reference to $V_{FBR}$ in order to avoid overloading the input supply. #### VOLTAGE REFERENCE An internal, temperature compensated Bandgap voltage reference provides the SMPS Error Amplifier and the 5P0 and 8P5 linear regulators with a stable, precision reference voltage. ## **SMPS ERROR AMPLIFIER** The error amplifier is an operational amplifier. The Voltage Mode control method employed by the NCV8881 requires Type III compensation for optimum regulator response to load and line transients. The output voltage of the error amplifier controls the duty cycle of the power switch by controlling the moment at which the power switch shuts off (power switch turn-ons occur at a fixed rate). #### SMPS OSCILLATOR With no connections to the ROSC or SYNC pins, the NCV8881 switching frequency will be the factory-set default frequency $\mathbf{f}_{OSC}$ of the internal oscillator. ## ROSC SMPS FREQUENCY CONTROL Connection of a resistor between the ROSC pin and ground will raise the switching frequency above the factory-set default according to the following equation. $$F_{SW} = 6840 \times R_{ROSC}^{-0.97} + 170$$ Connection of a resistor between the ROSC pin and 5P0 will lower the switching frequency below the default. The programmed switching frequency should be no higher than the highest synchronization frequency if synchronization is used. #### SMPS SYNCHRONIZATION Applying a clock signal to the SYNC pin will cause power switch turn—on edges to coincide with rising edges of the applied clock signal. When synchronization will be significantly higher than the default frequency, an ROSC resistor which sets the internal oscillator frequency at (but no higher than) the synchronization frequency can be used to maintain the switching frequency approximately the same as the synchronization frequency in the absence of the SYNC signal. Besides controlling the switching frequency, the ROSC resistor controls the internal ramp slope, and can be used to adjust the gain of the pulse width modulator. A steady low or high SYNC input will restore SMPS operation to the factory-set default or ROSC programmed frequency after the De-synchronization delay. ## **OUTPUT VOLTAGE REGULATION MONITOR** When the FB voltage is below V<sub>FBMONL</sub>, RESB is pulled low, and the POR, BOOT and Watchdog Delays are initialized. When FB voltage exceeds V<sub>FBMONH</sub> the POR Delay begins to time out. If, when the FB voltage is below V<sub>FBMONL</sub>, the Soft-Start Timer has expired and the EN input is low, the NCV8881 will completely shut off (see Figures 46 through 48). Figure 46. SMPS Overload During Startup Figure 47. SMPS Overload after Successful Startup #1 Figure 48. SMPS Overload after Successful Startup #2 # SMPS CURRENT LIMIT AND SHORT CIRCUIT PROTECTION Every cycle, the power switch will be shut off if switch current exceeds the internal, fixed, current limit. After the Soft-Start Timer has expired, an extreme overload is prevented from producing switch current in excess of the current limit by detecting excessively low voltage at the FB pin and latching the SMPS regulator off. Toggling the EN input low then high, or cycling input voltage off and on is required to restart the SMPS (see bubble 5 of Figure 41, and Figures 49 - 51). Figure 49. SMPS Short-Circuit during Startup Figure 50. SMPS Short-Circuit after Successful Startup #1 Figure 51. SMPS Short-Circuit After Successful Startup #2 #### WATCHDOG #### WATCHDOG FUNCTION The Watchdog function monitors the WDI input to check that WDI pulses arrive more frequently than the programmed minimum rate. Monitoring commences after two sequential time periods (the POR and BOOT Delays) which start when the SMPS output reaches regulation. After these initial time periods, time between WDI falling edges exceeding the Watchdog Delay indicates abnormal microcontroller activity, and the NCV8881 responds by pulling the open drain RESB output low. A single external resistor from the RDLY pin to ground programs the POR, BOOT and Watchdog Delays. When enabled and upon the SMPS output reaching regulation, the NCV8881 enters the POR Delay period $\mathbf{t_{POR}}$ , during which the RESB pin is held low. When the POR Delay expires, the NCV8881 enters the BOOT Delay period $\mathbf{t_{BD}}$ during which the RESB output is allowed to be pulled up by the external resistance. When the BOOT Delay expires, the Watchdog circuit begins monitoring the WDI pin for a falling edge (from a microprocessor or other signal source). If a falling edge arrives before the Watchdog Delay period $\mathbf{t_{WD}}$ expires, RESB remains high and a new Watchdog Delay period is initiated. Otherwise the NCV8881 enters another POR Delay period and the RESB pin is pulled low, while the SMPS and LDO outputs continue to regulate. If EN is low when the Watchdog Delay expires (no falling edge has occurred at the WDI input), RESB is pulled low and the NCV8881 shuts off all power outputs (SMPS and LDOs) and minimizes supply current. In order to ensure that WDI pulses keep RESB from being pulled low, they must never occur further apart than the **minimum** specified $t_{WD}$ . However, RESB is not guaranteed to be pulled low unless pulses occur further apart than the **maximum** specified $t_{WD}$ . Removal of other conditions that cause RESB to go low $(V_{IN} > V_{OVSTP})$ , temperature $> T_{TSD}$ , and SMPS output voltage low) also initiate POR and BOOT Delays prior to resumption of WDI monitoring. Figures 52 through 57 illustrate the action of RESB and the POR, BOOT, and Watchdog Delays during start-up and shutdown. The Watchdog Delay is internally limited to a maximum value proportional to the switching period in case the resistance at the RDLY pin becomes excessively high, such as would occur if the path from the RDLY pin through the RDLY resistance becomes an open circuit. Figure 52. Watchdog Never Appears; EN Input HIGH Figure 56. Watchdog Stuck HIGH, EN Input LOW; then EN Goes HIGH to Restart the Regulators Figure 57. RESB Pulled Low as the SMPS Output Voltage (pullup source for RESB) Drops Out of Regulation # APPLICATION INFORMATION #### **Input Capacitors** The primary input capacitor should be a ceramic of at least 4.7 µF placed between the VIN pin and the ground terminal of the SMPS freewheeling diode in order to reduce input voltage perturbations present when the NCV8881 SMPS is heavily loaded. A secondary 0.1 µF ceramic capacitor positioned as closely as possible between the VIN and GND pins of the NCV8881 provides greater reduction of input perturbations than further increasing the value of the primary ceramic capacitor, and can be more effectively positioned than the larger 4.7 µF capacitor without compromising PCB thermal conductivity. # **LDO Output Capacitor Selection** The LDOs have been compensated to work with output capacitors above 3.3 $\mu F$ having an ESR from 200 m $\Omega$ up to 5 $\Omega$ over the full range of output current and temperature. Lower capacitance and ESR can be used for lighter load requirements. Tantalum, Aluminum or Polymer Electrolytic, capacitors can be used. Ceramic capacitors should have series resistance added to be within the recommended ESR range. There are many capacitor vendors which supply automotive rated parts that fall within these ranges. For example, the SUNCON EP-series Aluminum Electrolytic capacitors are well suited well for automotive radio applications. #### Setting the SMPS Output Voltage To set the output voltage of the switching regulator, use the following equation: $$V_{SWOUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$ (eq. 1) where $V_{REF}$ is the Reference voltage, R1 is the resistor connected from $V_{SWOUT}$ to the FB pin and R2 is the resistor connected from the FB pin to ground. To reduce the effect of input offset current error, it is customary to calculate R1 with R2 set at 1 $k\Omega$ #### SMPS Snubber A resistor and ceramic capacitor must be connected in series between the SW pin and ground. Typical values are 10 $\Omega$ and 1 nF. ### SMPS Freewheeling Diode Selection The freewheeling diode in the SMPS provides the inductor current path when the power switch turns off, and is sometimes referred to as the commutation diode. The diode peak inverse voltage must exceed the maximum operating input voltage in order to accommodate any higher peak voltage produced by switchnode ringing. The peak conducting current is determined by the internal current limit. The average diode current can be calculated from the output current $I_{OUT}$ , the input voltage $V_{IN}$ and the output voltage $V_{SWOUT}$ by: $$I_{D(avg)} = I_{OUT} \times \left(1 - \frac{V_{SWOUT}}{V_{IN}}\right)$$ (eq. 2) The freewheeling diode should have a current rating equal to the maximum NCV8881 current limit, such as the MBRA340T3. #### Inductor Selection Mechanical and electrical considerations, as well as cost influence the selection of an output inductor. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in SMPS system, a minimum inductor value is particularly important in space—constrained applications. From an electrical perspective, smaller inductor values correspond to faster transient response. The maximum current slew rate through the output inductor for a buck regulator is given by: Inductor Slew Rate $$=\frac{dI_L}{dt} = \frac{V_L}{L}$$ (eq. 3) Where $I_L$ is the inductor current, L is the output inductance, and $V_L$ is the voltage drop across the inductor. This equation indicates that larger inductor values limit the regulator's ability to slew current through the output inductor in response to output load transients. Consequently, output capacitors must supply sufficient charge to maintain regulation while the inductor current "catches up" to the load. This results in larger values of output capacitance to maintain tight output voltage regulation. In contrast, smaller values of inductance increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. In continuous conduction mode, the peak-to-peak ripple current is calculated using the following equation: $$I_{pp} = T_{SW} \times \frac{V_{SWOUT}}{L} \times \left(1 - \frac{V_{SWOUT}}{V_{IN}}\right)$$ (eq. 4) Where $T_{SW}$ is the switching period. From this equation it is clear that the ripple current increases as L decreases, emphasizing the trade-off between dynamic response and ripple current. For most applications, the inductor value falls in the range between 10 $\mu$ H and 22 $\mu$ H. There are many magnetic component suppliers providing energy storage inductor product lines suitable such as the Wurth TPC series or TOKO DSH104C series inductors, which are recommended for the automotive radio applications. ## SMPS Output Capacitor Selection The output capacitor is a basic component for the fast response of the power supply. In fact, during load transient, it supplies the current to the load for first few microseconds, where after the controller recognizes the load transient and proceeds to increase the duty cycle. Neglecting the effect of the ESL, the output voltage has a first drop due to the ESR of the capacitor. $$\Delta V_{SWOUT(ESR)} = \Delta I_{SWOUT} \times ESR$$ (eq. 5) A lower ESR produces a lower $\Delta V$ during load transient. In addition, a lower ESR produces a lower output voltage ripple. The voltage drop due to the output capacitance discharge can be approximated using the following equation: $$\begin{split} &\Delta V_{\text{SWOUT}(\text{CHARGE})} \\ &= \frac{\left(\Delta I_{\text{SWOUT}}\right)^2 \times L}{2 \times C_{\text{SWOUT}} \times \left(V_{\text{IN(MIN)}} \times D_{\text{MAX}} - V_{\text{SWOUT}}\right)} \end{split} \tag{eq. 6}$$ Where, D<sub>MAX</sub> is the maximum duty cycle value, which is 90%. Although the ESR effect is not in phase with the discharging of the output voltage, $\Delta V_{SWOUT(ESR)}$ can be added to $\Delta V_{SWOUT(CHARGE)}$ to give a rough indication of the maximum $\Delta V_{SWOUT}$ during a transient condition. Simulation can also help determine the maximum $\Delta V_{SWOUT}$ ; however, it will ultimately have to be verified with the actual load since the ESL effect is dependent on layout and the actual load's di/dt. # **SMPS Input Capacitor Selection** Besides voltage rating, a primary consideration for selecting the input capacitor is input RMS current rating. $$I_{\text{IN(RMS)}} = D \times \left[ (1 - D) \times I_{\text{SWOUT}} + \sqrt{(1 - D)^2 \times I_{\text{SWOUT}}^2 + \frac{\left( (1 - D) \times \frac{T_{\text{SW}} \times \left( V_{\text{SWOUT}} + V_{\text{F}} \right)}{L} \right)^2}{12}} \right] \quad \text{(eq. 7)}$$ Where D is the Duty Cycle = $t_{ON}/(t_{ON}+t_{OFF})$ , and $V_F$ is the forward voltage of the freewheeling diode. Another consideration for the value of the input capacitor is the ability to supply enough input charge to satisfy sudden increases in output current (such as produced at start—up, or upon maximum load step) without an unacceptable drop in input voltage. This is sometimes important when the input voltage initially rises past the Undervoltage Lockout threshold. # **SMPS Compensation** The NCV8855 utilizes voltage mode control. The control loop regulates $V_{SWOUT}$ by monitoring it and controlling the power switch duty cycle. Inherent with all voltage–mode control loops is a compensation network. The compensation network consists of the internal error amplifier and the impedance networks $Z_{IN}$ (R1, R3 and C3) and $Z_{FB}$ (R2, C1 and C2). The compensation network has to provide a loop transfer function with the highest 0 dB crossing frequency to have fast response and the highest gain in DC conditions to minimize the load regulation. The open-loop gain magnitude versus frequency plot of a stable control loop crosses zero dB with close to -20 dB/decade slope and a phase margin greater than $45^{\circ}$ . To reiterate, there are 3 primary goals to compensating. Goal 1 is to have a high a unity gain bandwidth (UGB) that is greater than 1/10 the switching frequency $F_{SW}$ , but less than 1/2 the switching frequency. UGB is also known as the crossover frequency. This is the point where the loop gain = 0 dB or a gain of 1. In the plot above, the UGB is the point where the red line crosses the TBD axis. Goal 2 is to have the loop gain cross 0 dB with a -20 dB/decade slope also known as a -1 slope. Goal 3 is to achieve over $45^{\circ}$ of phase margin when the gain crosses 0 dB. These are just goals. Sometimes the crossover frequency is reduced below 1/10 $F_{SW}$ in order to meet goal 3. Conversely, some designs will push the crossover frequency as high as it can (as long as it is below $1/2 \; F_{SW}$ ) with a reduced phase margin of $30^{\circ}$ in order to get a faster transient response. The only two absolutes are that the crossover frequency cannot exceed 1/2 F<sub>SW</sub> and the phase margin has to be greater than 0° at crossover. However, a SMPS operating towards these absolutes will experience severe ringing before it dampens out. To achieve the above goals, the following guidelines should be adopted. - Place $\omega_{Z1}$ at half the resonance of $\omega_{LC}$ - Place ω<sub>Z2</sub> at or around ω<sub>LC</sub> - Place ω<sub>P1</sub> at ω<sub>ESR</sub> - Place ω<sub>P2</sub> at half the switching frequency Performing these calculations will take some amount of iteration and bench testing is needed to verify results. ON Semiconductor has developed a tool to speed up the design process tremendously with great ease and accuracy. This tool can be downloaded by following the link below: <a href="http://www.onsemi.com/pub/Collateral/COMPCALC.ZIP">http://www.onsemi.com/pub/Collateral/COMPCALC.ZIP</a> # ORDERING INFORMATION | Device | Device Package | | |--------------|--------------------------|--------------------| | NCV8881PWR2G | SOIC-16W EP<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative