# Capacitance-Digital-Converter LSI for Electrostatic Capacitive Touch Sensors

#### Overview

The LC717A10PJ is a high-performance and low-cost capacitance-digital-converter LSI for electrostatic capacitive touch sensor, especially focused on usability.

It has 16 channels capacitance-sensor input. This makes it ideal for use in the products that need many switches. Since the calibration function and the judgment of ON/OFF are automatically performed in LSI internal, it can make development time more short. A detection result (ON/OFF) for each input can be read out by the serial interface ( $I^2C^{\text{TM}}$  compatible bus or SPI).

Also, measurement value of each input can be read out as 8-bit digital data. Moreover, gain and other parameters can be adjusted using serial interface.

#### **Features**

- Detection System: Differential Capacitance Detection (Mutual Capacitance Type)
- Input Capacitance Resolution: Can Detect Capacitance Changes in the Femto Farad Order
- Measurement Interval (16 Differential Inputs):
  - 30 ms (Typ) (at Initial Configuration)
  - 6 ms (Typ) (at Minimum Interval Configuration)
- External Components for Measurement: Not Required
- Current Consumption:
  - 570  $\mu$ A (Typ) ( $V_{DD} = 2.8 \text{ V}$ )
  - 1.3 mA (Typ)  $(V_{DD} = 5.5 \text{ V})$
- Supply Voltage: 2.6 V to 5.5 V
- Detection Operations: Switch
- Interface: I<sup>2</sup>C Compatible Bus or SPI Selectable



# ON Semiconductor®

www.onsemi.com



SSOP30 (225 mil) CASE 565AZ

#### MARKING DIAGRAM



XXXXX = Specific Device Code Y = Year M = Month

DDD = Additional Traceability Data

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 12 of this data sheet.

#### **Specifications**

Table 1. ABSOLUTE MAXIMUM RATINGS ( $T_A = 25$ °C,  $V_{SS} = 0 \text{ V}$ )

| Parameter            | Symbol             | Ratings                       | Unit | Remarks                                                  |
|----------------------|--------------------|-------------------------------|------|----------------------------------------------------------|
| Supply Voltage       | V <sub>DD</sub>    | -0.3 to +6.5                  | V    |                                                          |
| Input Voltage        | V <sub>IN</sub>    | -0.3 to V <sub>DD</sub> + 0.3 | V    | (Note 1)                                                 |
| Output Voltage       | V <sub>OUT</sub>   | -0.3 to V <sub>DD</sub> + 0.3 | V    | (Note 2)                                                 |
| Power Dissipation    | P <sub>d max</sub> | 160                           | mW   | T <sub>A</sub> = +105°C, Mounted on a substrate (Note 3) |
| Peak Output Current  | I <sub>OP</sub>    | ±8                            | mA   | Per a Pin<br>Duty Ratio 50% (Note 2)                     |
| Total Output Current | I <sub>OA</sub>    | ±40                           | mA   | LSI Outputs Total Value<br>Duty Ratio 25% (Note 2)       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Apply to Cin0 to 15, Cref, CrefAdd, nRST, SCL, SDA, SA0, SA1, SCK, SI, nCS.

- 2. Apply to Cdrv, SDA, SO, INTOUT.
- 3. Single-layer glass epoxy board (76.1  $\times$  114.3  $\times$  1.6t mm).

**Table 2. RECOMMENDED OPERATING CONDITIONS** 

| Parameter                | Symbol           | Conditions | Min | Тур | Max | Unit | Remarks  |
|--------------------------|------------------|------------|-----|-----|-----|------|----------|
| Operating Supply Voltage | $V_{DD}$         |            | 2.6 | _   | 5.5 | V    |          |
| Supply Ripple + Noise    | V <sub>PP</sub>  |            | -   | _   | ±40 | mV   | (Note 4) |
| Operating Temperature    | T <sub>opr</sub> |            | -40 | 25  | 105 | °C   |          |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# **Table 3. ELECTRICAL CHARACTERISTICS**

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.6 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Unless otherwise specified, the Cdrv drive frequency is } f_{CDRV} = 143 \text{ kHz}, f_{C$ and the Long Interval Time is  $T_{IVAL}$  = 101 ms. Not tested at low temperature before shipment.)

| Parameter                                         | Symbol                | Conditions                              | Min   | Тур   | Max   | Unit   | Remarks      |
|---------------------------------------------------|-----------------------|-----------------------------------------|-------|-------|-------|--------|--------------|
| Capacitance Detection Resolution                  | N                     |                                         | -     | -     | 8     | bit    |              |
| Output Noise RMS                                  | N <sub>RMS</sub>      | Minimum gain setting                    | -     | -     | ±1.0  | LSB    | (Notes 5, 7) |
| Input Offset Capacitance<br>Adjustment Range      | Coff <sub>RANGE</sub> |                                         | -     | ±8.0  | -     | pF     | (Notes 5, 7) |
| Input Offset Capacitance<br>Adjustment Resolution | Coff <sub>RESO</sub>  |                                         | -     | 8     | _     | bit    |              |
| Cin Offset Drift                                  | Cin <sub>DRIFT</sub>  | Minimum gain setting                    | -     | -     | ±8    | LSB    | (Note 5)     |
| Cin Detection Sensitivity                         | Cin <sub>SENSE</sub>  | Minimum gain setting                    | 0.052 | -     | 0.108 | LSB/fF | (Note 6)     |
| Cin Pin Leak Current                              | I <sub>Cin</sub>      | Cin = Hi–Z                              | -     | ±25   | ±500  | nA     |              |
| Cin Allowable Parasitic Input<br>Capacitance      | Cin <sub>SUB</sub>    | Cin against V <sub>SS</sub>             | -     | -     | 30    | pF     | (Notes 5, 7) |
| Cdrv Drive Frequency                              | f <sub>CDRV</sub>     |                                         | 100   | 143   | 186   | kHz    |              |
|                                                   |                       | $V_{DD}$ = 5 V ±3%,<br>54.8 kHz setting | 50.4  | 59.45 | 68.5  | kHz    | (Note 5)     |
| nRST Minimum Pulse Width                          | t <sub>NRST</sub>     |                                         | 1     | -     | _     | μs     |              |
| Power-on Reset Time                               | t <sub>POR</sub>      |                                         | _     | -     | 20    | ms     |              |
| Power-on Reset Operation<br>Condition: Hold Time  | t <sub>POROP</sub>    |                                         | 10    | -     | -     | ms     | (Note 5)     |

<sup>4.</sup> Inserting a high-valued capacitor and a low-valued capacitor in parallel between V<sub>DD</sub> and V<sub>SS</sub> is recommended. In this case, the small-valued capacitor should be at least 0.1 µF, and is mounted near the LSI.

# Table 3. ELECTRICAL CHARACTERISTICS (continued)

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.6 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Unless otherwise specified, the Cdrv drive frequency is } f_{CDRV} = 143 \text{ kHz}, f_{C$ and the Long Interval Time is  $T_{IVAL} = 101$  ms. Not tested at low temperature before shipment.)

| Parameter                                                     | Symbol                           | Conditions                                                                                | Min                  | Тур | Max                  | Unit | Remarks      |
|---------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|--------------|
| Power-on Reset Operation<br>Condition: Input Voltage          | V <sub>POROP</sub>               |                                                                                           | -                    | -   | 0.1                  | V    | (Note 5)     |
| Power-on Reset Operation<br>Condition: Power Supply Rise Rate | $t_{VDD}$                        | 0 V to V <sub>DD</sub>                                                                    | 1                    | _   | -                    | V/ms | (Note 5)     |
| Long Interval Time                                            | T <sub>IVAL</sub>                |                                                                                           | 40                   | 101 | 162                  | ms   |              |
| Pin Input Voltage                                             | V <sub>IH</sub>                  | High input                                                                                | 0.8 V <sub>DD</sub>  | _   | _                    | V    | (Note 8)     |
|                                                               | $V_{IL}$                         | Low input                                                                                 | _                    | _   | 0.2 V <sub>DD</sub>  |      |              |
| Pin Output Voltage                                            | V <sub>OH</sub>                  | High output<br>(I <sub>OH</sub> = +3 mA)                                                  | 0.8 V <sub>DD</sub>  | -   | _                    | V    | (Note 9)     |
|                                                               | V <sub>OL</sub>                  | Low output $(I_{OL} = -3 \text{ mA})$                                                     | -                    | _   | 0.2 V <sub>DD</sub>  |      |              |
|                                                               | V <sub>OH</sub>                  | $V_{DD}$ = 5 V ±3%,<br>High output<br>( $I_{OH}$ = +3 mA)                                 | 0.96 V <sub>DD</sub> | -   | -                    | V    | (Notes 5, 9) |
|                                                               | V <sub>OL</sub>                  | $V_{DD} = 5 \text{ V} \pm 3\%,$<br>Low output<br>$(I_{OL} = -3 \text{ mA})$               | -                    | -   | 0.02 V <sub>DD</sub> |      |              |
| SDA Pin Output Voltage                                        | V <sub>OL I</sub> <sup>2</sup> C | SDA Low output<br>(I <sub>OL</sub> = -3 mA)                                               | -                    | _   | 0.4                  | V    |              |
| Pin Leak Current                                              | I <sub>LEAK</sub>                |                                                                                           | _                    | _   | ±1                   | μΑ   | (Note 10)    |
| Current Consumption                                           | I <sub>DD</sub>                  | When initial setting and non-touch V <sub>DD</sub> = 2.8 V                                | -                    | 570 | 980                  | μΑ   | (Note 5)     |
|                                                               |                                  | When initial setting and non-touch VDD = 5.5 V                                            | -                    | 1.3 | 2.2                  | mA   |              |
|                                                               |                                  | Short interval mode<br>(short interval time is<br>set to 5 ms)<br>V <sub>DD</sub> = 5.5 V | -                    | 4.2 | 6.5                  | mA   |              |
| Current Consumption                                           | I <sub>STBY</sub>                | During Sleep process                                                                      | _                    | 0.1 | 70                   | μΑ   |              |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 5. Design-guaranteed values (not tested before shipment).
- 6. Measurements conducted using the test mode in the LSI.

- Measurements contacted asing and test mass in the second asing asing

# Table 4. I<sup>2</sup>C COMPATIBLE BUS TIMING CHARACTERISTICS

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.6 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Not tested at low temperature before shipment.})$ 

| Parameter                              | Symbol                          | Pin Name | Conditions | Min | Тур | Max | Unit | Remarks   |
|----------------------------------------|---------------------------------|----------|------------|-----|-----|-----|------|-----------|
| SCL Clock Frequency                    | f <sub>SCL</sub>                | SCL      |            | _   | -   | 400 | kHz  |           |
| START Condition Hold Time              | t <sub>HD;STA</sub>             | SCL, SDA |            | 0.6 | -   | -   | μS   |           |
| SCL Clock Low Period                   | t <sub>LOW</sub>                | SCL      |            | 1.3 | -   | -   | μS   |           |
| SCL Clock High Period                  | t <sub>HIGH</sub>               | SCL      |            | 0.6 | _   | _   | μs   |           |
| Repeated START Condition<br>Setup Time | t <sub>SU;STA</sub>             | SCL, SDA |            | 0.6 | -   | -   | μS   | (Note 11) |
| Data Hold Time                         | t <sub>HD;DAT</sub>             | SCL, SDA |            | 0   | -   | 0.9 | μS   |           |
| Data Setup Time                        | t <sub>SU;DAT</sub>             | SCL, SDA |            | 500 | -   | _   | ns   |           |
|                                        |                                 |          |            | 100 | -   | _   | ns   | (Note 11) |
| SDA, SCL Rise/Fall Time                | t <sub>r</sub> / t <sub>f</sub> | SCL, SDA |            | _   | _   | 300 | ns   | (Note 11) |
| STOP Condition Setup Time              | t <sub>SU;STO</sub>             | SCL, SDA |            | 0.6 | -   | _   | μs   |           |
| STOP-to-START Bus Release Time         | t <sub>BUF</sub>                | SCL, SDA |            | 2.5 | _   | -   | μS   |           |
|                                        |                                 |          |            | 1.3 | -   | _   | μs   | (Note 11) |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

11. Design-guaranteed values (not tested before shipment).

#### **Table 5. SPI BUS TIMING CHARACTERISTICS**

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.6 \text{ to } 5.5 \text{ V}, T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Not tested at low temperature before shipment.})$ 

| Parameter                           | Symbol                          | Pin Name     | Conditions | Min | Тур | Max | Unit | Remarks   |
|-------------------------------------|---------------------------------|--------------|------------|-----|-----|-----|------|-----------|
| SCK Clock Frequency                 | f <sub>SCK</sub>                | SCK          |            | _   | -   | 5   | MHz  |           |
| SCK Clock Low Time                  | t <sub>LOW</sub>                | SCK          |            | 100 | -   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | _   | ns   | (Note 12) |
| SCK Clock High Time                 | t <sub>HIGH</sub>               | SCK          |            | 100 | -   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | _   | ns   | (Note 12) |
| Input Signal Rise/Fall Time         | t <sub>r</sub> / t <sub>f</sub> | nCS, SCK, SI |            | _   | _   | 300 | ns   | (Note 12) |
| nCS Setup Time                      | t <sub>SU;NCS</sub>             | nCS, SCK     |            | 200 | _   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | _   | ns   | (Note 12) |
| SCK Clock Setup Time                | t <sub>SU;SCK</sub>             | nCS, SCK     |            | 100 | _   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | -   | ns   | (Note 12) |
| Data Setup Time                     | t <sub>SU;SI</sub>              | SCK, SI      |            | 100 | _   | -   | ns   |           |
|                                     |                                 |              |            | 20  | _   | -   | ns   | (Note 12) |
| Data Hold Time                      | t <sub>HD;SI</sub>              | SCK, SI      |            | 100 | _   | -   | ns   |           |
|                                     |                                 |              |            | 30  | _   | _   | ns   | (Note 12) |
| nCS Hold Time                       | t <sub>HD;NCS</sub>             | nCS, SCK     |            | 200 | _   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | _   | ns   | (Note 12) |
| SCK Clock Hold Time                 | t <sub>HD;SCK</sub>             | nCS, SCK     |            | 700 | _   | _   | ns   |           |
|                                     |                                 |              |            | 90  | _   | -   | ns   | (Note 12) |
| nCS Standby Pulse Width             | t <sub>CPH</sub>                | nCS          |            | 300 | -   | -   | ns   |           |
|                                     |                                 |              |            | 90  | -   | -   | ns   | (Note 12) |
| Output High Impedance Time from nCS | t <sub>CHZ</sub>                | nCS, SO      |            | _   | -   | 80  | ns   | (Note 12) |

Table 5. SPI BUS TIMING CHARACTERISTICS (continued)

( $V_{SS}$  = 0 V,  $V_{DD}$  = 2.6 to 5.5 V,  $T_A$  = -40 to +105°C, Not tested at low temperature before shipment.)

| Parameter                      | Symbol             | Pin Name | Conditions | Min | Тур | Max | Unit | Remarks   |
|--------------------------------|--------------------|----------|------------|-----|-----|-----|------|-----------|
| Output Data Determination Time | t <sub>v</sub>     | SCK, SO  |            | -   | _   | 100 | ns   |           |
|                                |                    |          |            | _   | _   | 80  | ns   | (Note 12) |
| Output Data Hold Time          | t <sub>HD;SO</sub> | SCK, SO  |            | 100 | _   | -   | ns   |           |
|                                |                    |          |            | 0   | _   | -   | ns   | (Note 12) |
| Output Low Impedance Time      | t <sub>CLZ</sub>   | SCK, SO  |            | 100 | _   | -   | ns   |           |
| from SCK Clock                 |                    |          |            | 0   | _   | -   | ns   | (Note 12) |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

12. Design-guaranteed values (not tested before shipment).

# Dynamic Offset Calibration Function to Correct C<sub>IN</sub> Offset Drift

When measurement data at a certain channel are consecutively within the execution range of dynamic offset calibration (4 to touch threshold, or -128 to -4) for the period of time corresponding to a value, dynamic offset calibration is performed and the reference value at the channel is gradually corrected to 0.

The figure below shows the operation when the measured value began to drift in the positive direction from the central value gradually.

The examples of settings to 8 times the dynamic offset calibration carried count.

- Judgment points (They means measurement points where the LC717A10 judges whether to perform dynamic offset calibration)
- O Judgment points within the execution range of dynamic offset calibration
- All other measurement points other than the above



<sup>\*</sup>When measurement data is out of the execution range of dynamic calibration, the plus side's dynamic offset calibration execution count number is immediately reset to "0".

Figure 1.

#### Power-On Reset (POR)

When power is turned on, power-on reset is enabled inside the LSI and its state is released after a certain power-on reset time, t<sub>POR</sub>. Power-on reset operation condition: Power supply rise rate t<sub>VDD</sub> must be at least 1 V/ms.

Since INTOUT pin changes from "High" to "Low" at the same time as the released of power-on reset, it is possible to verify the timing of release of power-on reset externally.

During power-on reset, Cin, Cref and CrefAdd are unknown.



Figure 2.

# I<sup>2</sup>C Compatible Bus Data Timing



Figure 3.

#### I<sup>2</sup>C Compatible Bus Communication Formats

• Write format (data can be written into sequentially incremented addresses)

| START | Slave Address | Write=L | ACK   | Register Address (N) | ACK   | Data written to Register Address (N) | ACK   | Data written to Register Address (N+1) | ACK   | STOP |
|-------|---------------|---------|-------|----------------------|-------|--------------------------------------|-------|----------------------------------------|-------|------|
|       |               |         | Slave |                      | Slave |                                      | Slave |                                        | Slave |      |

Figure 4.

• Read format (data can be read from sequentially incremented addresses)

| START   | Slave Address | Write=L | ACK   | Register Address (N)                | ACK   |                                       |       |                                       |    |
|---------|---------------|---------|-------|-------------------------------------|-------|---------------------------------------|-------|---------------------------------------|----|
|         |               | ,       | Slave |                                     | Slave |                                       |       |                                       |    |
| RESTART | Slave Address | Read=H  | ACK   | Data read from Register Address (N) | ACK   | Data read from Register Address (N+1) | ACK   | Data read from Register Address (N+2) | N/ |
|         | ·             |         | Slave |                                     | Maste | r                                     | Maste | r                                     | Ma |

Figure 5.

# I<sup>2</sup>C Compatible Bus Slave Address

Selection of four kinds of addresses is possible through the SA0 and SA1 terminals.

Table 6.

| SA1 Pin Input | SA0 Pin Input | 7-bit Slave Address | Binary Notation   | 8-bit Slave Address |
|---------------|---------------|---------------------|-------------------|---------------------|
| Low           | Low           | 0x16                | 00101100b (Write) | 0x2C                |
|               |               |                     | 00101101b (Read)  | 0x2D                |
| Low           | High          | 0x17                | 00101110b (Write) | 0x2E                |
|               |               |                     | 00101111b (Read)  | 0x2F                |
| High          | Low           | 0x18                | 00110000b (Write) | 0x30                |
|               |               |                     | 00110001b (Read)  | 0x31                |
| High          | High          | 0x19                | 00110010b (Write) | 0x32                |
|               |               |                     | 00110011b (Read)  | 0x33                |

#### SPI Data Timing (SPI Mode 0 / Mode 3)



# **SPI Communication Formats (Example of Mode 0)**

• Write format (data can be written into sequentially incremented addresses while preserving nCS = L)



• Read format (data can be read from sequentially incremented addresses while preserving nCS = L)



#### **Block Diagram**



Figure 9. Simplified Block Diagram

LC717A10PJ is capacitance-digital-converter LSI capable of detecting changes in capacitance in the order of femto Farads. It consists of an oscillation circuit that generates the system clock, a power-on reset circuit that resets the system when the power is turned on, a multiplexer that selects the input channels, a two-stage amplifier that

detects the changes in the capacitance and outputs analog-amplitude values, a A/D converter that converts the analog-amplitude values into digital data, an I<sup>2</sup>C compatible bus or a SPI that enables serial communication with external devices and a control logic that controls the entire chip.

# Pin Assignment



Figure 10. Pin Assignment (Top View)

**Table 7. PIN ASSIGNMENT** 

| Pin No. | Pin Name              | Pin No.  | Pin Name              |  |
|---------|-----------------------|----------|-----------------------|--|
| 1       | V <sub>DD</sub>       | 16       | Cref                  |  |
| 2       | V <sub>SS</sub>       | 17       | CrefAdd               |  |
| 3       | Non Connect (Note 13) | 18       | Cdrv                  |  |
| 4       | Cin4                  | 19       | INTOUT                |  |
| 5       | Cin5                  | 20       | SA1                   |  |
| 6       | Cin6                  | 21       | SCL/SCK               |  |
| 7       | Cin7                  | Cin7 22  |                       |  |
| 8       | Cin8                  | 23       | SA0/SO                |  |
| 9       | Cin9                  | 24       | nCS                   |  |
| 10      | Cin10                 | 25       | nRST                  |  |
| 11      | Cin11                 | 26       | Non Connect (Note 13) |  |
| 12      | Cin12                 | 27       | Cin0                  |  |
| 13      | Cin13                 | 28       | Cin1                  |  |
| 14      | Cin14                 | Cin14 29 |                       |  |
| 15      | Cin15                 | 30       | Cin3                  |  |

<sup>13.</sup> Connect to GND when mounted.

**Table 8. PIN FUNCTION** 

| Pin Name | I/O | Pin Functions                                                  | Pin Type                               |
|----------|-----|----------------------------------------------------------------|----------------------------------------|
| Cin0     | I/O | Capacitance sensor input                                       |                                        |
| Cin1     | I/O | Capacitance sensor input                                       |                                        |
| Cin2     | I/O | Capacitance sensor input                                       |                                        |
| Cin3     | I/O | Capacitance sensor input                                       |                                        |
| Cin4     | I/O | Capacitance sensor input                                       | │ V <sub>DD</sub> Å                    |
| Cin5     | I/O | Capacitance sensor input                                       | <b>1</b>                               |
| Cin6     | I/O | Capacitance sensor input                                       | AMP R                                  |
| Cin7     | I/O | Capacitance sensor input                                       |                                        |
| Cin8     | I/O | Capacitance sensor input                                       |                                        |
| Cin9     | I/O | Capacitance sensor input                                       | <b>↑</b>                               |
| Cin10    | I/O | Capacitance sensor input                                       | V <sub>SS</sub> #                      |
| Cin11    | I/O | Capacitance sensor input                                       | Buffer                                 |
| Cin12    | I/O | Capacitance sensor input                                       |                                        |
| Cin13    | I/O | Capacitance sensor input                                       | 1                                      |
| Cin14    | I/O | Capacitance sensor input                                       | 1                                      |
| Cin15    | I/O | Capacitance sensor input                                       |                                        |
| Cref     | I/O | Reference capacitance input                                    |                                        |
| CrefAdd  | I/O | Reference capacitance input for addition                       |                                        |
| Cdrv     | 0   | Output for capacitance sensors drive                           | V <sub>DD</sub> Å                      |
| INTOUT   | 0   | Interrupt output                                               | Buffer                                 |
| SCL/SCK  | I   | Clock input (I <sup>2</sup> C) / Clock input (SPI)             | Vss <del>//</del><br>V <sub>DD</sub> ↑ |
| nCS      | I   | Interface selection / Chip select inverting input (SPI)        | R                                      |
| nRST     | I   | External reset signal inverting input                          |                                        |
| SA1      | ı   | Slave address selection (I <sup>2</sup> C)                     | Vss m                                  |
| SDA/SI   | I/O | Data input and output (I <sup>2</sup> C) /<br>Data input (SPI) | V <sub>DD</sub> Å                      |
|          |     |                                                                | R                                      |
|          |     |                                                                | V <sub>SS</sub> #                      |

Table 8. PIN FUNCTION (continued)

| Pin Name        | I/O | Pin Functions                                                     | Pin Type                   |
|-----------------|-----|-------------------------------------------------------------------|----------------------------|
| SA0/SO          | I/O | Slave address selection (I <sup>2</sup> C) /<br>Data output (SPI) | V <sub>DD</sub> A R Buffer |
| $V_{DD}$        |     | Power supply (2.6 V to 5.5 V) (Note 14)                           |                            |
| V <sub>SS</sub> |     | Ground (Earth) (Notes 14, 15)                                     |                            |

<sup>14.</sup> Inserting a high-valued capacitor and a low-valued capacitor in parallel between  $V_{DD}$  and  $V_{SS}$  is recommended. In this case, the small-valued capacitor should be at least 0.1  $\mu$ F, and is mounted near the LSI.

#### **Details of Pin Functions**

#### Cin0 to Cin15

These are the capacitance-sensor-input pins. These pins are used by connecting them to the touch switch pattern. Cin and the Cdrv wire patterns should be close to each other. By doing so, Cdrv and Cin patterns are capacitively coupled. Therefore, LSI can detect capacitance change near each pattern as 8-bit digital data.

However, if the shape of each pattern or the capacitively coupled value of Cdrv is not appropriate, it may not be able to detect the capacitance change correctly.

In this LSI, there is a two-stage amplifier that detects the changes in the capacitance and outputs analog-amplitude values. Cin0 to Cin15 are connected to the inverting input of the 1<sup>st</sup> amplifier.

During measurement process, channels other than the one being measured are all in "Low" condition.

Leave the unused terminals open.

#### Cref, CrefAdd

These are the reference-capacitance-input pins. These are used by connecting to the wire pattern like Cin pins or are used by connecting any capacitance between this pin and Cdrv pin.

In this LSI, there is a two-stage amplifier that detects the changes in the capacitance and outputs analog-amplitude values. Cref is connected to the non-inverting input of the 1<sup>st</sup> amplifier.

Due to the parasitic capacitance generated in the wire connections of Cin pins and their patterns, as well as the one generated between the wire patterns of Cin and Cdrv pins, Cref may not detect capacitance change of each Cin pin accurately. In this case, connect an appropriate capacitance between Cref and Cdrv to detect capacitance change accurately.

However, if the difference between the parasitic capacitance of each Cin pin is extremely large, it may not detect capacitance change in each Cin pin correctly.

CrefAdd can be used as additional terminal for Cref. Leave the CrefAdd open if not in used.

#### Cdrv

It is the output pin for capacitance sensors drive. It outputs the pulse voltage which is needed to detect capacitance at Cin0 to Cin15.

Cdrv and Cin wire patterns should be close to each other so that they are capacitively coupled.

#### INTOUT

It is the interrupt-output pin. It is used by connecting to a main microcomputer if necessary, and use as interrupt signal. (High Active).

Leave the terminal open if not in used.

#### SCL/SCK

Clock input (I<sup>2</sup>C)/Clock input (SPI). It is the clock input pin of the I<sup>2</sup>C compatible bus or the SPI depending on the mode of operation.

#### nCS

Interface selection/Chip-select-inverting input (SPI). Selection of  $I^2C$  compatible bus mode or SPI mode is through this terminal. After initialization, the LSI is automatically in  $I^2C$  compatible bus mode. To continually use  $I^2C$  compatible bus mode, fix nCS pin to "High". To switch to SPI mode after LSI initialization, change the nCS input "High"  $\rightarrow$  "Low". The nCS pin is used as the chip-select-inverting input pin of SPI, and SPI mode is kept until LSI is again initialized.

<sup>15.</sup> When V<sub>SS</sub> terminal is not grounded in battery-powered mobile equipment, detection sensitivity may be degraded.

nRST

It is the external-reset-signal-inverting-input pin. When nRST pin is "Low", LSI is in the reset state.

Each pin (Cin0 to 15, Cref, CrefAdd) is "Hi-Z" during reset state.

SDA/SI

Data input and output (I<sup>2</sup>C)/Data input (SPI). It is the data input and output pin of the I<sup>2</sup>C compatible bus or the data input pin of the SPI depending on the mode of operation.

SAO/SO

Slave address selection (I<sup>2</sup>C)/Data output (SPI). It is the slave address selection pin of the I<sup>2</sup>C compatible bus or the data output pin of the SPI depending on the mode of operation.

SA1

Slave address selection ( $I^2C$ ). It is the slave address selection pin of the  $I^2C$  compatible bus.

When SPI mode, connect to the SA1 pin to GND.

**Table 9. ORDERING INFORMATION** 

| Device        | Package                                      | Shipping (Qty / Packing) <sup>†</sup> |
|---------------|----------------------------------------------|---------------------------------------|
| LC717A10PJ-AH | SSOP30 (225 mil)<br>(Pb-Free / Halogen Free) | 1000 / Tape & Reel                    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

I<sup>2</sup>C Bus is a trademark of Philips Corporation.



#### SSOP30 (225 mil) CASE 565AZ ISSUE A

**DATE 25 OCT 2013** 







#### **SOLDERING FOOTPRINT\***



NOTE: The measurements are not to guarantee but for reference only.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Y = Year M = Month

DDD = Additional Traceability Data

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON80824E      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SSOP30 (225 MIL) |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative