# Complementary Bias Resistor Transistors R1 = 1 k $\Omega$ , R2 = 1 k $\Omega$

# NPN and PNP Transistors with Monolithic Bias Resistor Network

This series of digital transistors is designed to replace a single device and its external resistor bias network. The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base-emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space.

#### **Features**

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- S and NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

## MAXIMUM RATINGS

(T<sub>A</sub> = 25°C both polarities Q<sub>1</sub> (PNP) & Q<sub>2</sub> (NPN), unless otherwise noted)

| Rating                         | Symbol               | Max | Unit |
|--------------------------------|----------------------|-----|------|
| Collector-Base Voltage         | V <sub>CBO</sub>     | 50  | Vdc  |
| Collector-Emitter Voltage      | V <sub>CEO</sub>     | 50  | Vdc  |
| Collector Current – Continuous | Ic                   | 100 | mAdc |
| Input Forward Voltage          | V <sub>IN(fwd)</sub> | 10  | Vdc  |
| Input Reverse Voltage          | V <sub>IN(rev)</sub> | 10  | Vdc  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



## ON Semiconductor®

http://onsemi.com

#### **PIN CONNECTIONS**



#### **MARKING DIAGRAMS**



SOT-363 CASE 419B





SOT-563 CASE 463A



30 = Specific Device Code

M = Date Code\*

= Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

#### **ORDERING INFORMATION**

| Device                          | Package              | Shipping <sup>†</sup> |
|---------------------------------|----------------------|-----------------------|
| MUN5330DW1T1G<br>SMUN5330DW1T1G | SOT-363<br>(Pb-Free) | 3000 / Tape<br>& Reel |
| NSBC113EPDXV6T1G                | SOT-563<br>(Pb-Free) | 4000 / Tape<br>& Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## THERMAL CHARACTERISTICS

|                                                                                                                           | Characteristic                | Symbol                            | Max                      | Unit        |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------|--------------------------|-------------|
| MUN5330DW1 (SOT-363) ON                                                                                                   | IE JUNCTION HEATED            | •                                 |                          |             |
| Total Device Dissipation  T <sub>A</sub> = 25°C (Note 1)     (Note 2)  Derate above 25°C     (Note 2)                     | (Note 1)                      | P <sub>D</sub>                    | 187<br>256<br>1.5<br>2.0 | mW<br>mW/°C |
| Thermal Resistance,<br>Junction to Ambient                                                                                | (Note 1)<br>(Note 2)          | $R_{	hetaJA}$                     | 670<br>490               | °C/W        |
| MUN5330DW1 (SOT-363) BC                                                                                                   | OTH JUNCTION HEATED (Note 3)  | 1                                 |                          |             |
| Total Device Dissipation $T_A = 25^{\circ}C \qquad \text{(Note 1)}$ $\text{(Note 2)}$ Derate above 25°C $\text{(Note 2)}$ | (Note 1)                      | P <sub>D</sub>                    | 250<br>385<br>2.0<br>3.0 | mW<br>mW/°C |
| Thermal Resistance,<br>Junction to Ambient<br>(Note 2)                                                                    | (Note 1)                      | $R_{	heta JA}$                    | 493<br>325               | °C/W        |
| Thermal Resistance,<br>Junction to Lead (Note 1)<br>(Note 2)                                                              |                               | $R_{	heta JL}$                    | 188<br>208               | °C/W        |
| Junction and Storage Temper                                                                                               | ature Range                   | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150              | °C          |
| NSBC113EPDXV6 (SOT-563                                                                                                    | ONE JUNCTION HEATED           |                                   |                          |             |
| Total Device Dissipation T <sub>A</sub> = 25°C (Note 1) Derate above 25°C                                                 | (Note 1)                      | P <sub>D</sub>                    | 357<br>2.9               | mW<br>mW/°C |
| Thermal Resistance,<br>Junction to Ambient                                                                                | (Note 1)                      | $R_{	heta JA}$                    | 350                      | °C/W        |
| NSBC113EPDXV6 (SOT-563                                                                                                    | BOTH JUNCTION HEATED (Note 3) |                                   |                          |             |
| Total Device Dissipation T <sub>A</sub> = 25°C (Note 1) Derate above 25°C                                                 | (Note 1)                      | P <sub>D</sub>                    | 500<br>4.0               | mW<br>mW/°C |
| Thermal Resistance,<br>Junction to Ambient                                                                                | (Note 1)                      | $R_{	heta JA}$                    | 250                      | °C/W        |
| Junction and Storage Temper                                                                                               | ature Range                   | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150              | °C          |

FR-4 @ Minimum Pad.
 FR-4 @ 1.0 × 1.0 Inch Pad.
 Both junction heated values assume total power is sum of two equally powered channels.

**ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C both polarities Q<sub>1</sub> (PNP) & Q<sub>2</sub> (NPN), unless otherwise noted)

| Characteristic                                                                                                                                        | Symbol                         | Min    | Тур        | Max    | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------|------------|--------|------|
| OFF CHARACTERISTICS                                                                                                                                   | <u>.</u>                       |        | •          |        | 1    |
| Collector-Base Cutoff Current $(V_{CB} = 50 \text{ V, } I_{E} = 0)$                                                                                   | I <sub>CBO</sub>               | -      | _          | 100    | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0)                                                                         | I <sub>CEO</sub>               | -      | -          | 500    | nAdc |
| Emitter-Base Cutoff Current $(V_{EB} = 6.0 \text{ V}, I_{C} = 0)$                                                                                     | I <sub>EBO</sub>               | -      | -          | 4.3    | mAdc |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                                                                        | V <sub>(BR)CBO</sub>           | 50     | -          | _      | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 4) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)                                                            | V <sub>(BR)CEO</sub>           | 50     | -          | -      | Vdc  |
| ON CHARACTERISTICS                                                                                                                                    | •                              |        | •          | •      |      |
| DC Current Gain (Note 4)<br>(I <sub>C</sub> = 5.0 mA, V <sub>CE</sub> = 10 V)                                                                         | h <sub>FE</sub>                | 3.0    | 5.0        | -      |      |
| Collector-Emitter Saturation Voltage (Note 4) (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 5.0 mA)                                                       | V <sub>CE(sat)</sub>           | -      | -          | 0.25   | V    |
| Input Voltage (Off) ( $V_{CE} = 5.0 \text{ V}, I_{C} = 100 \mu\text{A}$ ) (NPN) ( $V_{CE} = 5.0 \text{ V}, I_{C} = 100 \mu\text{A}$ ) (PNP)           | V <sub>i(off)</sub>            |        | 1.2<br>1.3 | -<br>- | Vdc  |
| Input Voltage (On) $(V_{CE} = 0.2 \text{ V, } I_{C} = 20 \text{ mA}) \text{ (NPN)} $ $(V_{CE} = 0.2 \text{ V, } I_{C} = 20 \text{ mA}) \text{ (PNP)}$ | V <sub>i(on)</sub>             | -<br>- | 1.7<br>1.7 | -<br>- | Vdc  |
| Output Voltage (On) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )                                               | V <sub>OL</sub>                | _      | _          | 0.2    | Vdc  |
| Output Voltage (Off) ( $V_{CC} = 5.0 \text{ V}, V_B = 0.05 \text{ V}, R_L = 1.0 \text{ k}\Omega$ )                                                    | V <sub>OH</sub>                | 4.9    | -          | _      | Vdc  |
| Input Resistor                                                                                                                                        | R1                             | 0.7    | 1.0        | 1.3    | kΩ   |
| Resistor Ratio                                                                                                                                        | R <sub>1</sub> /R <sub>2</sub> | 0.8    | 1.0        | 1.2    |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>4.</sup> Pulsed Condition: Pulse Width = 300 ms, Duty Cycle ≤ 2%.



(1) SOT–363;  $1.0 \times 1.0$  Inch Pad (2) SOT–563; Minimum Pad

Figure 1. Derating Curve

# TYPICAL CHARACTERISTICS – NPN TRANSISTOR MUN5330DW1, NSBC113EPDXV6



Figure 2. V<sub>CE(sat)</sub> vs. I<sub>C</sub>

Figure 3. DC Current Gain



Figure 4. Output Capacitance

Figure 5. Output Current vs. Input Voltage



Figure 6. Input Voltage vs. Output Current

## TYPICAL CHARACTERISTICS - PNP TRANSISTOR



Figure 9. Output Current vs. Input Voltage

Figure 10. Input Voltage vs. Output Current



Figure 11. Output Capacitance

## SC-88/SC70-6/SOT-363 CASE 419B-02 **ISSUE Y**

**DATE 11 DEC 2012** 





## NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: MILLIMETERS
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END. DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H. DATUMS A AND B ARE DETERMINED AT DATUM H. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP.

- DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.

|     | MIL  | LIMETE  | RS   |       | INCHES   | 3     |
|-----|------|---------|------|-------|----------|-------|
| DIM | MIN  | NOM     | MAX  | MIN   | NOM      | MAX   |
| Α   |      |         | 1.10 |       |          | 0.043 |
| A1  | 0.00 |         | 0.10 | 0.000 |          | 0.004 |
| A2  | 0.70 | 0.90    | 1.00 | 0.027 | 0.035    | 0.039 |
| b   | 0.15 | 0.20    | 0.25 | 0.006 | 0.008    | 0.010 |
| С   | 0.08 | 0.15    | 0.22 | 0.003 | 0.006    | 0.009 |
| D   | 1.80 | 2.00    | 2.20 | 0.070 | 0.078    | 0.086 |
| E   | 2.00 | 2.10    | 2.20 | 0.078 | 0.082    | 0.086 |
| E1  | 1.15 | 1.25    | 1.35 | 0.045 | 0.049    | 0.053 |
| е   |      | 0.65 BS | С    | 0     | .026 BS  | С     |
| L   | 0.26 | 0.36    | 0.46 | 0.010 | 0.014    | 0.018 |
| L2  |      | 0.15 BS | C    |       | 0.006 BS | SC    |
| aaa | 0.15 |         |      |       | 0.006    |       |
| bbb | 0.30 |         |      |       | 0.012    |       |
| ccc |      | 0.10    |      |       | 0.004    |       |
| ddd |      | 0.10    |      |       | 0.004    |       |

## **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code\* = Pb-Free Package

(Note: Microdot may be in either location)

- \*Date Code orientation and/or position may vary depending upon manufacturing location.
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

## **STYLES ON PAGE 2**

| DOCUMEN | IT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|---------|------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DE      | SCRIPTION: | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                 | PAGE 1 OF 2 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

**DATE 11 DEC 2012** 

| STYLE 1: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 2:<br>CANCELLED                                                                | STYLE 3:<br>CANCELLED                                                                     | STYLE 4: PIN 1. CATHODE 2. CATHODE 3. COLLECTOR 4. EMITTER 5. BASE 6. ANODE                       | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6:<br>PIN 1. ANODE 2<br>2. N/C<br>3. CATHODE 1<br>4. ANODE 1<br>5. N/C<br>6. CATHODE 2       |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. SOURCE 2 2. DRAIN 2 3. GATE 1 4. SOURCE 1 5. DRAIN 1 6. GATE 2           | STYLE 8:<br>CANCELLED                                                                | STYLE 9: PIN 1. EMITTER 2 2. EMITTER 1 3. COLLECTOR 1 4. BASE 1 5. BASE 2 6. COLLECTOR 2  | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12: PIN 1. ANODE 2 2. ANODE 2 3. CATHODE 1 4. ANODE 1 5. ANODE 1 6. CATHODE 2                |
| STYLE 13: PIN 1. ANODE 2. N/C 3. COLLECTOR 4. EMITTER 5. BASE 6. CATHODE                 | STYLE 14:<br>PIN 1. VREF<br>2. GND<br>3. GND<br>4. IOUT<br>5. VEN<br>6. VCC          | STYLE 15: PIN 1. ANODE 1 2. ANODE 2 3. ANODE 3 4. CATHODE 3 5. CATHODE 2 6. CATHODE 1     | STYLE 16: PIN 1. BASE 1 2. EMITTER 2 3. COLLECTOR 2 4. BASE 2 5. EMITTER 1 6. COLLECTOR 1         | STYLE 17: PIN 1. BASE 1 2. EMITTER 1 3. COLLECTOR 2 4. BASE 2 5. EMITTER 2 6. COLLECTOR 1                 | STYLE 18:<br>PIN 1. VIN1<br>2. VCC<br>3. VOUT2<br>4. VIN2<br>5. GND<br>6. VOUT1                    |
| STYLE 19: PIN 1. I OUT 2. GND 3. GND 4. V CC 5. V EN 6. V REF                            | STYLE 20: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR | STYLE 21: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. N/C 6. CATHODE 1               | STYLE 22:<br>PIN 1. D1 (i)<br>2. GND<br>3. D2 (i)<br>4. D2 (c)<br>5. VBUS<br>6. D1 (c)            | STYLE 23:<br>PIN 1. Vn<br>2. CH1<br>3. Vp<br>4. N/C<br>5. CH2<br>6. N/C                                   | STYLE 24: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                      |
| STYLE 25: PIN 1. BASE 1 2. CATHODE 3. COLLECTOR 2 4. BASE 2 5. EMITTER 6. COLLECTOR 1    | STYLE 26: PIN 1. SOURCE 1 2. GATE 1 3. DRAIN 2 4. SOURCE 2 5. GATE 2 6. DRAIN 1      | STYLE 27: PIN 1. BASE 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. EMITTER 2 6. COLLECTOR 2 | STYLE 28: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SOURCE 5. DRAIN 6. DRAIN                               | STYLE 29:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE/ANODE<br>6. CATHODE        | STYLE 30:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1 |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## MECHANICAL CASE OUTLINE

PACKAGE DIMENSIONS





## SOT-563, 6 LEAD CASE 463A ISSUE H

**DATE 26 JAN 2021** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.



## RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                               | PAGE 1 OF 2 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## **SOT-563, 6 LEAD**

CASE 463A ISSUE H

2

1

**DATE 26 JAN 2021** 

| STYLE 1:<br>PIN 1. EMITTER 1<br>2. BASE 1<br>3. COLLECTOR 2<br>4. EMITTER 2<br>5. BASE 2<br>6. COLLECTOR 1 | STYLE 2:<br>PIN 1. EMITTER 1<br>2. EMITTER 2<br>3. BASE 2<br>4. COLLECTOR 2<br>5. BASE 1<br>6. COLLECTOR 1  | STYLE 3: PIN 1. CATHODE 1 2. CATHODE 1 3. ANODE/ANODE 4. CATHODE 2 5. CATHODE 2 6. ANODE/ANODE   |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| STYLE 4: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR                        | STYLE 5: PIN 1. CATHODE 2. CATHODE 3. ANODE 4. ANODE 5. CATHODE 6. CATHODE                                  | STYLE 6: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                     |
| STYLE 7: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. ANODE 6. CATHODE                                 | STYLE 8: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SDURCE 5. DRAIN 6. DRAIN                                          | STYLE 9:<br>PIN 1. SDURCE 1<br>2. GATE 1<br>3. DRAIN 2<br>4. SDURCE 2<br>5. GATE 2<br>6. DRAIN 1 |
| STYLE 10:<br>PIN 1. CATHODE 1<br>2. N/C<br>3. CATHODE 2<br>4. ANODE 2<br>5. N/C<br>6. ANODE 1              | STYLE 11:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 |                                                                                                  |

# GENERIC MARKING DIAGRAM\*



XX = Specific Device CodeM = Month Code= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                               | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **ON Semiconductor:**

MUN5330DW1T1 MUN5330DW1T1G SMUN5330DW1T1G NSBC113EPDXV6T1G