

## Six-Phase, Synchronous Bidirectional Buck or Boost Controller

## **FEATURES**

- Unique Architecture Allows Dynamic Regulation of Input Voltage, Output Voltage or Current
- Operates with External Gate Drivers and MOSFETs
- V<sub>HIGH</sub> Voltages Up to 100V; V<sub>LOW</sub> Voltages Up to 60V
- Synchronous Rectification: Up to 98% Efficiency
- ADI-Proprietary Advanced Current Mode Control
- ±1% Voltage Regulation Accuracy Overtemperature
- Accurate, Programmable Inductor Current Monitoring and Bidirectional Regulation
- SPI Compliant Serial Interface
  - Operation Status and Fault Report
  - Programmable V<sub>HIGH</sub>, V<sub>LOW</sub> Margining
- Phase-Lockable Frequency: 60kHz to 750kHz
- Optional Spread Spectrum Modulation
- Multiphase/Multi-ICs Operation Up to 24 Phases
- Selectable CCM/DCM/Burst Mode Operation
- Thermally Enhanced 64-Lead LQFP Package
- AEC-Q100 Qualification in Progress

## **APPLICATIONS**

- Automotive 48V/12V Dual Battery Systems
- Backup Power Systems

## DESCRIPTION

The LTC®7871 is a high performance bidirectional buck or boost switching regulator controller that operates in either buck or boost mode on demand. It regulates in buck mode from  $V_{HIGH}$ -to- $V_{LOW}$  and boost mode from  $V_{LOW}$ -to- $V_{HIGH}$  depending on a control signal, making it ideal for 48V/12V automotive dual battery systems. An accurate current programming loop regulates the maximum current that can be delivered in either direction. The LTC7871 allows both batteries to supply energy to the load simultaneously by driving energy from either battery to the other.

Its proprietary constant frequency current mode architecture enhances the signal-to-noise ratio enabling low noise operation and provides excellent current matching between phases. Additional features include an SPI-compliant serial interface, discontinuous or continuous mode of operation, OV/UV monitors, independent loop compensation for buck and boost operation, accurate inductor current monitoring and overcurrent protection.

The LTC7871 is available in a 64 pin  $10mm \times 10mm$  LWE package.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION

High Voltage Bidirectional Controller with Programming and Monitoring Functions



#### **Boost-to-Buck Transition**



Rev. 0

1

# LTC7871

## TABLE OF CONTENTS

| Features                            |    |
|-------------------------------------|----|
| Applications                        |    |
| Typical Application                 |    |
| Description                         |    |
| Absolute Maximum Ratings            |    |
| Order Information                   |    |
| Pin Configuration                   |    |
| Electrical Characteristics          |    |
| Typical Performance Characteristics |    |
| Pin Functions                       | 10 |
| Block Diagram                       |    |
| Operation                           |    |
| Applications Information            | 20 |
| Serial Port                         | 31 |
| Serial Port Register Details        | 35 |
| Typical Applications                |    |
| Package Description                 |    |
| Typical Application                 |    |
| Related Parts                       |    |

## **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| $V_{\mbox{\scriptsize HIGH}}$ $-0.3\mbox{\scriptsize V}$ to 100V Current Sense Voltages        |
|------------------------------------------------------------------------------------------------|
| (SNSD+, SNSA+, SNS- Phase 1 to 6)0.3V to 60V                                                   |
| (SNSA+ – SNS-) –0.3V to 0.3V                                                                   |
| (SNSD+ – SNS-) –0.3V to 0.3V                                                                   |
| EXTV <sub>CC</sub> 0.3V to 60V                                                                 |
| DRV <sub>CC</sub> 0.3V to 11V                                                                  |
| RUN, OV <sub>HIGH</sub> , UV <sub>HIGH</sub> , OV <sub>LOW</sub> 0.3V to 6V                    |
| V50.3V to 6V                                                                                   |
| SCLK, SDI, SDO, CSB0.3V to 6V                                                                  |
| PWM1, PWM2, PWM3                                                                               |
| PWM4, PWM5, PWM6, PWMEN0.3V to V5                                                              |
| ITH <sub>HIGH</sub> , ITH <sub>LOW</sub> , VFB <sub>HIGH</sub> , VFB <sub>LOW</sub> 0.3V to V5 |
| FAULT, SETCUR, DRVSET, PGOOD0.3V to V5                                                         |
| IMON, ILIM, SS, BUCK, MODE0.3V to V5                                                           |
| FREQ, SYNC, CLKOUT0.3V to V5                                                                   |
| Operating Junction Temperature Range                                                           |
| (Notes 2, 3)40°C to 150°C                                                                      |
| Storage Temperature Range65°C to 150°C                                                         |
| DRV <sub>CC</sub> /EXTV <sub>CC</sub> Peak Current150mA                                        |
|                                                                                                |

## PIN CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH      | PART MARKING* | PACKAGE DESCRIPTION*               | TEMPERATURE RANGE |
|-----------------------|---------------|------------------------------------|-------------------|
| LTC7871ELWE#PBF       | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 125°C    |
| LTC7871ILWE#PBF       | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 125°C    |
| LTC7871JLWE#PBF       | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 150°C    |
| LTC7871HLWE#PBF       | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 150°C    |
| AUTOMOTIVE PRODUCTS** |               |                                    |                   |
| LTC7871ELWE#WPBF      | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 125°C    |
| LTC7871ILWE#WPBF      | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 125°C    |
| LTC7871JLWE#WPBF      | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 150°C    |
| LTC7871HLWE#WPBF      | LTC7871       | 64-Lead (10mm × 10mm) Plastic LQFP | -40°C to 150°C    |

Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. This product is available in 160-piece trays.

<sup>\*\*</sup>Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , $V_{HIGH} = 48V$ , $V_{RUN} = 5V$ unless otherwise noted. (Note 2)

| SYMBOL               | PARAMETER                                                                                                                                | CONDITIONS                                                                                                                                                                                 |   | MIN               | TYP               | MAX               | UNITS          |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|-------------------|-------------------|----------------|
| Main Contro          | I Loops                                                                                                                                  |                                                                                                                                                                                            |   |                   |                   |                   | -              |
| V <sub>HIGH</sub>    | V <sub>HIGH</sub> Supply Voltage Range                                                                                                   |                                                                                                                                                                                            |   | 6                 |                   | 100               | V              |
| $\overline{V_{LOW}}$ | V <sub>LOW</sub> Supply Voltage Range                                                                                                    | V <sub>HIGH</sub> > 6V                                                                                                                                                                     |   | 1.2               |                   | 60                | V              |
|                      | V <sub>LOW</sub> Regulated Feedback Voltage                                                                                              | (Note 4); ITH <sub>LOW</sub> Voltage = 1.5V                                                                                                                                                | • | 1.188             | 1.200             | 1.212             | V              |
|                      | V <sub>HIGH</sub> Regulated Feedback Voltage                                                                                             | (Note 4); ITH <sub>HIGH</sub> Voltage = 0.5V                                                                                                                                               | • | 1.188             | 1.200             | 1.212             | V              |
|                      | V <sub>LOW</sub> EA Feedback Current                                                                                                     | (Note 4)                                                                                                                                                                                   |   |                   | -10               | -40               | nA             |
|                      | V <sub>HIGH</sub> EA Feedback Current                                                                                                    | (Note 4)                                                                                                                                                                                   |   |                   | -10               | -40               | nA             |
|                      | Reference Voltage Line Regulation                                                                                                        | (Note 4); V <sub>HIGH</sub> = 7V to 80V                                                                                                                                                    |   |                   | 0.02              | 0.2               | %              |
|                      | V <sub>HIGH</sub> /V <sub>LOW</sub> Voltage Load Regulation                                                                              | Measured in Servo Loop, $\Delta$ ITH Voltage = 1.0V to 1.5V Measured in Servo Loop, $\Delta$ ITH Voltage = 1.0V to 0.5V                                                                    |   |                   | 0.01<br>-0.01     | 0.2<br>-0.2       | %<br>%         |
| g <sub>m-buck</sub>  | Buck Mode Transconductance<br>Amplifier g <sub>m-buck</sub>                                                                              | (Note 4) ITH <sub>LOW</sub> = 1.5V, Sink/Source 5µA                                                                                                                                        |   |                   | 2                 |                   | mmho           |
| g <sub>m-boost</sub> | Boost Mode Transconductance<br>Amplifier g <sub>m-boost</sub>                                                                            | (Note 4) ITH <sub>HIGH</sub> = 0.5V, Sink/Source 5µA                                                                                                                                       |   |                   | 1                 |                   | mmho           |
| IQ                   | V <sub>HIGH</sub> DC Supply Current<br>Shutdown Mode, V <sub>HIGH</sub> Supply Current<br>Shutdown Mode, V <sub>LOW</sub> Supply Current | (Note 5)<br>V <sub>RUN</sub> = 0V; V <sub>HIGH</sub> = 48V<br>V <sub>RUN</sub> = 0V; V <sub>LOW</sub> = 12V                                                                                |   |                   | 10<br>30<br>20    | 16                | mA<br>μA<br>μA |
| UVLO                 | DRV <sub>CC</sub> Undervoltage Lockout<br>Threshold                                                                                      | DRV <sub>CC</sub> Ramping Down, V <sub>DRVSET</sub> = V <sub>V5</sub> DRV <sub>CC</sub> Ramping Down, V <sub>DRVSET</sub> = Float DRV <sub>CC</sub> Ramping Down, V <sub>DRVSET</sub> = 0V |   | 6.9<br>4.8<br>3.9 | 7.2<br>5.0<br>4.1 | 7.5<br>5.2<br>4.3 | V<br>V<br>V    |
|                      | DRV <sub>CC</sub> Undervoltage Hysteresis                                                                                                | V <sub>DRVSET</sub> = Float, V <sub>V5</sub><br>V <sub>DRVSET</sub> = 0V                                                                                                                   |   |                   | 0.8<br>0.5        |                   | V              |
|                      | V5 Undervoltage Lockout Threshold                                                                                                        | V5 Ramping Down, V <sub>DRVSET</sub> = Float, V <sub>V5</sub><br>V5 Ramping Down, V <sub>DRVSET</sub> = 0V                                                                                 |   | 4.2<br>3.9        | 4.4<br>4.1        | 4.6<br>4.3        | V              |
|                      | V5 Undervoltage Hysteresis                                                                                                               | $V_{DRVSET} = Float, V_{V5}$<br>$V_{DRVSET} = 0V$                                                                                                                                          |   |                   | 0.2<br>0.5        |                   | V              |
|                      | RUN Pin On Threshold                                                                                                                     | V <sub>RUN</sub> Rising                                                                                                                                                                    |   | 1.1               | 1.22              | 1.35              | V              |
|                      | RUN Pin On Hysteresis                                                                                                                    |                                                                                                                                                                                            |   |                   | 80                |                   | mV             |
|                      | RUN Pin Source Current                                                                                                                   | V <sub>RUN</sub> < 1.1V                                                                                                                                                                    | • | 0.6               | 2                 |                   | μA             |
|                      | RUN Pin Hysteresis Current                                                                                                               | V <sub>RUN</sub> > 1.3V                                                                                                                                                                    | • | 2                 | 6                 |                   | μA             |
| I <sub>SS</sub>      | Soft-Start Charging Current                                                                                                              | V <sub>SS</sub> = 1.2V                                                                                                                                                                     |   | 0.8               | 1.0               | 1.2               | μA             |
|                      | BUCK Pin Input Threshold                                                                                                                 | V <sub>BUCK</sub> Rising<br>V <sub>BUCK</sub> Falling                                                                                                                                      |   |                   | 2.2<br>1.7        |                   | V              |
|                      | BUCK Pin Pull-Up Resistance                                                                                                              | BUCK Pin to V5                                                                                                                                                                             |   |                   | 200               |                   | kΩ             |
|                      | Maximum Duty Cycle                                                                                                                       | Buck Mode<br>Boost Mode                                                                                                                                                                    |   | 96                | 98<br>92          |                   | %<br>%         |
| <b>Current Mon</b>   | itoring and Regulation Functions                                                                                                         |                                                                                                                                                                                            |   |                   |                   |                   |                |
| I <sub>SNSA</sub> +  | SNSA+ Pins Input Current                                                                                                                 |                                                                                                                                                                                            |   |                   | ±0.05             | ±1                | μA             |
| I <sub>SNSD</sub> +  | SNSD+ Pins Input Current                                                                                                                 |                                                                                                                                                                                            |   |                   | ±0.05             | ±1                | μA             |
| I <sub>SNS</sub> -   | SNS <sup>-</sup> Pins Input Current                                                                                                      |                                                                                                                                                                                            |   |                   | 1                 |                   | mA             |
|                      | ILIM Pin Input Resistance                                                                                                                |                                                                                                                                                                                            |   |                   | 100               |                   | kΩ             |
| I <sub>SETCUR</sub>  | SETCUR Pin Sourcing Current                                                                                                              | MFR_IDAC_SETCUR = 0x00                                                                                                                                                                     | • | 15.0              | 16.0              | 17.0              | μA             |
|                      | IMON Current Proportional to V <sub>LOW</sub> at Max Current                                                                             | $V_{ILIM}$ = Float, $R_{SENSE}$ = $3m\Omega$                                                                                                                                               |   |                   |                   | ±10               | %              |
|                      | I <sub>MON</sub> Zero Current Voltage                                                                                                    |                                                                                                                                                                                            |   | 1.240             | 1.250             | 1.260             | V              |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , $V_{HIGH} = 48V$ , $V_{RUN} = 5V$ unless otherwise noted. (Note 2)

| SYMBOL                                         | PARAMETER                                                                      | CONDITIONS                                                                                                                |   | MIN            | TYP            | MAX            | UNITS    |
|------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------|----------------|----------|
|                                                | Current Sense Pin Voltage                                                      | V <sub>ILIM</sub> = 0V, 1/4 V <sub>V5</sub>                                                                               |   |                | 40             |                | V/V      |
|                                                | (V <sub>SNSD</sub> <sup>+</sup> – V <sub>SNS</sub> <sup>-</sup> ) to IMON Gain | $V_{\text{ILIM}} = \text{Float}, 3/4 V_{V5}, V_{V5}$                                                                      |   |                | 20             |                | V/V      |
|                                                | Total DC Sense Signal Gain                                                     | DCR Configuration                                                                                                         |   |                | 5              |                | V/V      |
|                                                | Total DC Sense Signal Gain                                                     | R <sub>SENSE</sub> Configuration                                                                                          |   |                | 4              |                | V/V      |
| V <sub>SENSE(MAX)</sub><br>(DCR                | Maximum Current Sense Threshold (Buck and Boost Mode)                          | $\begin{vmatrix} V_{ILIM} = 0V \\ V_{ILIM} = 1/4 V_{V5} \end{vmatrix}$                                                    |   | 6.5<br>17.0    | 10.0<br>20.0   | 13.5<br>23.0   | mV<br>mV |
| Configuration)                                 | (buck and boost wode)                                                          | $V_{\text{ILIM}} = 1/4 \text{ V/S}$<br>$V_{\text{ILIM}} = \text{Float}$                                                   |   | 27.0           | 30.0           | 33.0           | mV       |
| ,                                              |                                                                                | $V_{ILIM} = 3/4 V_{V5}$                                                                                                   | • | 36.0           | 40.0           | 44.0           | mV       |
|                                                | M : 0 : 10 TI                                                                  | V <sub>ILIM</sub> = V <sub>V5</sub>                                                                                       | • | 44.0           | 50.0           | 56.0           | mV       |
| V <sub>SENSE(MAX)</sub><br>(R <sub>SENSE</sub> | Maximum Current Sense Threshold (Buck and Boost Mode)                          | $V_{ILIM} = 0V$<br>$V_{ILIM} = 1/4 V_{V5}$                                                                                |   | 8.1<br>21.2    | 12.5<br>25.0   | 16.9<br>28.8   | mV<br>mV |
| Configuration)                                 |                                                                                | V <sub>ILIM</sub> = Float                                                                                                 | • | 33.7           | 37.5           | 41.3           | mV       |
|                                                |                                                                                | $V_{ILIM} = 3/4 V_{V5}$ $V_{ILIM} = V_{V5}$                                                                               |   | 45.0<br>55.0   | 50.0<br>62.5   | 55.0<br>70.0   | mV<br>mV |
| V <sub>OCFT</sub>                              | Overcurrent Fault Threshold,                                                   | V <sub>ILIM</sub> = 0V                                                                                                    |   | 31.0           | 37.5           | 44.0           | mV       |
| V OCF I                                        | V <sub>SNSD</sub> <sup>+</sup> - V <sub>SNS</sub> <sup>-</sup>                 | $V_{ILIM} = 1/4 V_{V5}$                                                                                                   |   | 43.0           | 50.0           | 57.0           | mV       |
|                                                |                                                                                | $V_{ILIM} = Float$                                                                                                        | • | 54.0           | 62.5           | 71.0           | mV       |
|                                                |                                                                                | $V_{ILIM} = 3/4 V_{V5}$<br>$V_{ILIM} = V_{V5}$                                                                            |   | 65.0<br>76.0   | 75.0<br>87.5   | 85.0<br>99.0   | mV<br>mV |
| $\overline{V_{NOCFT}}$                         | Negative Overcurrent Fault Threshold,                                          | V <sub>ILIM</sub> = 0V                                                                                                    | • | -45.0          | -37.5          | -30.0          | mV       |
| - NOOI I                                       | V <sub>SNSD</sub> <sup>+</sup> - V <sub>SNS</sub> <sup>-</sup>                 | $V_{II IM} = 1/4 V_{V/5}$                                                                                                 | • | -58.0          | -50.0          | -42.0          | mV       |
|                                                |                                                                                | V <sub>ILIM</sub> = Float<br>V <sub>ILIM</sub> = 3/4 V <sub>V5</sub>                                                      |   | -72.0<br>-86.0 | -62.5<br>-75.0 | -53.0<br>-64.0 | mV<br>mV |
|                                                |                                                                                | $V_{\text{ILIM}} = 574 \text{ VV5}$                                                                                       |   | -100.0         | -87.5          | -75.0          | mV       |
|                                                | Overcurrent Fault Threshold                                                    | V <sub>ILIM</sub> = 0V                                                                                                    |   |                | 25             |                | mV       |
|                                                | Hysteresis,  V <sub>SNSD</sub> <sup>+</sup> - V <sub>SNS</sub> <sup>-</sup>    | $V_{ILIM} = 1/4 V_{V5}$ , Float, 3/4 $V_{V5}$ , $V_{V5}$                                                                  |   |                | 31             |                | mV       |
| DRV <sub>CC</sub> and V5                       | Linear Regulators                                                              |                                                                                                                           |   |                |                |                |          |
| $V_{DRVCC}$                                    | DRV <sub>CC</sub> Regulation Voltage                                           | 12V < V <sub>EXTVCC</sub> < 60V, V <sub>DRVSET</sub> = V <sub>V5</sub>                                                    |   | 9.5            | 10             | 10.5           | V        |
|                                                |                                                                                | 12V < V <sub>EXTVCC</sub> < 60V, V <sub>DRVSET</sub> = Float<br>12V < V <sub>EXTVCC</sub> < 60V, V <sub>DRVSET</sub> = 0V |   | 7.6<br>4.8     | 8<br>5         | 8.4<br>5.2     | V        |
|                                                | DRV <sub>CC</sub> Load Regulation                                              | I <sub>DRVCC</sub> = 0mA to 100mA, V <sub>EXTVCC</sub> = 14V                                                              |   |                | 1.6            | 3.0            | %        |
|                                                | EXTV <sub>CC</sub> Switchover Voltage                                          | EXTV <sub>CC</sub> Ramping Positive, V <sub>DRVSET</sub> = V <sub>V5</sub>                                                |   |                | 10.7           |                | $T_{V}$  |
|                                                |                                                                                | EXTV <sub>CC</sub> Ramping Positive, V <sub>DRVSET</sub> = Float                                                          |   |                | 8.5            |                | ļ        |
|                                                |                                                                                | EXTV <sub>CC</sub> Ramping Positive, V <sub>DRVSET</sub> = 0V                                                             |   |                | 6.9            |                | V        |
|                                                | EXTV <sub>CC</sub> Hysteresis                                                  |                                                                                                                           |   |                | 12             |                | %        |
| V5                                             | V5 Regulation Voltage                                                          | 6V < V <sub>DRVCC</sub> < 10V                                                                                             |   | 4.8            | 5.0            | 5.2            | V        |
|                                                | V5 Load Regulation                                                             | I <sub>V5</sub> = 0mA to 20mA                                                                                             |   |                | 0.5            | 1              | %        |
| Current DACs                                   | · ·                                                                            |                                                                                                                           |   |                |                |                |          |
|                                                | V <sub>HIGH</sub> /V <sub>LOW</sub> IDAC Accuracy                              | MFR_IDAC_V <sub>LOW/HIGH</sub> = 0x40 or 0x7F                                                                             |   | -1             |                | 1              | %        |
|                                                | V <sub>HIGH</sub> /V <sub>LOW</sub> IDAC Program Range                         |                                                                                                                           |   | -64            |                | 63             | μA       |
|                                                | SETCUR IDAC Program Range                                                      |                                                                                                                           |   | 0              |                | 31             | μA       |
| LSB                                            | V <sub>HIGH</sub> /V <sub>LOW</sub> IDAC LSB<br>SETCUR IDAC LSB                |                                                                                                                           |   |                | 1              |                | μA<br>μA |
| Oscillator and                                 | Phase-Locked Loop                                                              |                                                                                                                           |   |                |                | _              |          |
| I <sub>FREQ</sub>                              | FREQ Pin Output Current                                                        |                                                                                                                           | • | 19             | 20             | 21             | μA       |
|                                                | Nominal Frequency                                                              | V <sub>SYNC</sub> = 0V, R <sub>FREQ</sub> = 51.1k                                                                         |   | 230            | 250            | 270            | kHz      |
| $f_{LOW}$                                      | Low Fixed Frequency                                                            | V <sub>SYNC</sub> = 0V, R <sub>FREQ</sub> = 27.4k                                                                         |   | 55             | 70             | 85             | kHz      |
| f <sub>HIGH</sub>                              | High Fixed Frequency                                                           | V <sub>SYNC</sub> = 0V, R <sub>FREQ</sub> = 105k                                                                          |   | 640            | 710            | 780            | kHz      |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , $V_{HIGH} = 48V$ , $V_{RUN} = 5V$ unless otherwise noted. (Note 2)

| SYMBOL                       | PARAMETER                                                                                          | CONDITIONS                                                                                                           |                                       | MIN      | TYP       | MAX  | UNITS |
|------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|-----------|------|-------|
|                              | Synchronizable Frequency                                                                           | SYNC = External Clock                                                                                                | •                                     | 60       |           | 750  | kHz   |
|                              | Spread Spectrum Frequency<br>Modulation Range                                                      | V <sub>SYNC</sub> = 5V, R <sub>FREQ</sub> = 51.1k, MFR_SSFM = 0x00                                                   |                                       | -12      |           | 12   | %     |
| $\theta_2 - \theta_1$        | Phase 2 Relative to Phase 1                                                                        |                                                                                                                      |                                       |          | 180       |      | Deg   |
| $\theta_3 - \theta_1$        | Phase 3 Relative to Phase 1                                                                        |                                                                                                                      |                                       |          | 60        |      | Deg   |
| $\theta_4 - \theta_1$        | Phase 4 Relative to Phase 1                                                                        |                                                                                                                      |                                       |          | 240       |      | Deg   |
| $\theta_5 - \theta_1$        | Phase 5 Relative to Phase 1                                                                        |                                                                                                                      |                                       |          | 120       |      | Deg   |
| $\theta_6 - \theta_1$        | Phase 6 Relative to Phase 1                                                                        |                                                                                                                      |                                       |          | 300       |      | Deg   |
| $\theta_{CLKOUT} - \theta_1$ | CLKOUT Phase to Phase 1                                                                            |                                                                                                                      |                                       |          | 30        |      | Deg   |
|                              | Clock Output High Voltage                                                                          | I <sub>LOAD</sub> = 0.5mA                                                                                            |                                       | V5 – 0.2 | V5        |      | V     |
|                              | Clock Output Low Voltage                                                                           | I <sub>LOAD</sub> = -0.5mA                                                                                           |                                       |          |           | 0.2  | V     |
|                              | SYNC Pin Input Threshold                                                                           | SYNC Pin Rising<br>SYNC Pin Falling                                                                                  |                                       | 2        |           | 1.1  | V     |
|                              | SYNC Pin Input Resistance                                                                          |                                                                                                                      |                                       |          | 100       |      | kΩ    |
| Power Good a                 | nd FAULT                                                                                           |                                                                                                                      | · · · · · · · · · · · · · · · · · · · |          |           |      |       |
|                              | PGOOD Voltage Low                                                                                  | I <sub>PG00D</sub> = 2mA                                                                                             |                                       |          | 0.1       | 0.3  | V     |
|                              | PGOOD Leakage Current                                                                              | V <sub>PGOOD</sub> = 5V                                                                                              |                                       |          |           | ±1   | μA    |
|                              | PGOOD Trip Level, VFB <sub>HIGH</sub> /VFB <sub>LOW</sub><br>With Respect to the Regulated Voltage | VFB <sub>HIGH</sub> /VFB <sub>LOW</sub> Ramping Negative<br>VFB <sub>HIGH</sub> /VFB <sub>LOW</sub> Ramping Positive |                                       |          | -10<br>10 |      | %     |
|                              | PGOOD Delay                                                                                        | PGOOD Pin High to Low                                                                                                |                                       |          | 40        |      | μs    |
|                              | FAULT Voltage Low                                                                                  | I <sub>FAULT</sub> = 2mA                                                                                             |                                       |          | 0.1       | 0.3  | V     |
|                              | FAULT Voltage Leakage Current                                                                      | V <sub>FAULT</sub> = 5V                                                                                              |                                       |          |           | ±1   | μA    |
|                              | FAULT Delay                                                                                        | FAULT Pin High to Low                                                                                                |                                       |          | 120       |      | μs    |
|                              | V <sub>LOW</sub> OV Comparator Threshold                                                           |                                                                                                                      |                                       | 1.15     | 1.2       | 1.25 | V     |
|                              | V <sub>LOW</sub> OV Comparator Hysteresis                                                          | V <sub>OVLOW</sub> > 1.2V                                                                                            |                                       |          | 5         |      | μA    |
|                              | V <sub>HIGH</sub> OV Comparator Threshold                                                          |                                                                                                                      |                                       | 1.15     | 1.2       | 1.25 | V     |
|                              | V <sub>HIGH</sub> OV Comparator Hysteresis                                                         | V <sub>OVHIGH</sub> > 1.2V                                                                                           |                                       |          | 5         |      | μA    |
|                              | V <sub>HIGH</sub> UV Comparator Threshold                                                          |                                                                                                                      |                                       | 1.15     | 1.2       | 1.25 | V     |
|                              | V <sub>HIGH</sub> UV Comparator Hysteresis                                                         | V <sub>UVHIGH</sub> < 1.2V                                                                                           |                                       |          | 5         |      | μA    |
| <b>PWM Outputs</b>           |                                                                                                    |                                                                                                                      |                                       |          |           |      |       |
|                              | PWM Output High Voltage                                                                            | I <sub>LOAD</sub> = 0.5mA                                                                                            | •                                     | V5 – 0.5 |           |      | V     |
|                              | PWM Output Low Voltage                                                                             | $I_{LOAD} = -0.5 \text{mA}$                                                                                          | •                                     |          |           | 0.5  | V     |
|                              | PWM Output Current in Hi-Z State                                                                   |                                                                                                                      |                                       |          |           | ±5   | μA    |
| DIGITAL I/O: (               | CSB, SCLK, SDI, SDO                                                                                |                                                                                                                      | Ì                                     |          |           |      |       |
| $V_{IL}$                     | Digital Input Low Voltage                                                                          | Pins CSB, SCLK, SDI                                                                                                  |                                       |          |           | 0.5  | V     |
| V <sub>IH</sub>              | Digital Input High Voltage                                                                         | Pins CSB, SCLK, SDI                                                                                                  |                                       | 1.8      |           |      | V     |
| $V_{OL}$                     | Digital Output Voltage Low                                                                         | Pin SDO, Sinking 1mA                                                                                                 |                                       |          |           | 0.3  | V     |
| R <sub>CSB</sub>             | CSB Pin Pull-Up Resistor                                                                           |                                                                                                                      |                                       |          | 300       |      | kΩ    |
| R <sub>SCLK</sub>            | SCLK Pin Pull-Down Resistor                                                                        |                                                                                                                      |                                       |          | 300       |      | kΩ    |
| R <sub>SDI</sub>             | SDI Pin Pull-Down Resistor                                                                         |                                                                                                                      |                                       |          | 300       |      | kΩ    |

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25$ °C, $V_{HIGH} = 48V$ , $V_{RUN} = 5V$ unless otherwise noted. (Note 2)

| SYMBOL                                                                            | PARAMETER              | CONDITIONS |  | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------------------------------------|------------------------|------------|--|-----|-----|-----|-------|
| SPI Interface Timing Characteristics (Refer to Timing Diagram in Figure 9 and 10) |                        |            |  |     |     |     |       |
| t <sub>CKH</sub>                                                                  | SCLK High Time         |            |  | 45  |     |     | ns    |
| t <sub>CSS</sub>                                                                  | CSB Setup Time         |            |  | 40  |     |     | ns    |
| t <sub>CSH</sub>                                                                  | CSB High Time          |            |  | 60  |     |     | ns    |
| t <sub>CS</sub>                                                                   | SDI to SCLK Setup Time |            |  | 40  |     |     | ns    |
| t <sub>CH</sub>                                                                   | SDI to SCLK Hold Time  |            |  | 20  |     |     | ns    |
| t <sub>DO</sub>                                                                   | SCLK to SDO Time       |            |  | 90  |     |     | ns    |
| t <sub>C%</sub>                                                                   | SCLK Duty Cycle        |            |  | 45  | 50  | 55  | %     |
| f <sub>SCLK(MAX)</sub>                                                            | Maximum SCLK Frequency |            |  | 5   |     |     | MHz   |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC7871 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC7871E is guaranteed to meet performance specifications from 0°C to 85°C junction temperature. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7871I is guaranteed over the -40°C to 125°C operating junction temperature range. The LTC7871J is guaranteed over the -40°C to 150°C operating junction temperature range. High

junction temperature degrades operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

$$T_J = T_A + (P_D \bullet 17^{\circ}C/W)$$

**Note 4:** The LTC7871 is tested in a feedback loop that servos  $V_{ITHHIGH}$  and  $V_{ITHLOW}$  to a specified voltage and measures the resultant VFB<sub>HIGH</sub>, VFB<sub>LOW</sub>, respectively.

Note 5: Dynamic supply current may be higher due to the loading current at  $\text{DRV}_{\text{CC}}$  linear regulator.

## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.



















## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted.



















## PIN FUNCTIONS

**RUN (Pin 27):** Enable Control Input. A voltage above 1.22V turns on the IC. There is a 2µA pull-up current on this pin. Once the RUN pin rises above the 1.22V threshold, the pull-up current increases to 6µA.

**VFB<sub>HIGH</sub> (Pin 7):** V<sub>HIGH</sub> Voltage Sensing Error Amplifier Noninverting Input.

**VFB<sub>LOW</sub>** (**Pin 3**): V<sub>LOW</sub> Voltage Sensing Error Amplifier Inverting Input.

ITH<sub>HIGH</sub>/ITH<sub>LOW</sub> (Pins 6 and 4): Current Control Threshold and Error Amplifier Compensation Point. The current comparator's threshold varies with the ITH control voltage.

**SS (Pin 1):** Soft-Start Input. The voltage ramp rate at this pin sets the voltage ramp rate of the regulated voltage. A capacitor to ground accomplishes soft-start. This pin has a 1µA pull-up current.

**MODE (Pin 51):** Mode Set Pin. Tying this pin to SGND enables forced continuous mode in buck or boost modes. Floating this pin results in burst mode in buck mode and discontinuous mode in boost mode. Tying this pin to V5 enables discontinuous mode in buck or boost modes. The input impedance of this pin is  $90k\Omega$ .

**SYNC (Pin 52):** Switching Frequency Synchronization or Spread Spectrum Set Pin. Applying an external clock between 60kHz to 750kHz to this pin causes the switching frequency to synchronize to the clock signal. If SYNC is low, a resistor from the FREQ pin to SGND sets the switching frequency. Tying this pin to V5 allows switching frequency spread spectrum. This pin has a  $250k\Omega$  internal resistor to ground.

**FREQ (Pin 53):** Frequency Set Pin. A resistor between this pin and SGND sets the switching frequency. This pin sources 20µA current.

**DRVSET (Pin 44):** The voltage setting on this pin programs the DRV<sub>CC</sub> output voltage. There are two internal resistors,  $200k\Omega$  and  $160k\Omega$ , connecting this pin to the V5 and SGND, respectively.

**CLKOUT (Pin 50):** Clock Output Pin. Use this pin to synchronize multiple LTC7871 ICs. Signal swing is from V5 to ground.

**V5 (Pin 9):** Internal 5V Regulator Output. The control circuits are powered from this voltage. Bypass this pin to SGND with a minimum of  $4.7\mu F$  low ESR tantalum or ceramic capacitor.

**DRV**<sub>CC</sub> (**Pin 46**): Gate Driver Current Supply LDO Output. The voltage on this pin can be set to 5V, 8V, or 10V by the DRVSET pin. Bypass this pin to ground plane with a minimum of  $4.7\mu\text{F}$  low ESR tantalum or ceramic capacitor.

**EXTV**<sub>CC</sub> (**Pin 42**): External Power Input to an Internal LDO Connected to DRV<sub>CC</sub>. This LDO supplies DRV<sub>CC</sub> power, bypassing the internal LDO powered from  $V_{HIGH}$ , whenever EXTV<sub>CC</sub> is higher than its switchover threshold. Do not exceed 60V on this pin.

**ILIM (Pin 49):** Current Comparator Sense Voltage Limit Selection Pin. The input impedance of this pin is  $100k\Omega$ .

SNSD1+/SNSD2+/SNSD3+/SNSD4+/SNSD5+/SNSD6+ (Pins 19, 20, 25, 56, 61, and 62): DC Positive Current Sense Comparator Inputs. These inputs amplify the DC portion of the current signal to the IC's current comparators and current sense amplifiers.

SNS1<sup>-</sup>/SNS2<sup>-</sup>/SNS3<sup>-</sup>/SNS4<sup>-</sup>/SNS5<sup>-</sup>/SNS6<sup>-</sup> (Pins 18, 21, 24, 57, 60, and 63): Negative Current Sense Comparator Inputs. The negative input of the current comparator is normally connected to the  $V_{LOW}$ .

SNSA1\*/SNSA2\*/SNSA3\*/SNSA4\*/SNSA5\*/SNSA6\* (Pins 17, 22, 23, 58, 59, and 64): AC Positive Current Sense Comparator Inputs. These inputs amplify the AC portion of the current signal to the IC's current comparator.

**V<sub>HIGH</sub>** (**Pin 48**): Main  $V_{HIGH}$  Supply. Bypass this pin to ground with a capacitor (0.1 $\mu$ F to 1 $\mu$ F).

**FAULT (Pin 35):** Fault Indicator Output. Open-drain output that pulls to ground during a fault condition.

**PGOOD (Pin 30):** Power Good Indictor Output for the Regulated  $V_{HIGH}/V_{LOW}$ . Open drain logic out that is pulled to ground when the regulated  $V_{HIGH}/V_{LOW}$  exceeds  $\pm 10\%$  regulation window, after the internal  $40\mu S$  power bad mask timer expires.

## PIN FUNCTIONS

**UV<sub>HIGH</sub>** (**Pin 14**):  $V_{HIGH}$  Undervoltage Threshold Set Pin. A resistor divider from  $V_{HIGH}$  is needed to set this threshold. When the voltage on this pin falls below the 1.2V trip point, a  $5\mu A$  current is sunk in to the pin to provide externally adjustable hysteresis.

 $OV_{HIGH}$  (Pin 13): V<sub>HIGH</sub> Overvoltage Threshold Set Pin. A resistor divider from V<sub>HIGH</sub> is needed to set this threshold. When the voltage on this pin rises past the 1.2V trip point, a 5μA current is sourced out of the pin to provide externally adjustable hysteresis.

 $OV_{LOW}$  (Pin 15):  $V_{LOW}$  Overvoltage Threshold Set Pin. A resistor divider from  $V_{LOW}$  is needed to set this threshold. When the voltage on this pin rises past the 1.2V trip point, a 5µA current is sourced out of the pin to provide externally adjustable hysteresis.

**BUCK (Pin 54):** The voltage on this pin determines if the IC is regulating the  $V_{LOW}$  or  $V_{HIGH}$  voltage/current. Float or tie this pin to V5 for buck mode operation. Ground this pin for boost mode operation.

**IMON (Pin 10):** Current Monitor Pin. The voltage on this pin is directly proportional to the average inductor currents of all 6 channels. 1.25V on this pin indicates zero average inductor current per phase.

**SETCUR (Pin 11):** This pin sets the maximum average inductor current in buck or boost mode. This pin sources 16µA current and it is programmable by the SPI interface.

**PWM1**, **PWM2**, **PWM3**, **PWM4**, **PWM5**, **PWM6** (**Pins 29**, **31**, **32**, **33**, **34**, **and 36**): (Top) Gate Signal Output. This signal goes to the PWM or top gate input of the external gate driver or integrated driver MOSFET. This is a three-state compatible output.

**PWMEN (Pin 28):** Enable Pin for External Gate Drivers. Open drain logic that is pulled to ground when the LTC7871 shut downs the external gate drivers. When this pin is low, all the PWM pin outputs are high impedance.

CSB, SDO, SDI, SCLK (Pins 37, 38, 39 and 40): 4-Wire Serial Peripheral Interface (SPI). Active low chip select (CSB), serial clock (SCLK) and serial data in (SDI) are digital Inputs. Serial data out (SDO) is an open-drain NMOS output pin. SDO requires an external pull-up resistor. Refer to the Serial Port section for more details.

NC (Pins 2, 8, 12, 26, 41, 43, 47, and 55): No Connect Pins.

**SGND** (Pins 5, 16, 45 and Exposed Pad): Ground. Must be soldered to PCB ground for rated thermal performance. Connect this pin closely to negative terminal of  $V_{HIGH}$ , DRV<sub>CC</sub>, V5 bypass capacitors. All small signal components and compensation components should connect here.

# **BLOCK DIAGRAM** Functional Diagram Shows Two Channels Only.



#### **Main Control Loop**

The LTC7871 is a bidirectional, constant-frequency, current mode buck or boost switching regulator controller with six channels operating equally out of phase. The LTC7871 is capable of delivering power from V<sub>HIGH</sub> to V<sub>LOW</sub> as well as from V<sub>LOW</sub> back to V<sub>HIGH</sub>. When power is delivered from  $V_{HIGH}$  to  $V_{IOW}$ , the LTC7871 operates as a peak-current mode constant-frequency buck regulator; and when power delivery is reversed, it operates as a valley current mode constant-frequency boost regulator. Four control loops, two for current and two for voltage. allow control of voltage or bidirectional current on either V<sub>HIGH</sub> or V<sub>I OW</sub>. The LTC7871 uses an ADI proprietary current sensing, current mode architecture. During normal buck mode operation, the top MOSFET is turned on every cycle when the oscillator sets the RS latch, and turned off when the main current comparator, I<sub>CMP</sub>, resets the RS latch. The peak inductor current at which I<sub>CMP</sub> resets the RS latch is controlled by the voltage on the ITH pin, which is the output of the error amplifier, EA. The error amplifier receives the feedback signal and compares it to the internal 1.2V reference. When the load current increases, it causes a slight change in the feedback pin voltage relative to the 1.2V reference, which in turn causes the ITH voltage to change until the inductor's average current equals the new load current. After the top MOSFET has turned off, the bottom synchronous MOSFET is turned on until the beginning of the next cycle.

In either buck or boost mode, the two current control loops always monitor the maximum average inductor current. When it increases above the thresholds, the current loops will take over the ITH pin control from the voltage loop. As a result, the maximum average inductor current is limited.

The main control loop is shut down by pulling the RUN pin low. Releasing the RUN pin allows an internal  $2\mu A$  current source to pull it up. When the RUN pin reaches 1.22V, the IC is powered up and the pull-up current increases to  $6\mu A$ . When the RUN pin is low, all functions are kept in a controlled shutdown state.

### Current Sensing with Low DCR or R<sub>SENSE</sub>

The LTC7871 employs a unique architecture to enhance the signal-to-noise ratio with low current sense offsets. This enables it to operate with a small current sense signal from a very low value inductor DCR to improve power efficiency, and reduce jitter due to switching noise which could corrupt the signal. Each channel has two positive current sense pins, SNSD+ and SNSA+, which share the negative current sense pin SNS-. These sense pins acquire signals and process them internally to provide the response equivalent to a DCR sense signal that has a 14dB (5 times) signal-to-noise ratio. Accordingly, the current limit threshold is still a function of the inductor peak-current and its DCR value and can be accurately set from 10mV to 50mV in 10mV steps with the ILIM pin.

#### DRV<sub>CC</sub>/EXTV<sub>CC</sub>/V5 Power

Power for the external top and bottom MOSFET drivers is derived from the DRV<sub>CC</sub> pin. The DRV<sub>CC</sub> voltage can be set to 5V, 8V, or 10V using the DRVSET pin. When the EXTV<sub>CC</sub> pin is left open or tied to a voltage less than the switchover voltage programmed by the DRVSET pin, an internal linear regulator supplies DRV<sub>CC</sub> power from V<sub>HIGH</sub>. When EXTV<sub>CC</sub> is taken above the switchover voltage, the internal regulator between  $V_{HIGH}$  and DRV<sub>CC</sub> is turned off, and a second internal regulator is turned on between EXTV<sub>CC</sub> and DRV<sub>CC</sub>. Each top MOSFET driver is biased from a floating bootstrap capacitor, which normally recharges during each off cycle through an external diode when the top MOSFET turns off. If the input voltage,  $V_{HIGH}$ , decreases to a voltage close to  $V_{LOW}$ , the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector detects this and forces the top MOSFET off for about one-twelfth of the clock period plus 160ns every fifth cycle to allow the bootstrap capacitor to recharge.

Most of the internal circuitry is powered from the V5 rail that is generated by an internal linear regulator from DRV<sub>CC</sub>. The V5 pin needs to be bypassed with a minimum  $4.7\mu F$  external capacitor to SGND. This pin provides a 5V output that can supply up to 20mA of current. See the Applications Information section for more details.

## Soft-Start (Buck Mode)

By default, the start-up of the  $V_{LOW}$  voltage is normally controlled by an internal soft-start ramp. The internal soft-start ramp represents a noninverting input to the error amplifier. The VFB<sub>LOW</sub> pin is regulated to the lowest of the error amplifier's three noninverting inputs (the internal soft-start ramp, the SS pin or the internal 1.2V reference). As the ramp voltage rises from 0V to 1.2V over approximately 1ms, the  $V_{LOW}$  voltage rises smoothly from its prebiased value to its final set value. Certain applications can require the start-up of the converter into a non-zero load voltage, where residual charge is stored on the  $V_{LOW}$  capacitor at the onset of converter switching. In order to prevent the  $V_{LOW}$  from discharging under these conditions, the top and bottom MOSFETs are disabled until soft-start is greater than VFB<sub>LOW</sub>.

#### Soft-Start (Boost Mode)

The same internal soft-start capacitor and external softstart capacitor are also active if the controller starts with boost mode of operation. The error amplifier for boost mode also tries to regulate to the lowest reference during start-up. However, the topology of the boost converter limits the effectiveness of this soft-start mechanism until the boost output voltage reaches its input voltage level. Therefore, it is recommended that the controller starts in buck mode of operation.

#### Shutdown and Start-Up (RUN and SS Pins)

The LTC7871 can be shut down using the RUN pin. Pulling the RUN pin below 1.22V shuts down the main control loop for the controller and most internal circuits, including the DRV<sub>CC</sub> and V5 regulators. Releasing the RUN pin allows an internal 2 $\mu$ A current to pull up the pin and enable the controller. Alternatively, the RUN pin may be externally pulled up or driven directly by logic. Be careful not to exceed the absolute maximum rating of 6V on this pin. The start-up of the controller's V<sub>LOW</sub> voltage is controlled by the voltage on the SS pin. When the voltage on the SS pin is less than the 1.2V internal reference, the LTC7871 regulates the VFB<sub>LOW</sub> voltage to the SS pin voltage instead of the 1.2V reference. This allows the SS

pin to be used to program a soft-start by connecting an external capacitor from the SS pin to SGND. An internal  $1\mu A$  pull-up current charges this capacitor, creating a voltage ramp on the SS pin. As the SS voltage rises linearly from 0V to 1.2V (and beyond), the  $V_{LOW}$  voltage rises smoothly from zero to its final value. When the RUN pin is pulled low to disable the controller, or when V5 drops below its undervoltage lockout threshold, the SS pin is pulled low by an internal MOSFET. When in undervoltage lockout, the controller is disabled and the external MOSFETs are held off. External circuitry can be added to discharge the soft-start capacitor during fault conditions to ensure a soft-start when the faults are cleared.

## Frequency Selection, Spread Spectrum, and Phase-Locked Loop (FREQ and SYNC Pins)

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage.

If the SYNC pin is tied to SGND, the FREQ pin can be used to program the controller's operating frequency from 67kHz to 725kHz. There is a precision  $20\mu\text{A}$  current flowing out of the FREQ pin so that the user can program the controller's switching frequency with a single resistor to SGND. A curve is provided later in the Applications Information section showing the relationship between the voltage on the FREQ pin and switching frequency (Figure 7).

Switching regulators can be particularly troublesome for applications when electromagnetic interface (EMI) is a concern. To improve EMI, the LTC7871 can operate in spread spectrum mode, which is enabled by tying the SYNC pin to V5. This feature varies the switching frequency at low frequency rate (switching frequency/512, by default) with a triangular frequency modulation of ±12%. For example, if the LTC7871's frequency is programmed to switch at 200kHz, enabling spread spectrum will modulate the frequency between 176kHz and 224kHz at a 0.4kHz rate. These spread spectrum parameters are programmed by the MFR\_SSFM register.

A phase-locked loop (PLL) is available on the LTC7871 to synchronize the internal oscillator to an external clock source that is connected to the SYNC pin. The PLL loop filter network is integrated inside the LTC7871. The phase locked loop is capable of locking to any frequency within the range of 60kHz to 750kHz. The frequency setting resistor should always be present to set the controller's initial switching frequency before locking to the external clock. The controller operates in the user selected mode when it is synchronized.

#### **Undervoltage Lockout**

The LTC7871 has two functions that help protect the controller in case of undervoltage conditions. Two precision UVLO comparators constantly monitor the V5 and DRV $_{\rm CC}$  voltages to ensure that adequate voltages are present. The switching action is stopped when V5 or DRV $_{\rm CC}$  is below the undervoltage lockout threshold. To prevent oscillation when there is a disturbance on the V5 or DRV $_{\rm CC}$ , the UVLO comparators have precision hysteresis.

Another way to detect an undervoltage condition is to monitor the  $V_{HIGH}$  supply. Because the RUN pin has a precision turn-on reference of 1.22V, one can use a resistor divider to  $V_{HIGH}$  to turn on the IC when  $V_{HIGH}$  is high enough. An extra  $4\mu A$  of current flows out of the RUN pin once the RUN pin voltage passes 1.22V. The RUN comparator itself has about 80mV of hysteresis. Additional hysteresis for the RUN comparator can be programmed by adjusting the values of the resistive divider. For accurate  $V_{HIGH}$  undervoltage detection,  $V_{HIGH}$  needs to be higher than 5V.

## Fault Flag (FAULT, OV<sub>HIGH</sub>, OV<sub>LOW</sub> and UV<sub>HIGH</sub> Pins)

The FAULT pin is connected to the open-drain of an internal N-channel MOSFET. It can be pulled high with an external resistor connected to a voltage up to 6V, such as V5 or an external bias voltage. The FAULT pin is pulled low when at least one of the following conditions is met:

- a. The RUN pin is below its turn on threshold.
- b. When V5 or DRV<sub>CC</sub> is below its UVLO threshold.
- c. Any of the three OV/UV comparators has been tripped.

- d. During a startup sequence until the SS pin charges up past 1.2V.
- e. When any channel is in overcurrent fault status.
- f. When the IC is over temperature.

The  $OV_{LOW}$  and  $OV_{HIGH}$  thresholds are set using an external resistor divider off  $V_{LOW}$  and  $V_{HIGH}$ , respectively. When the voltage at the pin exceeds the comparator threshold of 1.2V, a  $5\mu A$  hysteresis current is sourced out of the respective pin and the  $\overline{FAULT}$  signal goes low after a 120 $\mu$ s delay. The  $UV_{HIGH}$  threshold is also set using an external resistor divider off  $V_{HIGH}$ . When the voltage at the pin falls below the comparator threshold of 1.2V, a  $5\mu A$  hysteresis current is sunk into the  $UV_{HIGH}$  pin and the  $\overline{FAULT}$  signal goes low after a 120 $\mu$ s delay. The amount of hysteresis can be adjusted by changing the total impedance of the resistor divider, while the resistor ratio sets the UV/OV trip point.

Besides flagging the  $\overline{\text{FAULT}}$  pin, the UV/OV comparators also affect the operation of the controller, as shown in Table 1. When the OV<sub>LOW</sub> comparator crosses its 1.2V threshold:

- a. In buck mode, the controller stops switching.
- b. In boost mode, the controller continues to switch.
- c. ITH and SS are unaffected in both buck and boost modes. Whenever a fault is detected, discharge the SS pin as needed externally.

When the  $OV_{HIGH}$  comparator crosses its 1st threshold of 1.2V:

- a. The controller stops switching in both buck and boost modes.
- b. ITH and SS are unaffected in both buck and boost modes. Whenever a fault is detected, discharge the SS pin as needed externally.

When the  $OV_{HIGH}$  comparator crosses its 2nd threshold of 2.4V:

a. The controller stops switching in both buck and boost modes.

- b. Both ITH and IMON pins are driven into high impedance. This feature allows the users to isolate one LTC7871 from a multiphase system in case a fault is detected on one particular IC.
- c. The SS pin is unaffected.

When the UV<sub>HIGH</sub> comparator crosses its 1.2V threshold:

- a. In buck mode, the controller stops switching after a 120µs delay, and the SS pin pulls to SGND.
- b. In boost mode, the controller continues to switch. The SS pin is unaffected.
- c. ITH is unaffected in both buck and boost modes.

Table 1. OV/UV Faults

| FAULT                   | MODE  | SWITCHING | ITH PINS  | IMON      | SS            |
|-------------------------|-------|-----------|-----------|-----------|---------------|
| 0V <sub>LOW</sub> 1.2V  | Buck  | Stops     | No Effect | No Effect | No Effect     |
| Threshold               | Boost | Continues | No Effect | No Effect | No Effect     |
| OV <sub>HIGH</sub> 1.2V | Buck  | Stops     | No Effect | No Effect | No Effect     |
| Threshold               | Boost | Stops     | No Effect | No Effect | No Effect     |
| OV <sub>HIGH</sub> 2.4V | Buck  | Stops     | Hi-Z      | Hi-Z      | No Effect     |
| Threshold               | Boost | Stops     | Hi-Z      | Hi-Z      | No Effect     |
| UV <sub>HIGH</sub> 1.2V | Buck  | Stops     | No Effect | No Effect | Pulls to SGND |
| Threshold               | Boost | Continues | No Effect | No Effect | No Effect     |

# Current Monitoring and Regulation (IMON, SETCUR Pins)

The inductor current can be sensed using either its DCR or a R<sub>SENSE</sub> resistor. The current monitoring pin, IMON, outputs a voltage that is proportional to the average inductor current of the six channels sensed by the LTC7871. The operational range of IMON is 0.4V to 2.5V. When the average inductor current is zero, the IMON pin voltage rests at 1.25V. As the inductor current increases in buck mode, the IMON voltage proportionally increases; As the inductor current increases in boost mode, the IMON voltage proportionally decreases. Use the following equation to calculate the voltages on IMON:

$$V_{IMON} = V_{ZERO} + \frac{K \cdot I_{L(ALL)} \cdot R_{SENSE}}{6}; \text{ Buck Mode}$$

$$V_{IMON} = V_{ZERO} - \frac{K \cdot I_{L(ALL)} \cdot R_{SENSE}}{6}; \text{ Boost Mode}$$

where:

 $V_{ZERO}$  is the IMON voltage when average output current is zero;  $V_{ZERO} = 1.25 V$  typically

K = 40 if the ILIM voltage is 0V or 1/4  $V_{V5}$ 

K = 20 if the ILIM voltage is float, 3/4  $V_{V5}$  or  $V_{V5}$ 

 $I_{L(ALL)}$  is the total average inductor current including all six channels

R<sub>SENSE</sub> is the current sensing resistor value.

An external voltage can be applied to the SETCUR pin to regulate the maximum average inductor current. The SETCUR pin voltage should be set as:

$$V_{SETCUR} = \frac{K \cdot I_{L(MAX)} \cdot R_{SENSE}}{6}$$

where:

 $I_{L(MAX)}$  is the maximum total average inductor current including all six channels

The SETCURP and SETCURN are internally generated voltages based on the SETCUR pin:

$$SETCURP = 1.25V + V_{SETCUR}$$

$$SETCURN = |1.25V - V_{SETCUR}|$$

SETCURP, SETCURN, and IMON are the three inputs to the current regulation loop error amplifier with SETCURP and SETCURN acting as the reference. When the IMON pin voltage approaches SETCURP or SETCURN, the ITH pin control is taken over by the current loop error amplifier from the voltage loop error amplifier.

In either buck or boost mode, both the maximum positive average current and the maximum negative average current are regulated. There is a 16µA current flowing out of the SETCUR pin so that a single resistor to SGND can set both the positive average current loop and negative average current loop. The sourcing current from the SETCUR pin is programmable through the SPI interface. For battery charging applications, SETCUR can be programmed dynamically on-the-fly to set the charging currents to the batteries in either buck or boost mode. SETCUR can be used at start-up to limit the in-rush current in both buck mode and boost mode.

To defeat the average current programming operation, tie the SETCUR pin to V5 or voltage higher than 1.25V.

#### **Buck and Boost Modes (BUCK Pin)**

The LTC7871 can be dynamically and seamlessly switched from buck mode to boost mode and vice versa via the BUCK pin. Tie this pin to V5 to select buck mode and to ground to select boost mode operation. This pin has an internal pull up resistor that defaults to buck mode if left floating. There are two separate error amplifiers for V<sub>HIGH</sub> or V<sub>LOW</sub> regulation. Having two error amplifiers allows fine tuning of the loop compensation for the buck and boost modes independently to optimize transient response. When buck mode is selected, the corresponding error amplifier is enabled, and ITH<sub>LOW</sub> voltage controls the peak inductor current. The other error amplifier is disabled and ITH<sub>HIGH</sub> is parked at its zero current level. In boost mode, ITH<sub>HIGH</sub> is enabled while ITH<sub>LOW</sub> is parked at its zero current level. During a buck to boost or a boost to buck transition, the internal soft-start is reset. Resetting soft-start and parking the ITH pin at the zero current level ensures a smooth transition to the newly selected mode. Refer to Table 2 for a summary.

To further minimize any transients, SETCUR can be programmed to zero current level before switching between boost and buck modes.

Table 2. ITH PIN Parking Conditions

| Pin                 | Mode                    | When Parked          | Comments                                                                 |
|---------------------|-------------------------|----------------------|--------------------------------------------------------------------------|
| ITU                 | Buck                    | Normal<br>Operation  | OV <sub>HIGH</sub> 2.4V Threshold Overrides Park                         |
| ITH <sub>HIGH</sub> | Boost Prebiased Turn-on |                      | OV <sub>HIGH</sub> 2.4V Threshold Overrides Park                         |
| ITU                 | Buck                    | Prebiased<br>Turn-on | OV <sub>HIGH</sub> 2.4V Threshold and OV <sub>LOW</sub><br>Override Park |
| ITH <sub>LOW</sub>  | Boost                   | Normal<br>Operation  | OV <sub>HIGH</sub> 2.4V Threshold Overrides Park                         |

#### Power Good (PGOOD Pin)

When the regulated VFB $_{LOW}$ /VFB $_{HIGH}$  voltage is not within  $\pm 10\%$  of the 1.2V reference voltage, the PGOOD pin is pulled low. The PGOOD pin is also pulled low when the RUN pin is below 1.2V or when the LTC7871 is in the soft-start or UVLO. The PGOOD pin will flag power good

immediately when the regulated VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> voltage is within  $\pm 10\%$  of the reference window. However, there is an internal 40µs power bad mask when regulated VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> voltage goes out of the  $\pm 10\%$  window. The PGOOD pin is allowed to be pulled up by an external resistor to sources of up to 6V.

### Programmable V<sub>HIGH</sub>, V<sub>LOW</sub> Margining

As shown in the Figure 1, the LTC7871 has a SPI controlled 7-bit D/A converter current source. Through the SPI interface, the LTC7871 receives a 7-bit DAC code and converts this value to a bidirectional analog output current. The current is connected to the VFB $_{\rm LOW}$  pin in buck mode or the VFB $_{\rm HIGH}$  pin in boost mode. By connecting the DAC current to the feedback node of a voltage regulator, in buck mode,  $\rm V_{LOW}$  voltage is programmed with the equation:

$$V_{LOW} = 1.2V \bullet (1 + R_B/R_A) - I_{DAC} \bullet R_B$$

In boost mode,  $V_{HIGH}$  voltage is programmed with the equation:

$$V_{HIGH} = 1.2V \cdot (1 + R_D/R_C) - I_{DAC} \cdot R_D$$

There are two different registers for  $V_{LOW}$  and  $V_{HIGH}$  programming, MFR\_IDAC\_VLOW and MFR\_IDAC\_VHIGH. The current DAC selects the register value based on the buck or boost mode. The current DAC's LSB is 1µA. The MSB determines the current direction. When MSB is 0, IDAC is sourcing current (reducing  $V_{LOW}$  or  $V_{HIGH}$ ), which is positive current flowing out of the feedback pin. When MSB is 1, IDAC is sinking current (increasing  $V_{LOW}$  or  $V_{HIGH}$ ), which is negative current flowing into the feedback pin.



Figure 1. Current DAC for VIOW/VHIGH Programming

## Buck Mode Light Load Current Operation (DCM/CCM/ Burst Mode Operation)

In buck mode, the LTC7871 can be enabled to enter discontinuous conduction mode (DCM), forced continuous conduction mode (CCM), or Burst Mode operation. To select forced continuous operation, tie the MODE pin to SGND. To select discontinuous conduction mode of operation, tie the MODE pin to V5. To select Burst Mode operation, float the MODE pin.

In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the  $ITH_{LOW}$  pin, just as in normal operation. In this mode, the efficiency at light loads is lower than in DCM operation. However, continuous mode has the advantages of lower output ripple and less interference with audio circuitry.

When the LTC7871 is enabled for Burst Mode operation, the peak current in the inductor is set to approximately one-third of the maximum sense voltage even though the voltage on the  $ITH_{LOW}$  pin indicates a lower value. If the average inductor current is higher than the load current, the error amplifier, EA, will decrease the voltage on the  $ITH_{LOW}$  pin. When the  $ITH_{LOW}$  voltage drops below 1.1V, the internal sleep signal goes high (enabling sleep mode) and both external MOSFETs are turned off.

In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the sleep signal goes low, and the controller resumes normal operation by turning on the top external MOSFET on the next cycle of the internal oscillator. When a controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator ( $I_{REV}$ ) turns off the bottom external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous conduction mode.

When the MODE pin is connected to V5, the LTC7871 operates in discontinuous conduction mode at light loads.

At very light loads, the current comparator, I<sub>CMP</sub>, may remain tripped for several cycles and force the external top MOSFET to stay off for the same number of cycles (i.e., skipping-pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation.

#### **Boost Mode Light Load Current Operation (DCM/CCM)**

In boost mode, the LTC7871 can be enabled to enter constant-frequency discontinuous conduction mode or forced continuous conduction mode. To select forced continuous operation, tie the MODE pin to SGND. To select discontinuous conduction mode of operation, tie the MODE pin to V5 or float it. In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The inductor current valley is determined by the voltage on the ITH<sub>HIGH</sub> pin, just as in normal operation. In this mode, the efficiency at light loads is lower. However, continuous mode has the advantage of lower output ripple.

When the MODE pin is connected to V5 or floated, the LTC7871 operates in discontinuous conduction mode at light loads. At very light loads, the current comparator, I<sub>CMP</sub>, may remain tripped for several cycles and force the external top MOSFET to stay off for the same number of cycles (i.e., skipping-pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference. It provides higher low current efficiency than forced continuous mode.

The LTC7871 operation mode is summarized in Table 3.

Table 3. Operation Mode

| MODE Pin | Buck Operation Mode  | Boost Operation Mode |
|----------|----------------------|----------------------|
| 0V       | CCM                  | CCM                  |
| Float    | Burst Mode Operation | DCM                  |
| $V_{V5}$ | DCM                  | DCM                  |

#### Overcurrent Fault Monitor (OCFT and NOCFT)

Besides the peak/valley current comparator and the maximum average current regulation loops, the LTC7871 has an additional overcurrent fault comparator to monitor the voltage difference between the SNSD+ and SNS- pins. If one channel's  $(V_{SNSD}^+ - V_{SNS}^-)$  is larger than overcurrent fault threshold (OCFT) or less than the negative overcurrent threshold (NOCFT) as shown in the Table 4, all six channels stop switching and all PWM pins are Hi-Z. The OCFT and NOCFT status can be obtained through the SPI interface by the MFR\_OC\_FAULT and MFR\_NOC\_FAULT registers.

Table 4. OCFT and NOCFT Threshold  $(V_{SNSD}^+ - V_{SNS}^-)$ 

| ILIM Pin<br>Voltage | OCFT<br>Threshold | NOCFT<br>Threshold | Hysteresis |
|---------------------|-------------------|--------------------|------------|
| 0V                  | 37.5mV            | −37.5mV            | 25mV       |
| 1/4 V <sub>V5</sub> | 50mV              | –50mV              | 31mV       |
| Float               | 62.5mV            | −62.5mV            | 31mV       |
| 3/4 V <sub>V5</sub> | 75mV              | -75mV              | 31mV       |
| V <sub>V5</sub>     | 87.5mV            | −87.5mV            | 31mV       |

#### **PWM and PWMEN Pins**

The PWM pins are three-state compatible outputs, designed to drive power stages such as power blocks, DrMOS, and drivers with MOSFETs, none of which represents a heavy capacitive load. An external resistor divider may be used to set the PWM voltage to mid-rail while the PWM is in the high impedance state.

The PWMEN pin is an open-drain output pin. It should be pulled up by an external resistor to V5 when the controller starts switching. During any fault status, the LTC7871 pulls down the PWMEN pin to disable the external MOSFET driver.

The LTC7871's PWMEN pin is used to communicate the controller's status with the external MOSFET drivers or other LTC7871s. When the LTC7871 releases the PWMEN pin but finds it is still pulled down externally, the LTC7871 will keep all the PWM pins in Hi-Z status.

#### **Multiphase Operation**

For output loads that demand high current, multiple LTC7871s can be daisy chained to run out of phase to provide more output current without increasing input and output voltage ripple. The SYNC pin allows the LTC7871 to synchronize to the CLKOUT signal of another LTC7871. The CLKOUT signal can be connected to the SYNC pin of the following LTC7871 stage to line up both the frequency and the phase of the entire system. When paralleling multiple ICs, please be aware of the input impedance of pins connected to the same node.

#### Thermal Shutdown

The LTC7871 has a temperature sensor integrated on the IC, to sense the die temperature. When the die temperature exceeds 180°C, all switching actions stop, and all PWM pins become Hi-Z, thus turning off all external MOSFETs. At the same time, all the channels are disconnected from the IMON pins, and the SS and ITH<sub>HIGH</sub>/ITH<sub>LOW</sub> pins continue to function normally, so as not to interfere with other LTC7871 chips that may reference the common pins. When the temperature drops 15°C below the trip threshold, normal operation resumes.

The Typical Application on the first page of this data sheet is a basic LTC7871 application circuit. In general, external component selection is driven by the load requirements, and begins with the DCR or  $R_{SENSE}$  and inductor value. Next, power MOSFETs are selected. Finally,  $V_{HIGH}$  and  $V_{I\ OW}$  capacitors are selected.

#### Slope Compensation and Inductor Peak Current

Slope compensation provides stability in constant frequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. Normally, this results in a reduction of maximum inductor peak current for duty cycles > 40%. However, the LTC7871 uses a scheme that counteracts this compensating ramp, which allows the maximum inductor peak current to remain unaffected throughout all duty cycles.

#### **Current Limit Programming**

The ILIM pin is a 5-level logic input which sets the maximum current limit of the controller. Table 5 shows the five ILIM settings. Please note that these settings represent the peak inductor current setting. Because of the inductor ripple current, the average output current is lower than the peak current. Setting ILIM using a resistor divider from V5 to SGND will allow the maximum current sense threshold setting to not change when the 5V LDO is in dropout at start-up. Please note that the ILIM pin has an internal 200k pull down resistor to SGND and a 200k pull up resistor to V5.

Table 5. ILIM Settings

|                     | Maximum Current Sense Threshold |                    |  |  |  |
|---------------------|---------------------------------|--------------------|--|--|--|
| ILIM Pin Voltage    | DCR Sensing                     | R <sub>SENSE</sub> |  |  |  |
| OV                  | 10mV                            | 12.5mV             |  |  |  |
| 1/4 V <sub>V5</sub> | 20mV                            | 25mV               |  |  |  |
| Float               | 30mV                            | 37.5mV             |  |  |  |
| 3/4 V <sub>V5</sub> | 40mV                            | 50mV               |  |  |  |
| $V_{V5}$            | 50mV                            | 62.5mV             |  |  |  |

#### SNSD+, SNSA+ and SNS- Pins

The SNSA+ and SNS- pins are the inputs to the current comparators, while the SNSD+ and SNS- pins are the input of an internal DC amplifier. The operating input voltage range is 0V to 60V for all three sense pins. All the positive sense pins that are connected to the current comparator or the amplifier are high impedance with input bias currents of less than 1µA. The SNS<sup>-</sup> pin is not a high impedance pin. For V<sub>LOW</sub> voltages greater than V5, the current comparators derive their bias currents directly from the SNS<sup>-</sup> pins. The SNS<sup>-</sup> pins should be connected directly to  $V_{I,OW}$ . Care must be taken not to float these pins during normal operation. Filter components, especially capacitors, must be placed close to the LTC7871, and the sense lines should run close together to a Kelvin connection underneath the current sense element (Figure 2). Because the LTC7871 is designed to be used with a very low value sensing element to sense inductor current, without proper care, the parasitic resistance, capacitance and inductance will degrade the current sense signal integrity, making the programmed current limit unpredictable. As shown in Figure 3, resistor R1 is placed close to the output inductor and capacitors C1 and C2 are close to the IC pins to prevent noise coupling to the sense signal.



Figure 2. Sense Lines Placement with Sense Resistor

#### **Inductor DCR Sensing**

The LTC7871 is specifically designed for high load current applications requiring the highest possible efficiency; it is capable of sensing the signal of an inductor DCR in the milliohm range (Figure 3). The DCR is the DC winding resistance of the inductor's copper, which is often several m $\Omega$  for high current inductors. In high current applications, the conduction loss of a high DCR or a sense resistor will cause a significant reduction in power efficiency. The SNSA+ pin connects to the filter that has a R1 • C1 time constant one-fifth of the L/DCR of the inductor. The SNSD+ pin is connected to the second filter with the time

constant matched to L/DCR of the inductor. For a specific output requirement, choose the inductor with the DCR that satisfies the maximum desired sense voltage, and uses the relationship of the sense pin filters to output inductor characteristics as depicted below.

$$DCR = \frac{V_{SENSE(MAX)}}{I_{MAX} + \frac{\Delta I_L}{2}}$$

$$\frac{\mathsf{L}}{\mathsf{DCR}} = 5 \bullet \mathsf{R1} \bullet \mathsf{C1} = \mathsf{R2} \bullet \mathsf{C2}$$

where:

V<sub>SENSE(MAX)</sub> is the maximum sense voltage for a given ILIM threshold

 $\Delta I_L$  is the Inductor ripple current

L and DCR are the output inductor characteristics

R1 • C1 is the filter time constant of the SNSA+ pin

R2 • C2 is the filter time constant of the SNSD+ pin

To ensure that the load current will be delivered over the full operating temperature range, the temperature coefficient of DCR resistance, approximately 0.4%/°C, should be taken into account.

Typically, C1 and C2 are selected in the range of  $0.047\mu F$  to  $0.47\mu F$ . If C1 and C2 are chosen to be  $0.1\mu F$ , and an inductor of  $10\mu H$  with  $2m\Omega$  DCR is selected, R1 and R2 will be 10k and 49.9k, respectively. The bias current at SNSD+ and SNSA+ is less than  $1\mu A$ , and it introduces a small error to the sense signal.

There will be some power loss in R1 that relates to the duty cycle, and will be the most in continuous mode at the maximum  $V_{HIGH}$  voltage:

$$P_{LOSS}(R) = \frac{\left(V_{HIGH(MAX)} - V_{LOW}\right) \cdot V_{LOW}}{R}$$

Ensure that R1 has a power rating higher than this value. Care has to be taken for voltage coefficients of these resistors at high  $V_{HIGH}$  voltages. Multiple resistors can be used in series to minimize this effect. However, DCR sensing eliminates the conduction loss of a sense resistor; it also

provides better efficiency at heavy loads. To maintain a good signal-to-noise ratio for the current sense signal, use a minimum of 10mV between SNSA+ and SNS<sup>-</sup> pins or the equivalent of 2mV ripple on the current sense signal for duty cycles less than 40%. The actual ripple voltage across SNSA+ and SNS<sup>-</sup> pins will be determined by the following equation:

$$\Delta V_{SENSE} = \frac{V_{LOW}}{V_{HIGH}} \cdot \frac{V_{HIGH} - V_{LOW}}{R1 \cdot C1 \cdot f_{OSC}}$$



Figure 3. Inductor DCR Sensing

## Sensing Using an R<sub>SENSE</sub> Resistor

The LTC7871 can be used with an external R<sub>SENSE</sub> resistor to sense current accurately. The external components required to accomplish this are shown in Figure 4. The SNSD+ pin senses directly across the R<sub>S</sub> resistor through R3 and C3 network. The R1, R2, and C1 network provide the current signal path to the SNSA+ pin. Internally the signals from the AC and DC paths are combined for accurate current sensing and low jitter performance. Resistor R2 is used to divide down the DC component of the signal seen by SNSA+ due to the DCR of the inductor. As a rule of thumb, R2 needs to be 10 times smaller than R1 so the DCR value can be safely ignored.



Figure 4. R<sub>SENSE</sub> Resistor Sensing

The R1 • C1 time constant should be selected such that:

$$\frac{L}{R_S} = 4 \cdot R1 \cdot C1 \text{ for } R1 = 10 \cdot R2$$

The R3 • C2 time constant should be selected such that:

$$R3 \bullet C2 = \frac{R1 \bullet R2}{R1 + R2} \bullet C1$$

If a  $6.8\mu H$  inductor and a  $1m\Omega$  sense resistor are selected and C1 and C2 are chosen to be  $0.1\mu F$ , then the values for R1, R2 and R3 will be 16.9k, 1.69k and 1.5k, respectively when the nearest standard value is chosen.

#### **Pre-Biased Output Start-Up**

There may be situations that require the power supply to start up with a prebias on the  $V_{LOW}$  output capacitors. In this case, it is desirable to start up without discharging that output prebias. The LTC7871 can safely power up into a prebiased output without discharging it.

The LTC7871 accomplishes this by disabling both the top and bottom MOSFETs until the SS pin voltage and the internal soft-start voltage are above the VFB $_{LOW}$  pin voltage. When VFB $_{LOW}$  is higher than SS or the internal soft-start voltage, the error amp output is parked at its zero current level. Disabling both top and bottom MOSFETs prevents the prebiased output voltage from being discharged. When SS and the internal soft-start both cross 1.32V or VFB $_{LOW}$ , whichever is lower, both top and bottom MOSFETs are enabled.

#### Overcurrent Fault Protection

In the buck mode, when the output of the power supply is loaded beyond its preset current limit, the regulated output voltage will collapse depending on the load. The  $V_{LOW}$  rail may be shorted to ground through a very low impedance path or it may be a resistive short, in which case the output will collapse partially, until the load current equals the preset current limit. The controller will continue to source current into the short. The amount of current sourced depends on the ILIM pin setting and the VFB $_{LOW}$  voltage as shown in the Current Foldback graph in the Typical Performance Characteristics section.

Upon removal of the short,  $V_{LOW}$  soft starts using the internal soft-start, thus reducing output overshoot. In the absence of this feature, the output capacitors would have been charged at current limit, and in applications with minimal output capacitance this may have resulted in output overshoot. Current limit foldback is not disabled during an overcurrent recovery. The load must drop below the folded back current limit threshold in order to restart from a hard short.

In both buck and boost modes of operation, forcing a voltage on the SETCUR pin regulates the average current. Zero average inductor current can be obtained by forcing OV on SETCUR.

The LTC7871 has additional overcurrent fault comparators to monitor the current of each channel. If there is any catastrophic failure in the system which causes one or more channel's inductor current to be higher than the overcurrent fault threshold, all the channels will be shut down and both the PWMEN and the FAULT pins will be pulled down to SGND.

Another way to protect against overcurrent is to monitor the IMON pin voltage. If the IMON voltage indicates excessive current, an external circuit can be used to shut down the system.

#### **Inductor Value Calculation**

Given the desired input and output voltages, the inductor value and operating frequency, f<sub>OSC</sub>, directly determine the inductor's peak-to-peak ripple current:

$$I_{RIPPLE} = \frac{V_{LOW}}{V_{HIGH}} \left( \frac{V_{HIGH} - V_{LOW}}{f_{OSC} \cdot L} \right)$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors, and output voltage ripple. Thus, highest efficiency operation is obtained at low frequency with a small ripple current. Achieving this, however, requires a large inductor.

A reasonable starting point is to choose a ripple current that is about 40% of the maximum inductor current. Note that the largest ripple current occurs at the highest  $V_{HIGH}$  voltage. To guarantee that ripple current does not exceed

a specified maximum, the inductor should be chosen according to:

$$L \ge \frac{V_{HIGH} - V_{LOW}}{f_{OSC} \bullet I_{RIPPLE}} \bullet \frac{V_{LOW}}{V_{HIGH}}$$

#### **Inductor Core Selection**

Once the inductance value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

# Power MOSFET and Schottky Diode (Optional) Selection

At least two external power MOSFETs need to be selected: One N-channel MOSFET for the top switch and one or more N-channel MOSFET(s) for the bottom switch. The number, type and on-resistance of all MOSFETs selected take into account the voltage step-down ratio as well as the actual position (top or bottom) in which the MOSFET will be used. A much smaller and much lower input capacitance MOSFET should be used for the top MOSFET in applications that have an V<sub>I OW</sub> that is less than one-third of V<sub>HIGH</sub>. In applications where V<sub>HIGH</sub> >> V<sub>I OW</sub>, the top MOSFETs' on-resistance is normally less important for overall efficiency than its input capacitance at operating frequencies above 300kHz. MOSFET manufacturers have designed special purpose devices that provide reasonably low on-resistance with significantly reduced input capacitance for the top switch application in switching regulators.

The peak-to-peak MOSFET gate drive levels are set by the internal DRV<sub>CC</sub> regulator voltage. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well. Selection criteria for the power MOSFETs include the onresistance  $R_{DS(ON)}$ , input capacitance, input voltage and maximum output current. MOSFET input capacitance is a combination of several components but can be taken from the typical gate charge curve included on most data sheets (Figure 5). The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time.



Figure 5. Gate Charge Characteristic

The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the drainto-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gateto-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a to b while the curve is flat) is specified for a given V<sub>DS</sub> drain voltage, but can be adjusted for different V<sub>DS</sub> voltages by multiplying the ratio of the application  $V_{DS}$  to the curve specified V<sub>DS</sub> values. A way to estimate the C<sub>MILLER</sub> term is to take the change in gate charge from points a and b on a manufacturer's data sheet and divide by the stated  $V_{DS}$ voltage specified. C<sub>MILLER</sub> is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets.  $C_{RSS}$  and  $C_{OS}$  are specified sometimes but definitions of these parameters are not included. When

the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

$$Top Switch Duty Cycle = \frac{V_{LOW}}{V_{HIGH}}$$

$$Bottom Switch Duty Cycle = \left(\frac{V_{HIGH} - V_{LOW}}{V_{HIGH}}\right)$$

The power dissipation for the top and bottom MOSFETs at maximum output current are given by:

$$\begin{split} P_{TOP} = & \frac{V_{LOW}}{V_{HIGH}} \Big(I_{MAX}\Big)^2 \left(1 + \delta\right) R_{DS(ON)} + t \\ & \left(V_{HIGH}\right)^2 \left(\frac{I_{MAX}}{2}\right) (R_{DR}) (C_{MILLER}) \bullet \\ & \left[\frac{1}{DRV_{CC} - V_{TH(MIN)}} + \frac{1}{V_{TH(MIN)}}\right] \bullet f \\ P_{BOT} = & \frac{V_{HIGH} - V_{LOW}}{V_{HIGH}} \Big(I_{MAX}\Big)^2 \left(1 + \delta\right) R_{DS(ON)} \end{split}$$

I<sub>MAX</sub> = Maximum Inductor Current.

where  $\delta$  is the temperature dependency of  $R_{DS(ON)},\,R_{DR}$  is the effective top driver resistance;  $V_{HIGH}$  is the drain potential and the change in drain potential in the particular application.  $V_{TH(MIN)}$  is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified drain current.  $C_{MILLER}$  is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above.

Both MOSFETs have  $I^2R$  losses while the topside N-channel equation includes an additional term for transition losses, which peak at the highest input voltage. The bottom MOSFET losses are greatest at high  $V_{HIGH}$  voltage when the top switch duty factor is low or during a  $V_{LOW}$  short-circuit when the bottom switch is on close to 100% of the period.

The term  $(1 + \delta)$  is generally given for a MOSFET in the form of a normalized  $R_{DS(0N)}$  vs temperature curve, but  $\delta = 0.005/^{\circ}C$  can be used as an approximation for low voltage MOSFETs.

An optional Schottky diode across the bottom MOSFET conducts during the dead time between the conduction of the two large power MOSFETs in buck mode. This prevents the body diode of the bottom MOSFET from turning on, storing charge during the dead time and requiring a reverse-recovery period which could cost as much as several percent in efficiency. A 2A to 8A Schottky is generally a good compromise for both regions of operation due to the relatively small average current. Larger diodes result in additional transition loss due to their larger junction capacitance.

#### C<sub>HIGH</sub> and MOSFETs Selection (on V<sub>HIGH</sub> and V<sub>LOW</sub>)

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle ( $V_{LOW}$ )/( $V_{HIGH}$ ). To prevent large voltage transients, a low ESR capacitor sized for the maximum RMS current of one channel must be used. In the following discussion, it is assumed that  $C_{IN}$  is  $C_{HIGH}$ ,  $C_{OUT}$  is  $C_{LOW}$ ,  $V_{IN}$  is  $V_{HIGH}$ , and  $V_{OUT}$  is  $V_{LOW}$ . The maximum RMS capacitor current is given by:

$$C_{IN}$$
 Required  $I_{RMS} \approx \frac{I_{MAX}}{V_{IN}} [(V_{OUT})(V_{IN} - V_{OUT})]^{1/2}$ 

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of use.

This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. Ceramic capacitors can also be used for  $C_{\text{IN}}$ . Always consult the manufacturer if there is any question.

Ceramic capacitors are becoming very popular for small designs but several cautions should be observed. X7R, X5R and Y5V are examples of a few of the ceramic materials used as the dielectric layer, and these different dielectrics have very different effect on the capacitance value due to the voltage and temperature conditions applied. Physically, if the capacitance value changes due to applied voltage change, there is a concomitant piezo effect which results

in radiating sound! A load that draws varying current at an audible rate may cause an attendant varying input voltage on a ceramic capacitor, resulting in an audible signal. A secondary issue relates to the energy flowing back into a ceramic capacitor whose capacitance value is being reduced by the increasing charge. The voltage can increase at a considerably higher rate than the constant current being supplied because the capacitance value is decreasing as the voltage is increasing! Nevertheless, ceramic capacitors, when properly selected and used, can provide the lowest overall loss due to their extremely low ESR.

A small (0.1µF to 1µF) capacitor,  $C_{IN}$ , placed close to the LTC7871 between the  $V_{IN}$  pin and ground, bypasses switching noise to ground. A  $2.2\Omega$  to  $10\Omega$  resistor, placed between  $C_{IN}$  and  $V_{HIGH}$  pins decouples the  $V_{HIGH}$  pin from switching noise.

The selection of  $C_{OUT}$  at  $V_{OUT}$  is driven by the required effective series resistance (ESR). Typically once the ESR requirement is satisfied the capacitance is adequate for filtering. The steady-state output ripple ( $\Delta V_{OUT}$ ) is determined by:

$$\Delta V_{OUT} \approx \Delta I_{RIPPLE} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$

where f = operating frequency,  $C_{OUT}$  = output capacitance and  $\Delta I_{RIPPLE}$  = ripple current in the inductor. The output ripple is highest at maximum input voltage since  $\Delta I_{RIPPLE}$  increases with input voltage ( $V_{HIGH}$ ). The output ripple will be less than 50mV at maximum  $V_{IN}$  with  $\Delta I_{RIPPLE}$  = 0.4 IOUT(MAX) assuming:

 $C_{OUT}$  required ESR < N •  $R_{SENSE}$ 

and

$$C_{OUT} > \frac{1}{(8f)(R_{SENSE})}$$

The emergence of very low ESR capacitors in small, surface mount packages makes very small physical implementations possible. The ability to externally compensate the switching regulator loop using the ITH pin allows a much wider selection of output capacitor types. The impedance characteristic of each capacitor type is

significantly different from that of an ideal capacitor and therefore requires accurate modeling or bench evaluation during design. Manufacturers such as Nichicon, Nippon Chemi-Con and Sanyo should be considered for high performance through-hole capacitors. The OS-CON semiconductor dielectric capacitors available from Sanyo and the Panasonic SP surface mount types have a good (ESR)(size) product.

Once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE(P-P)}$  requirement. Ceramic capacitors from AVX, Taiyo Yuden, Murata and TDK offer high capacitance value and very low ESR, especially applicable for low output voltage applications.

In surface mount applications, multiple capacitors may have to be paralleled to meet the ESR or RMS current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. New special polymer surface mount capacitors offer very low ESR also but have much lower capacitive density per unit volume. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. Several excellent choices are the AVX TPS, AVX TPSV, the KEMET T510 series of surface mount tantalums or the Panasonic SP series of surface mount special polymer capacitors available in case heights ranging from 2mm to 4mm. Other capacitor types include Sanyo POSCAP, Sanyo OS-CON, Nichicon PL series and Sprague 595D series. Consult the manufacturers for other specific recommendations.

## **CHIGH Capacitor Selection for Boost Operation**

Contributions of ESR (equivalent series resistance), ESL (equivalent series inductance) and the bulk capacitance must be considered when choosing the correct combination of output capacitors for a boost converter application.

The choice of component(s) begins with the maximum acceptable ripple voltage (expressed as a percentage of the output voltage), and how this ripple should be divided between the ESR step and the charging/discharging  $\Delta V$ . For the purpose of simplicity we will choose 2% for the maximum output ripple, to be divided equally between the ESR step and the charging/discharging  $\Delta V$ . This percentage

ripple will change, depending on the requirements of the application, and the equations provided below can easily be modified.

One of the key benefits of multiphase operation is a reduction in the peak current supplied to the output capacitor by the boost diodes. As a result, the ESR requirement of the capacitor is relaxed. For a 1% contribution to the total ripple voltage, the ESR of the output capacitor can be determined using the following equation:

$$ESR_{COUT} > \frac{0.01 \cdot V_{OUT}}{I_{D(PEAK)}}$$

where:

$$I_{D(PEAK)} = \frac{1}{n} \bullet \left(1 + \frac{\chi}{2}\right) \bullet \frac{I_{O(MAX)}}{1 - D_{MAX}}$$

The factor n represents the number of phases and the factor  $\chi$  represents the percentage inductor ripple current.

For the bulk capacitance, which we assume contributes 1% to the total output ripple, the minimum required capacitance is approximately:

$$C_{OUT} \ge \frac{I_{O(MAX)}}{0.01 \bullet n \bullet V_{OUT} \bullet f}$$

For many designs it will be necessary to use one type of capacitor to obtain the required ESR, and another type to satisfy the bulk capacitance. For example, using a low ESR ceramic capacitor can minimize the ESR step, while an electrolytic capacitor can be used to supply the required bulk C.

The voltage rating of the output capacitor must be greater than the maximum output voltage, with sufficient derating to account for the maximum capacitor temperature.

Because the ripple current in the output capacitor is a square wave, the ripple current requirements for this capacitor depend on the duty cycle, the number of phases and the maximum output current. In order to choose a ripple current rating for the output capacitor, first establish the duty cycle range, based on the output voltage and range of input voltage.

The output ripple current is divided between the various capacitors connected in parallel at the output voltage. Although ceramic capacitors are generally known for low ESR (especially X5R and X7R), these capacitors suffer from a relatively high voltage coefficient. Therefore, it is not safe to assume that the entire ripple current flows in the ceramic capacitor. Aluminum electrolytic capacitors are generally chosen because of their high bulk capacitance, but they have a relatively high ESR. As a result, some amount of ripple current will flow in this capacitor. If the ripple current flowing into a capacitor exceeds its RMS rating, the capacitor will heat up, reducing its effective capacitance and adversely affecting its reliability. After the output capacitor configuration has been determined using the equations provided, measure the individual capacitor case temperatures in order to verify good thermal performance.

#### **Setting Output Voltage**

The LTC7871 output voltage is set by two external feed-back resistive dividers carefully placed across  $V_{HIGH}$  to ground and  $V_{LOW}$  to ground, as shown in Figure 6. The regulated output voltage is determined by:

$$V_{LOW} = 1.2V \bullet \left(1 + \frac{R_B}{R_A}\right)$$
 and  $V_{HIGH} = 1.2V \bullet \left(1 + \frac{R_D}{R_C}\right)$ 

To improve the frequency response, a feed forward capacitor,  $C_{FF1}/C_{FF2}$ , may be used. Great care should be taken to route the feedback line away from noise sources, such as the inductor or the SW line.



Figure 6. Setting Output Voltage

#### **External Soft-Start**

The LTC7871 has the ability to soft-start by itself using the internal soft-start or at a slower rate with an external capacitor on the SS pin. The controller is in the shutdown state if its RUN pin voltage is below 1.14V and its SS pin is actively pulled to ground in this shutdown state. If the RUN pin voltage is above 1.22V, the controller powers up. Once V5 and DRV<sub>CC</sub> pass the UVLO thresholds and power on reset delay expires, a soft-start current of 1µA then starts to charge the SS soft-start capacitor. Note that soft-start is achieved not by limiting the maximum V<sub>I OW</sub> output current of the controller but by controlling the output ramp voltage according to the ramp rate on the SS pin. Current foldback is disabled during this phase. The soft-start range is defined to be the voltage range from OV to 1.2V on the SS pin. The total soft-start time can be calculated as:

$$t_{SOFTSTART} = 1.2 \bullet \frac{C_{SS}}{1 \mu A}$$

#### The Internal LDOs

The LTC7871 features three internal PMOS LDOs. Two provide power to DRV $_{CC}$  from either the V $_{HIGH}$  or V $_{LOW}$  supply, and the third provides the V5 rail from DRV $_{CC}$ . DRV $_{CC}$  powers the external top and bottom gate drive circuits, and V5 powers the LTC7871's internal circuitry.

There are two DRV<sub>CC</sub> LDOs—one that converts DRV<sub>CC</sub> from V<sub>HIGH</sub> (LDO1) and another that converts DRV<sub>CC</sub> from V<sub>LOW</sub> (LDO2), thus allowing the part to start up with just one of the two rails present! Only one of those LDOs is active at any given time. If V<sub>LOW</sub> is higher than the EXTV<sub>CC</sub> switchover threshold, LDO2 is active; if it is below the switchover threshold, LDO1 is active. The DRV<sub>CC</sub> pin regulation voltage is determined by the state of the DRVSET pin. The DRVSET pin uses a 3-level logic. When DRVSET is either grounded, floated or tied to V5, the typical value for the DRV<sub>CC</sub> voltage will be 5V, 8V and 10V, respectively. Please note that the DRVSET pin has an internal  $160 \text{k}\Omega$  pull down resistor to SGND and a  $200 \text{k}\Omega$  pull up resistor to V5.

The V5 LDO regulates the voltage at the V5 pin to 5V when  $DRV_{CC}$  is at least 6V. The LDO can supply a peak current of 20mA and must be bypassed to ground with a minimum

of  $4.7\mu F$  ceramic capacitor or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used, an additional  $0.1\mu F$  ceramic capacitor placed directly adjacent to the V5 and SGND pins is highly recommended.

#### **Fault Conditions: Current Limit and Current Foldback**

In buck mode, the LTC7871 includes current foldback to help limit power dissipation when the  $V_{LOW}$  is shorted to ground. If the  $V_{LOW}$  falls below 33% of its nominal output level, then the maximum sense voltage is progressively lowered from its maximum programmed value to one-third of the maximum value. Foldback current limiting is disabled during soft-start. Under short-circuit conditions with very low duty cycles, the LTC7871 will begin cycle skipping in order to limit the short-circuit current. In this situation the bottom MOSFET will be dissipating most of the power but less than in normal operation. The short circuit ripple current is determined by the minimum on-time  $t_{ON(MIN)}$  of the LTC7871, the  $V_{HIGH}$  voltage and inductor value:

$$\Delta I_{L(SC)} = t_{ON(MIN)} \bullet \frac{V_{HIGH}}{L}$$

The resulting short circuit current is:

$$I_{SC} = \left(\frac{\frac{1}{3}V_{SENSE(MAX)}}{R_{SENSE}} - \frac{1}{2}\Delta I_{L(SC)}\right)$$

After a short, make sure that the load current takes the folded back current limit into account.

## Phase-Locked Loop and Frequency Synchronization

The LTC7871 has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator (VCO) and a phase detector. This allows the turn-on of the top MOSFET to be locked to the rising edge of an external clock signal applied to the SYNC pin. The phase detector is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock.

The output of the phase detector is a pair of complementary current sources that charge or discharge the internal filter network. There is a precision 20µA current

flowing out of the FREQ pin. This allows the user to use a single resistor to SGND to set the switching frequency when no external clock is applied to the SYNC pin. The internal switch between the FREQ pin and the integrated PLL filter network is on, allowing the filter network to be pre-charged at the same voltage as of the FREQ pin. The relationship between the voltage on the FREQ pin and operating frequency is shown in Figure 7 and specified in the Electrical Characteristics table. If an external clock is detected on the SYNC pin, the internal switch mentioned above turns off and isolates the influence of the FREQ pin. Note that the LTC7871 can only be synchronized to an external clock whose frequency is within range of the LTC7871's internal VCO. A simplified block diagram is shown in Figure 8.



Figure 7. Relationship Between Oscillator Frequency and Voltage at the FREQ Pin



Figure 8. Phase-Locked Loop Block Diagram

If the external clock frequency is greater than the internal oscillator's frequency,  $f_{OSC}$ , then current is sourced continuously from the phase detector output, pulling up the filter network. When the external clock frequency is less than  $f_{OSC}$ , current is sunk continuously, pulling down the filter network. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. The voltage on the filter network is adjusted until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the phase detector output is high impedance and the filter capacitor holds the voltage.

Typically, the external clock (on the SYNC pin) input high threshold is 2V, while the input low threshold is 1.2V. The LTC7871 switching frequency is determined by:

Frequency =  $V_{FREQ} \cdot 414 \text{kHz/V} - 163.5 \text{kHz}$ where,  $V_{FREQ} = I_{FREQ}$  (from spec table)  $\cdot R_{FREQ}$ Or,

Frequency =  $R_{FREQ} \cdot 8.28 \text{kHz/k}\Omega - 163.5 \text{kHz}$ This assumes a perfect 20µA I<sub>FREQ</sub>.

### **Shared Pin Connections in Multichip Applications**

When multiple LTC7871 ICs are used together in high current applications, the customer may or may not connect certain pins together, balancing better communication between the ICs versus avoiding a single point failure.

The CLKOUT pin allows multiple LTC7871s to be daisy chained together. The clock output signal on the CLKOUT pin can be used to synchronize additional ICs in a multiphase power supply solution feeding a single high current output, or even several outputs from the same input supply.

The SS and PWMEN pins should be tied together to enable every LTC7871 IC to start up together. Not connecting them together may result in some phases sourcing a lot of current and others sinking current.

The IMON pins may or may not be tied together, depending on whether the customer wants to monitor the average current per IC or the total average current in the application.

The ILIM, SETCUR, FREQ, MODE, BUCK, and DRVSET pins may or may not be tied together based on convenience. When tying these pins together, please be aware of the pull-up/down currents/resistors on these pins! Any external resistor or resistor divider network must take those into account. For example, each FREQ pin sources 20µA. When two LTC7871 ICs have their FREQ pins tied together, that is 40µA.

The  $OV_{LOW}$ ,  $OV_{HIGH}$  and  $UV_{HIGH}$  pins of multiple LTC7871s must be tied together. This enables the entire system to react to an OV/UV condition appropriately. The resistor divider used on these pins must be scaled based on the number of LTC7871s paralleled, as these pins have  $5\mu A$  hysteresis currents that turn on and off.

The  $ITH_{LOW}$  and  $ITH_{HIGH}$  pins of multiple LTC7871s should be tied together. Tying the  $ITH_{LOW}$  pins together and the  $ITH_{HIGH}$  pins together gives the best current sharing between phases. Each error amplifier's compensation network must be placed local to the specific IC to minimize jitter and stability issues.

The RUN pins must be tied together – this is very critical for boost mode operation. In boost mode, when multiple LTC7871 have their RUN pins connected together, care must be taken to ensure that the logic signal on the RUN pin is a clean fast rising/falling signal so all ICs are enabled at the same instant. If a resistor divider is used on the RUN pin, then the part must be started up in buck mode. Using a resistor divider on the RUN pin off  $V_{HIGH}$ , set for a start-up voltage higher than the  $UV_{HIGH}$  set point, allows the part to soft start cleanly after a  $UV_{HIGH}$  fault is cleared.

#### **Minimum On-Time Considerations**

Minimum on-time, t<sub>ON(MIN)</sub>, is the smallest time duration that the LTC7871 is capable of turning on the top MOSFET. It is determined by internal timing delays, power stage timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$t_{ON(MIN)} < \frac{V_{LOW}}{V_{HIGH}(f)}$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage and current will continue to be regulated, but the voltage ripple and current ripple will increase. The minimum on-time for the LTC7871 is approximately 150ns, with good PCB layout, minimum 30% inductor current ripple and at least 2mV ripple on the current sense signal or equivalent 10mV between SNSA+ and SNS- pins.

The minimum on-time can be affected by PCB switching noise in the voltage and current loop. As the peak sense voltage decreases, the minimum on-time gradually increases. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum ontime limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple.

#### **Efficiency Considerations**

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

$$\%$$
Efficiency =  $100\% - (L1 + L2 + L3 + ...)$ 

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC7871 circuits: 1) IC  $V_{HIGH}$  current, 2) MOSFET driver current, 3)  $I^2R$  losses, 4) top MOSFET transition losses.

- The V<sub>HIGH</sub> current is the DC supply current given in the Electrical Characteristics table. V<sub>HIGH</sub> current typically results in a small (<0.1%) loss.</li>
- 2. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge  $d_Q$  moves from the driver supply to ground. The resulting  $d_Q/d_t$  is a current

out of the driver supply that is typically much larger than the control circuit current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$ , where  $Q_T$  and  $Q_B$  are the gate charges of the top and bottom MOSFETs.

3. I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), MOSFETs, inductor and current sense resistor. In continuous mode, the average output current flows through L and R<sub>SENSE</sub>, but is chopped between the top MOSFET and the bottom MOSFET. If the two MOSFETs have approximately the same R<sub>DS(ON)</sub>, then the resistance of one MOSFET can simply be summed with the resistances of L and R<sub>SENSE</sub> to obtain I<sup>2</sup>R losses. For example, if each R<sub>DS(ON)</sub> = 10m $\Omega$ , R<sub>L</sub> = 10m $\Omega$ , R<sub>SENSE</sub> = 5m $\Omega$ , then the total resistance is 25m $\Omega$ . This results in losses ranging from 0.6% to 3% as the output current increases from 3A to 15A for a 12V output in buck mode.

Efficiency varies as the inverse square of  $V_{LOW}$  for the same external components and output power level. The combined effects of increasingly lower output voltages and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system!

4. Transition losses apply only to the top MOSFET(s), and become significant only when operating at high V<sub>HIGH</sub> voltages (typically 15V or greater). Transition losses can be estimated from:

Transition Loss = (1.7) 
$$V_{HIGH}^2 \bullet I_{O(MAX)} \bullet C_{RSS} \bullet f$$
  
 $I_{O(MAX)} = Maximum Load on  $V_{LOW}$$ 

Other hidden losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these system level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that C<sub>HIGH</sub> has adequate charge storage and very low ESR at the switching frequency. Other losses including Schottky conduction losses during dead time and inductor core losses generally account for less than 2% total additional loss.

#### **Checking Transient Response**

The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, V<sub>LOW</sub> shifts by an amount equal to  $\Delta I_{LOAD}$  • ESR, where ESR is the effective series resistance of Cour at Viow.  $\Delta I_{IOAD}$  also begins to charge or discharge Court generating the feedback error signal that forces the regulator to adapt to the current change and return V<sub>I OW</sub> to its steady-state value. During this recovery time V<sub>I OW</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. The availability of the ITH pin not only allows optimization of control loop behavior but also provides a DC-coupled and AC-filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The ITH external components shown in the Typical Application circuit will provide an adequate starting point for most applications. The ITH series RC-CC filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1µs to 10µs will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the ITH pin signal which is in the feedback loop and is the filtered and compensated control loop response. The gain of the loop will be increased by increasing RC and the

bandwidth of the loop will be increased by decreasing CC. If RC is increased by the same factor that CC is decreased. the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with C<sub>I OW</sub>, causing a rapid drop in V<sub>I OW</sub>. No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of  $C_{LOAD}$  to  $C_{OUT}$  is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 • C<sub>I DAD</sub>. Thus a 10µF capacitor would require a 250µs rise time, limiting the charging current to about 200mA.

#### **SERIAL PORT**

The SPI-compatible serial port provides control and monitoring functionality.

#### **Communication Sequence**

The serial bus is comprised of CSB, SCLK, SDI and SDO. Data transfers to the part are accomplished by the serial bus master device first taking CSB low to enable the LTC7871's port. Input data applied on SDI is clocked on the rising edge of SCLK, with all transfers MSB first. The communication burst is terminated by the serial bus master returning CSB high. See Figure 9 for details.

Data is read from the part during a communication burst using SDO. Readback may be multidrop (more than one LTC7871 connected in parallel on the serial bus), as SDO is high impedance (Hi-Z) when CSB = 1, or when data is not being read from the part. If the LTC7871 is not used in a multidrop configuration, or if the serial port master is not capable of setting the SDO line level between read sequences, it is recommended to attach a resistor between SDO and V5 to ensure the line returns to V5 during Hi-Z states. The resistor value should be large enough to ensure that the SDO output current does not exceed 10mA. See Figure 10 for details.



Figure 9. Serial Port Write Timing Diagram



Figure 10. Serial Port Read Timing Diagram

#### Single Byte Transfers

The serial port is arranged as a simple memory map, with status and control available in 5 read/write and 6 read only byte-wide registers. All data bursts are comprised of at least three bytes. The 7 most significant bits (MSB) of the first byte are the register address, with an LSB of 1 indicating a read from the part, and LSB of 0 indicating a write

to the part. The second byte, is data from/to the specified register address. The third byte, is the PEC (packet error code) byte. See Figure 11 for an example of a detailed write sequence, and Figure 12 for a read sequence. All bytes shift with MSB first.

Figure 13 shows an example of two write communication bursts. The first byte of the first burst sent from the



Figure 11. Serial Port Write Sequence



Figure 12. Serial Port Read Sequence



Figure 13. Two Write Communication Bursts

serial bus master on SDI contains the destination register address (ADDR0) and a following 0 indicating a write. The next byte is the DATA0 intended for the register at address ADDR0. The third byte is the PEC0. CSB is then taken high to terminate the transfer. The first byte of the second burst contains the destination register address (ADDR1) and a following 0 indicating a write. The next byte on SDI is the DATA1 intended for the register at address ADDR1. The third byte is the PEC1. CSB is then taken high to terminate the transfer. Note that the written data is transferred to the internal register at the falling edge of the 24th clock cycle (parallel load) in each burst after the PEC is checked as valid.

### **PEC Byte**

The PEC byte a cyclic redundancy check (CRC) value calculated for all the bits in a register group in the order they are passed, using the initial PEC value of 01000001 (0x41) and the following characteristic polynomial:

$$x^8 + x^2 + x + 1$$

To calculate the 8-bit PEC value, a simple procedure can be established:

- 1. Initialize the PEC to 0100 0001.
- For each bit DIN coming into the register group, set INO = DIN XOR PEC[7], then IN1=PEC[0] XOR INO, IN2 = PEC[1] XOR INO.

- 3. Update the 8-bit PEC as PEC[7] = PEC[6], PEC[6] = PEC[5],.....PEC[3] = PEC[2], PEC[2] = IN2, PEC[1] = IN1, PEC[0] = IN0.
- 4. Go back to step 2 until all data are shifted. The 8-bit result is the final PEC byte.

An example to calculate the PEC is listed in Table 6 and Figure 14. The PEC of the 1 byte data 0x01 is computed as 0xC7 after the last bit of the byte clocked in.

For the serial port write sequence, the master calculates the PEC byte for the address byte and data byte it sends out. The master latches the PEC byte it calculates at the 15th clock falling edge and attaches the calculated PEC byte following the data byte it shifts out. The LTC7871 also calculates PEC byte for the address byte and data byte it receives. The LTC7871 latches the PEC byte it calculates at the 16th clock rising edge and compares it with the PEC byte following the data byte. The data is regarded as valid only if the PEC bytes match.

For the serial port read sequence, the LTC7871 calculates PEC byte for the received address byte and data byte it sends out. The LTC7871 latches the PEC byte at the 15th clock falling edge and attaches the calculated PEC byte following the data byte it shifts out. The master calculates PEC byte for the address byte it sends and data byte it receives. The master latches the PEC byte at the 16th clock rising edge and compares it with the PEC byte following the data byte it receivers. The data is regarded as valid only if the PEC bytes match.

Table 6. Procedure to Calculate PEC Byte

| CLOCK<br>CYCLE | DIN | INO | IN1 | IN2 | PEC[7] | PEC[6] | PEC[5] | PEC[4] | PEC[3] | PEC[2] | PEC[1] | PEC[0] |
|----------------|-----|-----|-----|-----|--------|--------|--------|--------|--------|--------|--------|--------|
| 0              | 0   | 0   | 1   | 0   | 0      | 1      | 0      | 0      | 0      | 0      | 0      | 1      |
| 1              | 0   | 1   | 1   | 0   | 1      | 0      | 0      | 0      | 0      | 0      | 1      | 0      |
| 2              | 0   | 0   | 1   | 1   | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      |
| 3              | 0   | 0   | 0   | 1   | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      |
| 4              | 0   | 0   | 0   | 0   | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      |
| 5              | 0   | 0   | 0   | 0   | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 0      |
| 6              | 0   | 0   | 0   | 0   | 0      | 0      | 1      | 1      | 0      | 0      | 0      | 0      |
| 7              | 1   | 1   | 1   | 1   | 0      | 1      | 1      | 0      | 0      | 0      | 0      | 0      |
| 8              |     |     |     |     | 1      | 1      | 0      | 0      | 0      | 1      | 1      | 1      |



## **Multidrop Configuration**

Several LTC7871s may share the serial bus. In this multidrop configuration, SCLK, SDI, and SDO are common between all parts. The serial bus master must use a separate CSB for each LTC7871 and ensure that only one device has CSB asserted at any time during the serial port read sequence. It is recommended to attach a high value resistor to SDO to ensure the line returns to a known level during Hi-Z states.

## **Serial Port Register Definition**

Table 7. Register Summary

| Register NAME   | Register<br>Address<br>(7 bits) | Description                                                          | ТҮРЕ | DEFAULT<br>Value |
|-----------------|---------------------------------|----------------------------------------------------------------------|------|------------------|
| MFR_FAULT       | 0x01                            | One byte summary of the unit's fault condition.                      | R    |                  |
| MFR_OC_FAULT    | 0x02                            | One byte summary of the unit's overcurrent fault condition.          | R    |                  |
| MFR_NOC_FAULT   | 0x03                            | One byte summary of the unit's negative overcurrent fault condition. | R    |                  |
| MFR_STATUS      | 0x04                            | One byte summary of the unit's operation status.                     | R    |                  |
| MFR_CONFIG1     | 0x05                            | One byte summary of the unit's configuration                         | R    |                  |
| MFR_CONFIG2     | 0x06                            | One byte summary of the unit's configuration                         | R    |                  |
| MFR_CHIP_CTRL   | 0x07                            | [3] = Communication Fault, [1] = Sticky Bit, [0] = Write Protection  | R/W  | 0x00             |
| MFR_IDAC_VLOW   | 0x08                            | Adjust the IDAC_VLOW to program V <sub>LOW</sub> voltage.            | R/W  | 0x00             |
| MFR_IDAC_VHIGH  | 0x09                            | Adjust the IDAC_VHIGH to program V <sub>HIGH</sub> voltage.          | R/W  | 0x00             |
| MFR_IDAC_SETCUR | 0x0A                            | Adjust the IDAC_SETCUR to program SETCUR pin's sourcing current.     | R/W  | 0x00             |
| MFR_SSFM        | 0x0B                            | Adjust the spread spectrum frequency modulation parameters.          | R/W  | 0x00             |
| RESERVED        | 0x0C<br>0x0D<br>0x0E<br>0x0F    |                                                                      |      |                  |

#### SERIAL PORT REGISTER DETAILS

#### MFR\_FAULT

The MFR\_FAULT returns a one-byte summary of the most critical faults.

#### MFR FAULT Register Contents:

| BIT | NAME      | VALUE | MEANING                                                   |
|-----|-----------|-------|-----------------------------------------------------------|
| 7   |           |       | Reserved                                                  |
| 6   | VLOW_OV   | 1     | The OV <sub>LOW</sub> pin is higher than 1.2V threshold.  |
| 5   | VHIGH_OV  | 1     | The OV <sub>HIGH</sub> pin is higher than 1.2V threshold. |
| 4   | VHIGH_UV  | 1     | The UV <sub>HIGH</sub> pin is less than 1.2V threshold.   |
| 3   | DRVCC_UV  | 1     | The DRV <sub>CC</sub> pin is undervoltage.                |
| 2   | V5_UV     | 1     | The V5 pin is undervoltage.                               |
| 1   | VREF_BAD  | 1     | The internal reference self-check fails.                  |
| 0   | OVER_TEMP | 1     | An over temperature fault has occurred.                   |

#### MFR\_OC\_FAULT

The MFR\_OC\_FAULT returns a one-byte summary of overcurrent fault condition. When the voltage difference between SNSD+ and SNS<sup>-</sup> pins is larger than the overcurrent fault threshold programmed by the ILIM pin, the corresponding register bit will become 1.

#### MFR\_OC\_FAULT Register Contents:

| BIT | NAME       | VALUE | MEANING                                   |
|-----|------------|-------|-------------------------------------------|
| 7:6 |            |       | Reserved                                  |
| 5   | OC_FAULT_6 | 1     | Channel 6 overcurrent fault has occurred. |
| 4   | OC_FAULT_5 | 1     | Channel 5 overcurrent fault has occurred. |
| 3   | OC_FAULT_4 | 1     | Channel 4 overcurrent fault has occurred. |
| 2   | OC_FAULT_3 | 1     | Channel 3 overcurrent fault has occurred. |
| 1   | OC_FAULT_2 | 1     | Channel 2 overcurrent fault has occurred. |
| 0   | OC_FAULT_1 | 1     | Channel 1 overcurrent fault has occurred. |

### MFR\_NOC\_FAULT

The MFR\_NOC\_FAULT returns a one-byte summary of negative overcurrent fault condition. When the voltage difference between SNSD<sup>+</sup> and SNS<sup>-</sup> pins is less than the negative overcurrent fault threshold programmed by the ILIM pin, the corresponding register bit will become 1.

#### MFR NOC FAULT Register Contents:

| BIT | NAME        | VALUE | MEANING                                            |
|-----|-------------|-------|----------------------------------------------------|
| 7:6 |             |       | Reserved                                           |
| 5   | NOC_FAULT_6 | 1     | Channel 6 negative overcurrent fault has occurred. |
| 4   | NOC_FAULT_5 | 1     | Channel 5 negative overcurrent fault has occurred. |
| 3   | NOC_FAULT_4 | 1     | Channel 4 negative overcurrent fault has occurred. |
| 2   | NOC_FAULT_3 | 1     | Channel 3 negative overcurrent fault has occurred. |
| 1   | NOC_FAULT_2 | 1     | Channel 2 negative overcurrent fault has occurred. |
| 0   | NOC_FAULT_1 | 1     | Channel 1 negative overcurrent fault has occurred. |

#### **MFR STATUS**

The MFR\_STATUS returns a one-byte summary of the operation status. The content of the MFR\_STATUS register is read only.

#### MFR\_STATUS Register Contents:

|     | <u> </u>    |       |                                                                                      |
|-----|-------------|-------|--------------------------------------------------------------------------------------|
| BIT | NAME        | VALUE | MEANING                                                                              |
| 7:3 |             |       | Reserved                                                                             |
| 2   | SS_DONE     | 1     | The soft-start is finished.                                                          |
| 1   | MAX_CURRENT | 1     | The maximum current programmed by the ILIM pin is reached.                           |
| 0   | PG00D       | 1     | The regulated V <sub>LOW</sub> /V <sub>HIGH</sub> is within ±10% regulation windows. |

### MFR\_CONFIG1

The MFR\_CONFIG1 returns a one-byte summary of the configuration of the controller programmed by the pins. The content of the MFR\_CONFIG1 register is read only.

### MFR\_CONFIG1 Register Contents:

| BIT | NAME           | VALUE                           | MEANING                                                                                                                                                                                                                                                                                                |  |  |  |
|-----|----------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:6 |                |                                 | Reserved                                                                                                                                                                                                                                                                                               |  |  |  |
| 5   | SERCUR_WARNING | 1                               | The SETCUR pin is programmed to be above 1.25V.                                                                                                                                                                                                                                                        |  |  |  |
| 4:3 | DRVCC_SET[1:0] | 00<br>01<br>10                  | The DRV $_{\rm CC}$ is programmed to 5V. The DRV $_{\rm CC}$ is programmed to 8V. The DRV $_{\rm CC}$ is programmed to 10V.                                                                                                                                                                            |  |  |  |
| 2:0 | ILIM_SET[2:0]  | 000<br>001<br>010<br>011<br>100 | The maximum current sense threshold is programmed to 10mV. The maximum current sense threshold is programmed to 20mV. The maximum current sense threshold is programmed to 30mV. The maximum current sense threshold is programmed to 40mV. The maximum current sense threshold is programmed to 50mV. |  |  |  |

### MFR\_CONFIG2

The MFR\_CONFIG2 returns a one-byte summary of the configuration of the controller programmed by the pins. The content of the MFR\_CONFIG2 register is read only.

#### MFR CONFIG2 Register Contents:

| BIT | NAME       | VALUE  | MEANING                                                          |  |  |  |
|-----|------------|--------|------------------------------------------------------------------|--|--|--|
| 7:5 |            |        | Reserved                                                         |  |  |  |
| 4   | BURST      | 1      | he controller is in burst mode operation.                        |  |  |  |
| 3   | DCM        | 1      | The controller is in DCM.                                        |  |  |  |
| 2   | HIZ        | 1      | The controller is in Hi-Z mode.                                  |  |  |  |
| 1   | SPRD       | 1      | The controller is in spread spectrum mode.                       |  |  |  |
| 0   | BUCK_BOOST | 0<br>1 | The controller is in boost mode. The controller is in buck mode. |  |  |  |

### MFR\_CHIP\_CTRL

The MFR\_CHIP\_CTRL is for general chip control.

### MFR\_CHIP\_CTRL Message Contents:

| BIT | NAME  | VALUE | MEANING                                                                                                                                 |
|-----|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 |       |       | Reserved                                                                                                                                |
| 2   | CML   | 1     | A communication fault related to PEC during writing registers has occurred. Write 1 to this bit will clear the CML.                     |
| 1   | RESET | 1     | Sticky bit, reset all R/W registers.                                                                                                    |
| 0   | WP    | 0     | Write allowed for all three IDAC registers, and MFR_SSFM register. Write inhibited for all three IDAC registers, and MFR_SSFM register. |

### MFR IDAC VLOW

The MFR\_IDAC\_VLOW stores the current DAC value to program the  $V_{LOW}$  voltage by injecting the current DAC output to the VFB<sub>LOW</sub> pin. It is formatted as a 7-bit two's complement value. Setting BIT[6] = 0 means sourcing current from the VFB<sub>LOW</sub> pin; and BIT[6] = 1 means sinking current. The detail is listed in Table 8. The DAC current is only injected to the VFB<sub>LOW</sub> pin in buck mode. Sinking current will cause  $V_{LOW}$  to rise. The default value for this register is 0x00. Writes to this register are inhibited when the WP, BIT[0] in MFR\_CHIP\_CTRL, is set high.

MFR\_IDAC\_VLOW Message Contents:

| BIT | VALUE  | MEANING      |
|-----|--------|--------------|
| 7   |        | Reserved     |
| 6   | 0<br>1 | 0μΑ<br>-64μΑ |
| 5   | р<br>1 | 0μA<br>32μA  |
| 4   | 0<br>1 | 0μΑ<br>16μΑ  |
| 3   | 0<br>1 | 0μΑ<br>8μΑ   |
| 2   | 0<br>1 | 0μΑ<br>4μΑ   |
| 1   | 0<br>1 | 0μA<br>2μA   |
| 0   | 0<br>1 | 0μΑ<br>1μΑ   |

### MFR\_IDAC\_VHIGH

The MFR\_IDAC\_VHIGH stores the current DAC value to program the  $V_{HIGH}$  voltage by injecting the current DAC output to the VFB<sub>HIGH</sub> pin. It is formatted as a 7-bit two's complement value. Setting BIT[6] = 0 means sourcing current from the VFB<sub>HIGH</sub> pin; and BIT[6] = 1 means sinking current. The detail is listed in Table 8. The DAC current is only injected to the VFB<sub>HIGH</sub> pin in boost mode. Sinking current will cause  $V_{HIGH}$  to rise in boost mode. The default value for this register is 0x00. Writes to this register are inhibited when the WP, BIT[0] in MFR\_CHIP\_CTRL, is set high.

MFR\_IDAC\_VHIGH Message Contents:

| BIT | VALUE  | MEANING      |
|-----|--------|--------------|
| 7   |        | Reserved     |
| 6   | 0<br>1 | 0μΑ<br>–64μΑ |
| 5   | р<br>1 | 0μA<br>32μA  |
| 4   | 0<br>1 | 0μΑ<br>16μΑ  |
| 3   | 0<br>1 | ΑμΟ<br>Αμ8   |
| 2   | 0<br>1 | 0μA<br>4μA   |
| 1   | 0<br>1 | 0μA<br>2μA   |
| 0   | 0<br>1 | 0μA<br>1μA   |

Rev. 0

### MFR\_IDAC\_SETCUR

The MFR\_IDAC\_SETCUR stores the current DAC value to program the sourcing current of the SETCUR pin. It is formatted as a 5-bit two's complement value. The default value for this register is 0x00 and the SETCUR pin originally sources 16 $\mu$ A. This register can program the SETCUR pin sourcing current from 0 to 31 $\mu$ A as shown in the Table 9. Writes to this register are inhibited when the WP, BIT[0] in MFR\_CHIP\_CTRL, is set high.

### MFR\_IDAC\_SETCUR Message Contents:

| BIT | VALUE  | MEANING     |
|-----|--------|-------------|
| 7:5 |        | RESERVED    |
| 4   | 0<br>1 | 16μΑ<br>ΟμΑ |
| 3   | 0<br>1 | 0μΑ<br>8μΑ  |
| 2   | 0<br>1 | 0μA<br>4μA  |
| 1   | 0<br>1 | 0μA<br>2μA  |
| 0   | 0<br>1 | 0μΑ<br>1μΑ  |

### MFR\_SSFM

The MFR\_SSFM is for spread spectrum frequency modulation control. The default value for this register is 0x00. Writes to this register are inhibited when the WP, BIT[0] in MFR\_CHIP\_CTRL, is set high.

#### MFR SSFM Message Contents:

| BIT | NAME                  | VALUE | MEANING                             |
|-----|-----------------------|-------|-------------------------------------|
| 7:5 |                       |       | Reserved                            |
| 4:3 | Frequency Spread      | 00    | ±12%                                |
|     | Range                 | 01    | ±15%                                |
|     |                       | 10    | ±10%                                |
|     |                       | 11    | ±8%                                 |
| 2:0 | 2:0 Modulation Signal | 000   | Controller Switching Frequency/512  |
|     | Frequency             | 001   | Controller Switching Frequency/1024 |
|     |                       | 010   | Controller Switching Frequency/2048 |
|     |                       | 011   | Controller Switching Frequency/4096 |
|     |                       | 100   | Controller Switching Frequency/256  |
|     |                       | 101   | Controller Switching Frequency/128  |
|     |                       | 110   | Controller Switching Frequency/64   |
|     |                       | 111   | Controller Switching Frequency/512  |

Table 8. VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> PIN Current and Corresponding DAC Codes

| MFR_IDAC_VL <sub>OW</sub> /MFR_IDAC_VHIGH   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IADIE 8. VFB <sub>low</sub> /VFB <sub>high</sub> Pin Current and Corresponding DAC Codes |   |   |       |   |   |   |                 |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---|---|-------|---|---|---|-----------------|--|--|
| 1         0         0         0         0         0         -64           1         0         0         0         0         1         -63           1         0         0         0         0         1         0         -62           1         0         0         0         1         1         0         -62           1         0         0         0         1         1         0         -62           1         0         0         0         1         1         0         -62           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -58           1         0         0         0         1         1         0         -58           1         0         0         1         0         0         1         -55           1         0         0         1         0         0         -52           1 <th></th> <th></th> <th></th> <th>. , .</th>                                                     |                                                                                          |   |   | . , . |   |   |   |                 |  |  |
| 1         0         0         0         0         1         -63           1         0         0         0         0         1         0         -62           1         0         0         0         1         0         -62           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -58           1         0         0         1         1         0         -58           1         0         0         1         0         0         -56           1         0         0         1         0         0         -55           1         0         0         1         0         -52           1         0         0         1         1 <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th>                  |                                                                                          |   |   |       |   |   |   |                 |  |  |
| 1         0         0         0         0         1         0         -62           1         0         0         0         1         1         -61           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         0         -59           1         0         0         0         1         1         0         -58           1         0         0         0         1         1         0         -58           1         0         0         1         1         1         -57           1         0         0         1         1         1         -57           1         0         0         1         0         0         -56           1         0         0         1         0         -54         -55           1         0         0         1         0         -52         -52           1         0         0         1         1         0         -55           1         0         0         1                                                                                                        |                                                                                          | 0 |   |       | 0 |   | 0 |                 |  |  |
| 1         0         0         0         1         1         -61           1         0         0         0         1         0         0         -60           1         0         0         0         1         0         1         -59           1         0         0         0         1         1         0         -58           1         0         0         0         1         1         1         -57           1         0         0         1         0         0         -56           1         0         0         1         0         0         -56           1         0         0         1         0         -55           1         0         0         1         0         -54           1         0         0         1         0         -52           1         0         0         1         1         0         -52           1         0         0         1         1         0         -55           1         0         0         1         1         0         -44           1<                                                                                                       |                                                                                          | 0 | 0 | 0     | 0 | 0 | 1 |                 |  |  |
| 1         0         0         0         1         0         0         -60           1         0         0         0         1         0         1         -59           1         0         0         0         1         1         0         -58           1         0         0         0         1         1         0         -57           1         0         0         1         0         0         0         -56           1         0         0         1         0         0         1         -55           1         0         0         1         0         1         0         -54           1         0         0         1         0         1         0         -54           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         -52         1           1         0         0         1         1         1         0         -50           1         0         0         1         1         1         0                                                                                            |                                                                                          | 0 |   | 0     | 0 |   |   |                 |  |  |
| 1         0         0         0         1         0         1         -59           1         0         0         0         1         1         0         -58           1         0         0         0         1         1         0         -58           1         0         0         1         0         0         -56         1         -57           1         0         0         1         0         0         -56         1         -55           1         0         0         1         0         1         0         -54         1         -53           1         0         0         1         1         0         -52         1         0         0         -52         1         0         0         -52         1         0         0         1         -51         1         0         0         -52         1         0         0         1         1         -51         1         0         -50         1         1         -49         1         -49         1         0         1         -49         1         -47         1         0         1                                            |                                                                                          | 0 | 0 | 0     | 0 | 1 | 1 | <del>-</del> 61 |  |  |
| 1         0         0         0         1         1         0         -58           1         0         0         0         1         1         1         -57           1         0         0         1         0         0         0         -56           1         0         0         1         0         0         1         -55           1         0         0         1         0         1         0         -54           1         0         0         1         0         0         -54           1         0         0         1         1         0         -54           1         0         0         1         1         0         -54           1         0         0         1         1         0         -52           1         0         0         1         1         -51         1         -51           1         0         0         1         1         1         0         -52           1         0         0         1         1         1         0         -50           1         0<                                                                                               | 1                                                                                        | 0 | 0 | 0     | 1 | 0 | 0 | -60             |  |  |
| 1         0         0         0         1         1         1         -57           1         0         0         1         0         0         0         -56           1         0         0         1         0         0         1         -55           1         0         0         1         0         1         0         -54           1         0         0         1         0         1         1         0         -54           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         0         -52           1         0         0         1         1         0         -50           1         0         0         1         1         -49         1         -49           1         0         1         0         0         0         -48         1         -47         1         -47         1         -47         1         -47         1                                                                                    | 1                                                                                        | 0 | 0 | 0     | 1 | 0 | 1 | -59             |  |  |
| 1         0         0         1         0         0         0         -56           1         0         0         1         0         0         1         -55           1         0         0         1         0         1         0         -54           1         0         0         1         0         1         1         -53           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         0         -52           1         0         0         1         1         0         -50           1         0         0         1         1         -49         -49           1         0         1         0         0         0         -48           1         0         1         0         0         1         -47           1         0         1         0         0         1         -47           1         0         1         0<                                                                                               | 1                                                                                        | 0 | 0 | 0     | 1 | 1 | 0 | -58             |  |  |
| 1         0         0         1         0         0         1         -55           1         0         0         1         0         1         0         -54           1         0         0         1         0         1         1         -53           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         1         0         -50           1         0         0         1         1         1         0         -50           1         0         1         1         1         1         0         -50           1         0         1         0         0         0         0         -49           1         0         1         0         0         0         0         -48           1         0         1         0         0         0         1         -47           1         0         1         0         0         0         0                                                                                            | 1                                                                                        | 0 | 0 | 0     | 1 | 1 | 1 | <b>–</b> 57     |  |  |
| 1         0         0         1         0         1         0         -54           1         0         0         1         0         1         1         -53           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         1         0         -50           1         0         0         1         1         1         0         -50           1         0         0         1         1         1         0         -50           1         0         0         1         1         0         -49         -49           1         0         1         0         0         0         0         -48         -47         -47         -46         -47         -46         -47         -46         -45         -44         -45         -44         -45         -44         -41         -43         -42         -44         -43         -42         -42         -42         -42         -41                                                      | 1                                                                                        | 0 | 0 | 1     | 0 | 0 | 0 | -56             |  |  |
| 1         0         0         1         0         1         1         -53           1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         0         -50           1         0         0         1         1         0         -50           1         0         0         1         1         0         -50           1         0         0         1         1         0         -49           1         0         1         0         0         0         -48           1         0         1         0         0         0         -48           1         0         1         0         0         0         -46           1         0         1         0         0         0         -44           1         0         1         0         1         0         -42           1         0         1         0         1         1         0 <td>1</td> <td>0</td> <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>1</td> <td><b>–</b>55</td> | 1                                                                                        | 0 | 0 | 1     | 0 | 0 | 1 | <b>–</b> 55     |  |  |
| 1         0         0         1         1         0         0         -52           1         0         0         1         1         0         1         -51           1         0         0         1         1         1         0         -50           1         0         0         1         1         1         0         -49           1         0         1         0         0         0         0         -48           1         0         1         0         0         0         1         -47           1         0         1         0         0         0         1         -47           1         0         1         0         0         0         1         -47           1         0         1         0         0         0         1         -46           1         0         1         0         0         0         -44           1         0         1         0         1         0         -42           1         0         1         0         0         0         0         -42 <t< td=""><td>1</td><td>0</td><td>0</td><td>1</td><td>0</td><td>1</td><td>0</td><td>-54</td></t<>  | 1                                                                                        | 0 | 0 | 1     | 0 | 1 | 0 | -54             |  |  |
| 1       0       0       1       1       0       1       -51         1       0       0       1       1       1       0       -50         1       0       0       1       1       1       1       -49         1       0       1       0       0       0       0       -48         1       0       1       0       0       0       1       -47         1       0       1       0       0       0       1       -47         1       0       1       0       0       1       0       -46         1       0       1       0       0       1       0       -46         1       0       1       0       0       0       -44       1       -45         1       0       1       0       1       0       0       -44       1       -43         1       0       1       0       1       1       0       0       -42       1         1       0       1       0       1       1       0       0       -40       1       -39                                                                                                                                                                                                        | 1                                                                                        | 0 | 0 | 1     | 0 | 1 | 1 | -53             |  |  |
| 1       0       0       1       1       1       0       -50         1       0       0       1       1       1       1       -49         1       0       1       0       0       0       0       -48         1       0       1       0       0       0       1       -47         1       0       1       0       0       1       0       -46         1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -38                                                                                                                                                                                                          | 1                                                                                        | 0 | 0 | 1     | 1 | 0 | 0 | -52             |  |  |
| 1       0       0       1       1       1       1       -49         1       0       1       0       0       0       0       -48         1       0       1       0       0       0       1       -47         1       0       1       0       0       1       0       -46         1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       0       -42         1       0       1       1       0       0       -40       -41         1       0       1       1       0       0       -40       -41         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -38                                                                                                                                                                                                      | 1                                                                                        | 0 | 0 | 1     | 1 | 0 | 1 | <b>-</b> 51     |  |  |
| 1       0       1       0       0       0       0       -48         1       0       1       0       0       0       1       -47         1       0       1       0       0       1       0       -46         1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       0       -41         1       0       1       0       0       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -38         1       0       1       1       0       0       0       -36         1       0       1       1       0       0       0       -36                                                                                                                                                                                                                  | 1                                                                                        | 0 | 0 | 1     | 1 | 1 | 0 | -50             |  |  |
| 1       0       1       0       0       0       1       -47         1       0       1       0       0       1       0       -46         1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       1       -41         1       0       1       1       0       0       0       -42         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -38         1       0       1       1       0       0       0       -36                                                                                                                                                                                                          | 1                                                                                        | 0 | 0 | 1     | 1 | 1 | 1 | -49             |  |  |
| 1       0       1       0       0       1       0       -46         1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       1       -41         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -40         1       0       1       1       0       0       0       -39         1       0       1       1       0       0       0       -38         1       0       1       1       0       0       0       -36         1       0       1       1       1       0       0       0                                                                                                                                                                                                            | 1                                                                                        | 0 | 1 | 0     | 0 | 0 | 0 | -48             |  |  |
| 1       0       1       0       0       1       1       -45         1       0       1       0       1       0       0       -44         1       0       1       0       1       0       1       -43         1       0       1       0       1       1       0       -42         1       0       1       0       1       1       1       0       -41         1       0       1       1       0       0       0       -40       -41         1       0       1       1       0       0       0       -40       -41         1       0       1       1       0       0       0       -40       -41         1       0       1       1       0       0       0       -40       -39         1       0       1       1       0       0       0       -38       -38         1       0       1       1       0       0       0       -36         1       0       1       1       0       0       0       -35         1       0<                                                                                                                                                                                                 | 1                                                                                        | 0 | 1 | 0     | 0 | 0 | 1 | -47             |  |  |
| 1     0     1     0     1     0     0     -44       1     0     1     0     1     0     1     -43       1     0     1     0     1     1     0     -42       1     0     1     0     1     1     1     -41       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     1     -39       1     0     1     1     0     0     -38       1     0     1     1     0     0     -36       1     0     1     1     0     0     -35       1     0     1     1     1     0     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                        | 0 | 1 | 0     | 0 | 1 | 0 | -46             |  |  |
| 1     0     1     0     1     0     1     -43       1     0     1     0     1     1     0     -42       1     0     1     0     1     1     1     0     -41       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     0     -39       1     0     1     1     0     0     0     -38       1     0     1     1     0     0     0     -36       1     0     1     1     0     0     0     -36       1     0     1     1     1     0     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                        | 0 | 1 | 0     | 0 | 1 | 1 | -45             |  |  |
| 1     0     1     0     1     1     0     -42       1     0     1     0     1     1     1     -41       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     1     -39       1     0     1     1     0     1     0     -38       1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                        | 0 | 1 | 0     | 1 | 0 | 0 | -44             |  |  |
| 1     0     1     0     1     1     1     -41       1     0     1     1     0     0     0     -40       1     0     1     1     0     0     1     -39       1     0     1     1     0     1     0     -38       1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                        | 0 | 1 | 0     | 1 | 0 | 1 | -43             |  |  |
| 1     0     1     1     0     0     0     -40       1     0     1     1     0     0     1     -39       1     0     1     1     0     1     0     -38       1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                        | 0 | 1 | 0     | 1 | 1 | 0 | -42             |  |  |
| 1     0     1     1     0     0     1     -39       1     0     1     1     0     1     0     -38       1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                        | 0 | 1 | 0     | 1 | 1 | 1 | -41             |  |  |
| 1     0     1     1     0     1     0     -38       1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                        | 0 | 1 | 1     | 0 | 0 | 0 | -40             |  |  |
| 1     0     1     1     0     1     1     -37       1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                        | 0 | 1 | 1     | 0 | 0 | 1 | -39             |  |  |
| 1     0     1     1     1     0     0     -36       1     0     1     1     1     0     1     -35       1     0     1     1     1     0     -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                        | 0 | 1 | 1     | 0 | 1 | 0 | -38             |  |  |
| 1 0 1 1 1 0 1 -35<br>1 0 1 1 1 1 0 -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                        | 0 | 1 | 1     | 0 | 1 | 1 | -37             |  |  |
| 1 0 1 1 1 0 -34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                        | 0 | 1 | 1     | 1 | 0 | 0 | -36             |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                        | 0 | 1 | 1     | 1 | 0 | 1 | -35             |  |  |
| 1 0 1 1 1 1 1 -33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                        | 0 | 1 | 1     | 1 | 1 | 0 | -34             |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                        | 0 | 1 | 1     | 1 | 1 | 1 | -33             |  |  |

Table 8. VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> PIN Current and Corresponding DAC Codes

|     | MFR_II | DAC_V <sub>I</sub> |     |     |     |     |                                           |
|-----|--------|--------------------|-----|-----|-----|-----|-------------------------------------------|
| [6] | [5]    | [4]                | [3] | [2] | [1] | [0] | I <sub>VFBLOW/VFBHIGH</sub> (μ <b>A</b> ) |
| 1   | 1      | 0                  | 0   | 0   | 0   | 0   | -32                                       |
| 1   | 1      | 0                  | 0   | 0   | 0   | 1   | -31                                       |
| 1   | 1      | 0                  | 0   | 0   | 1   | 0   | -30                                       |
| 1   | 1      | 0                  | 0   | 0   | 1   | 1   | -29                                       |
| 1   | 1      | 0                  | 0   | 1   | 0   | 0   | -28                                       |
| 1   | 1      | 0                  | 0   | 1   | 0   | 1   | -27                                       |
| 1   | 1      | 0                  | 0   | 1   | 1   | 0   | -26                                       |
| 1   | 1      | 0                  | 0   | 1   | 1   | 1   | -25                                       |
| 1   | 1      | 0                  | 1   | 0   | 0   | 0   | -24                                       |
| 1   | 1      | 0                  | 1   | 0   | 0   | 1   | -23                                       |
| 1   | 1      | 0                  | 1   | 0   | 1   | 0   | -22                                       |
| 1   | 1      | 0                  | 1   | 0   | 1   | 1   | -21                                       |
| 1   | 1      | 0                  | 1   | 1   | 0   | 0   | -20                                       |
| 1   | 1      | 0                  | 1   | 1   | 0   | 1   | -19                                       |
| 1   | 1      | 0                  | 1   | 1   | 1   | 0   | -18                                       |
| 1   | 1      | 0                  | 1   | 1   | 1   | 1   | -17                                       |
| 1   | 1      | 1                  | 0   | 0   | 0   | 0   | -16                                       |
| 1   | 1      | 1                  | 0   | 0   | 0   | 1   | -15                                       |
| 1   | 1      | 1                  | 0   | 0   | 1   | 0   | -14                                       |
| 1   | 1      | 1                  | 0   | 0   | 1   | 1   | -13                                       |
| 1   | 1      | 1                  | 0   | 1   | 0   | 0   | -12                                       |
| 1   | 1      | 1                  | 0   | 1   | 0   | 1   | -11                                       |
| 1   | 1      | 1                  | 0   | 1   | 1   | 0   | -10                                       |
| 1   | 1      | 1                  | 0   | 1   | 1   | 1   | -9                                        |
| 1   | 1      | 1                  | 1   | 0   | 0   | 0   | -8                                        |
| 1   | 1      | 1                  | 1   | 0   | 0   | 1   | <b>-</b> 7                                |
| 1   | 1      | 1                  | 1   | 0   | 1   | 0   | -6                                        |
| 1   | 1      | 1                  | 1   | 0   | 1   | 1   | <b>-</b> 5                                |
| 1   | 1      | 1                  | 1   | 1   | 0   | 0   | -4                                        |
| 1   | 1      | 1                  | 1   | 1   | 0   | 1   | -3                                        |
| 1   | 1      | 1                  | 1   | 1   | 1   | 0   | -2                                        |
| 1   | 1      | 1                  | 1   | 1   | 1   | 1   | -1                                        |

Table 8. VFB $_{LOW}$ /VFB $_{HIGH}$  PIN Current and Corresponding DAC Codes

|     | MFR_II | DAC_V <sub>L</sub> |     |     |     |     |                                  |
|-----|--------|--------------------|-----|-----|-----|-----|----------------------------------|
| [6] | [5]    | [4]                | [3] | [2] | [1] | [0] | I <sub>VFBLOW/VFBHIGH</sub> (µA) |
| 0   | 0      | 0                  | 0   | 0   | 0   | 0   | 0                                |
| 0   | 0      | 0                  | 0   | 0   | 0   | 1   | 1                                |
| 0   | 0      | 0                  | 0   | 0   | 1   | 0   | 2                                |
| 0   | 0      | 0                  | 0   | 0   | 1   | 1   | 3                                |
| 0   | 0      | 0                  | 0   | 1   | 0   | 0   | 4                                |
| 0   | 0      | 0                  | 0   | 1   | 0   | 1   | 5                                |
| 0   | 0      | 0                  | 0   | 1   | 1   | 0   | 6                                |
| 0   | 0      | 0                  | 0   | 1   | 1   | 1   | 7                                |
| 0   | 0      | 0                  | 1   | 0   | 0   | 0   | 8                                |
| 0   | 0      | 0                  | 1   | 0   | 0   | 1   | 9                                |
| 0   | 0      | 0                  | 1   | 0   | 1   | 0   | 10                               |
| 0   | 0      | 0                  | 1   | 0   | 1   | 1   | 11                               |
| 0   | 0      | 0                  | 1   | 1   | 0   | 0   | 12                               |
| 0   | 0      | 0                  | 1   | 1   | 0   | 1   | 13                               |
| 0   | 0      | 0                  | 1   | 1   | 1   | 0   | 14                               |
| 0   | 0      | 0                  | 1   | 1   | 1   | 1   | 15                               |
| 0   | 0      | 1                  | 0   | 0   | 0   | 0   | 16                               |
| 0   | 0      | 1                  | 0   | 0   | 0   | 1   | 17                               |
| 0   | 0      | 1                  | 0   | 0   | 1   | 0   | 18                               |
| 0   | 0      | 1                  | 0   | 0   | 1   | 1   | 19                               |
| 0   | 0      | 1                  | 0   | 1   | 0   | 0   | 20                               |
| 0   | 0      | 1                  | 0   | 1   | 0   | 1   | 21                               |
| 0   | 0      | 1                  | 0   | 1   | 1   | 0   | 22                               |
| 0   | 0      | 1                  | 0   | 1   | 1   | 1   | 23                               |
| 0   | 0      | 1                  | 1   | 0   | 0   | 0   | 24                               |
| 0   | 0      | 1                  | 1   | 0   | 0   | 1   | 25                               |
| 0   | 0      | 1                  | 1   | 0   | 1   | 0   | 26                               |
| 0   | 0      | 1                  | 1   | 0   | 1   | 1   | 27                               |
| 0   | 0      | 1                  | 1   | 1   | 0   | 0   | 28                               |
| 0   | 0      | 1                  | 1   | 1   | 0   | 1   | 29                               |
| 0   | 0      | 1                  | 1   | 1   | 1   | 0   | 30                               |
| 0   | 0      | 1                  | 1   | 1   | 1   | 1   | 31                               |

Table 8. VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> PIN Current and Corresponding DAC Codes

|     | MFR_II | DAC_V <sub>L</sub> |     |     |     |     |                      |
|-----|--------|--------------------|-----|-----|-----|-----|----------------------|
| [6] | [5]    | [4]                | [3] | [2] | [1] | [0] | Ivfblow/vfbhigh (µA) |
| 0   | 1      | 0                  | 0   | 0   | 0   | 0   | 32                   |
| 0   | 1      | 0                  | 0   | 0   | 0   | 1   | 33                   |
| 0   | 1      | 0                  | 0   | 0   | 1   | 0   | 34                   |
| 0   | 1      | 0                  | 0   | 0   | 1   | 1   | 35                   |
| 0   | 1      | 0                  | 0   | 1   | 0   | 0   | 36                   |
| 0   | 1      | 0                  | 0   | 1   | 0   | 1   | 37                   |
| 0   | 1      | 0                  | 0   | 1   | 1   | 0   | 38                   |
| 0   | 1      | 0                  | 0   | 1   | 1   | 1   | 39                   |
| 0   | 1      | 0                  | 1   | 0   | 0   | 0   | 40                   |
| 0   | 1      | 0                  | 1   | 0   | 0   | 1   | 41                   |
| 0   | 1      | 0                  | 1   | 0   | 1   | 0   | 42                   |
| 0   | 1      | 0                  | 1   | 0   | 1   | 1   | 43                   |
| 0   | 1      | 0                  | 1   | 1   | 0   | 0   | 44                   |
| 0   | 1      | 0                  | 1   | 1   | 0   | 1   | 45                   |
| 0   | 1      | 0                  | 1   | 1   | 1   | 0   | 46                   |
| 0   | 1      | 0                  | 1   | 1   | 1   | 1   | 47                   |
| 0   | 1      | 1                  | 0   | 0   | 0   | 0   | 48                   |
| 0   | 1      | 1                  | 0   | 0   | 0   | 1   | 49                   |
| 0   | 1      | 1                  | 0   | 0   | 1   | 0   | 50                   |
| 0   | 1      | 1                  | 0   | 0   | 1   | 1   | 51                   |
| 0   | 1      | 1                  | 0   | 1   | 0   | 0   | 52                   |
| 0   | 1      | 1                  | 0   | 1   | 0   | 1   | 53                   |
| 0   | 1      | 1                  | 0   | 1   | 1   | 0   | 54                   |
| 0   | 1      | 1                  | 0   | 1   | 1   | 1   | 55                   |
| 0   | 1      | 1                  | 1   | 0   | 0   | 0   | 56                   |
| 0   | 1      | 1                  | 1   | 0   | 0   | 1   | 57                   |
| 0   | 1      | 1                  | 1   | 0   | 1   | 0   | 58                   |
| 0   | 1      | 1                  | 1   | 0   | 1   | 1   | 59                   |
| 0   | 1      | 1                  | 1   | 1   | 0   | 0   | 60                   |
| 0   | 1      | 1                  | 1   | 1   | 0   | 1   | 61                   |
| 0   | 1      | 1                  | 1   | 1   | 1   | 0   | 62                   |
| 0   | 1      | 1                  | 1   | 1   | 1   | 1   | 63                   |

Table 9. SETCUR Pin Current and Corresponding DAC Codes

| Table of Oliveria in Carrent and Corresponding 2710 Cours |        |     |     |     |                          |  |  |  |  |
|-----------------------------------------------------------|--------|-----|-----|-----|--------------------------|--|--|--|--|
|                                                           | MFR_ID |     |     |     |                          |  |  |  |  |
| [4]                                                       | [3]    | [2] | [1] | [0] | I <sub>SETCUR</sub> (μA) |  |  |  |  |
| 1                                                         | 0      | 0   | 0   | 0   | 0                        |  |  |  |  |
| 1                                                         | 0      | 0   | 0   | 1   | 1                        |  |  |  |  |
| 1                                                         | 0      | 0   | 1   | 0   | 2                        |  |  |  |  |
| 1                                                         | 0      | 0   | 1   | 1   | 3                        |  |  |  |  |
| 1                                                         | 0      | 1   | 0   | 0   | 4                        |  |  |  |  |
| 1                                                         | 0      | 1   | 0   | 1   | 5                        |  |  |  |  |
| 1                                                         | 0      | 1   | 1   | 0   | 6                        |  |  |  |  |
| 1                                                         | 0      | 1   | 1   | 1   | 7                        |  |  |  |  |
| 1                                                         | 1      | 0   | 0   | 0   | 8                        |  |  |  |  |
| 1                                                         | 1      | 0   | 0   | 1   | 9                        |  |  |  |  |
| 1                                                         | 1      | 0   | 1   | 0   | 10                       |  |  |  |  |
| 1                                                         | 1      | 0   | 1   | 1   | 11                       |  |  |  |  |
| 1                                                         | 1      | 1   | 0   | 0   | 12                       |  |  |  |  |
| 1                                                         | 1      | 1   | 0   | 1   | 13                       |  |  |  |  |
| 1                                                         | 1      | 1   | 1   | 0   | 14                       |  |  |  |  |
| 1                                                         | 1      | 1   | 1   | 1   | 15                       |  |  |  |  |

Table 9. SETCUR Pin Current and Corresponding DAC Codes

|     | MFR_ID |     |     |     |                                   |
|-----|--------|-----|-----|-----|-----------------------------------|
| [4] | [3]    | [2] | [1] | [0] | I <sub>SETCUR</sub> (μ <b>A</b> ) |
| 0   | 0      | 0   | 0   | 0   | 16                                |
| 0   | 0      | 0   | 0   | 1   | 17                                |
| 0   | 0      | 0   | 1   | 0   | 18                                |
| 0   | 0      | 0   | 1   | 1   | 19                                |
| 0   | 0      | 1   | 0   | 0   | 20                                |
| 0   | 0      | 1   | 0   | 1   | 21                                |
| 0   | 0      | 1   | 1   | 0   | 22                                |
| 0   | 0      | 1   | 1   | 1   | 23                                |
| 0   | 1      | 0   | 0   | 0   | 24                                |
| 0   | 1      | 0   | 0   | 1   | 25                                |
| 0   | 1      | 0   | 1   | 0   | 26                                |
| 0   | 1      | 0   | 1   | 1   | 27                                |
| 0   | 1      | 1   | 0   | 0   | 28                                |
| 0   | 1      | 1   | 0   | 1   | 29                                |
| 0   | 1      | 1   | 1   | 0   | 30                                |
| 0   | 1      | 1   | 1   | 1   | 31                                |

### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the layout diagram of Figure 15. Check the following in the PC layout:

- The DRV<sub>CC</sub> bypass capacitor should be placed immediately adjacent to the IC between the DRV<sub>CC</sub> pin and the GND plane. A 1μF ceramic capacitor of the X7R or X5R type is small enough to fit very close to the IC. An additional 4.7μF to 10μF of ceramic, tantalum or other very low ESR capacitance is recommended in order to keep the internal IC supply quiet.
- The V5 bypass capacitor should be placed immediately adjacent to the IC between the V5 and the SGND pins. A 4.7μF to 10μF capacitor of ceramic, tantalum or other very low ESR capacitance is recommended.
- Place the feedback divider between the + and terminals of C<sub>LOW</sub>/C<sub>HIGH</sub>. Route VFB<sub>LOW</sub>/VFB<sub>HIGH</sub> with minimum PC trace spacing from the IC to the feedback dividers.
- 4. Are the SNSA+, SNSD+ and SNS<sup>-</sup> printed circuit traces routed together with minimum PC trace spacing? The filter capacitors between SNSA+, SNSD+ and SNS<sup>-</sup> should be as close as possible to the pins of the IC.
- Do the (+) plates of C<sub>HIGH</sub> decoupling cap connect to the drain of the topside MOSFET as closely as possible? This capacitor provides the pulsed current to the MOSFET.

- 6. Keep the switching nodes away from sensitive small-signal nodes (SNSD+, SNSA+, SNS-, V<sub>FB</sub>). Ideally the switch nodes printed circuit traces should be routed away and separated from the IC and especially the quiet side of the IC. Separate the high dV/dt traces from sensitive small-signal nodes with ground traces or ground planes.
- Use a low impedance source such as a logic gate to drive the SYNC pin and keep the PCB trace as short as possible.
- 8. The ceramic capacitors between each ITH pin and signal ground should be placed as close as possible to the IC. Figure 15 illustrates all branch currents in a switching regulator. It becomes very clear after studying the current waveforms why it is critical to keep the high switching current paths to a small physical size. High electric and magnetic fields will radiate from these loops just as radio stations transmit signals. The C<sub>I OW</sub> ground should return to the negative terminal of C<sub>HIGH</sub> and not share a common ground path with any switched current paths. The left half of the circuit gives rise to the noise generated by a switching regulator. The ground terminations of the bottom MOSFET and Schottky diode should return to the bottom plate(s) of the V<sub>HIGH</sub> capacitor(s) with a short isolated PC trace since very high switched currents are present. External OPTI-LOOP® compensation allows overcompensation for PC layouts which are not optimized, but this is not the recommended design procedure.



Figure 15. Branch Current Waveforms (Buck Mode Shown)

### **Special Layout Consideration**

Exceeding Absolute Max ratings on the EXTV $_{CC}$  pin can result in damage to the controller. As the EXTV $_{CC}$  pin is normally connected to V $_{LOW}$ , it is recommended to put a Schottky diode with an appropriately high voltage rating between the V $_{LOW}$  and the EXTV $_{CC}$  pins as shown in Figure 16(a). Choose the right Schottky diode with the forward voltage less than 0.5V at the maximum EXTV $_{CC}$  pin current.

Another method to protect on the EXTV $_{CC}$  pin is to use a Schottky diode to clamp the EXTV $_{CC}$  pin to reduce voltage spiking below ground. The Schottky diode should be placed close to the controller IC, with the cathode connected to the EXTV $_{CC}$  pin and the anode connected to ground as shown in the Figure 16(b). Choose a minimum  $1\Omega$  R<sub>FLTR</sub> and keep the maximum voltage drop across the R<sub>FLTR</sub> less than 0.5V.



Figure 16. Methods to Protect the EXTV<sub>CC</sub> Pin

### **Design Example**

As a design example for a six-phase single output high current regulator, assume  $V_{HIGH} = 48V$  (nominal),  $V_{HIGH} = 60V$  (maximum),  $V_{LOW} = 12V$ ,  $I_{VLOW(MAX)} = 180A$ 

(30A/phase), and f = 150kHz. The regulated output voltage is determined by:

$$V_{1.0W} = 1.2V \cdot (1 + R_B/R_A).$$

Using a 10k 1% resistor from the VFB<sub>LOW</sub> node to ground, the top feedback resistor is (to the nearest 1% standard value) 90.9k. The frequency is set by selecting the R<sub>FREQ</sub> to be  $37.4k\Omega$ . The inductance values are based on a 35% maximum ripple current assumption (10.5A for each phase). The highest value of ripple current occurs at the maximum V<sub>HIGH</sub> voltage:

$$L = \frac{V_{LOW}}{f \cdot \Delta I_{L(MAX)}} \cdot \left(1 - \frac{V_{LOW}}{V_{HIGH(MAX)}}\right)$$

Each phase will require 6.1 $\mu$ H. The Sagami CVE2622H-6R8M, 6.8 $\mu$ H, 1.8m $\Omega$  DCR inductor is chosen. At the nominal V<sub>HIGH</sub> voltage (48V), the ripple current will be:

$$\Delta I_{L(NOM)} = \frac{V_{LOW}}{f \cdot L} \cdot \left(1 - \frac{V_{LOW}}{V_{HIGH(NOM)}}\right)$$

Each phase will have 8.8A (29.3%) ripple. The peak inductor current will be the maximum DC value plus one-half the ripple current, or 34.4A. The minimum on-time occurs at the maximum  $V_{HIGH}$ , and should not be less than 150ns:

$$T_{ON(MIN)} = \frac{V_{LOW}}{V_{HIGH(MAX)} \cdot f} = \frac{12V}{60V \cdot 150kHz} = 1.33\mu s$$

With  $V_{ILIM} = 3/4 V_{V5}$ , the equivalent  $R_{SENSE}$  resistor value can be calculated by using the minimum value for the maximum current sense threshold (45mV):

$$R_{SENSE(EQUIV)} = \frac{V_{SENSE(MIN)}}{\frac{I_{LOAD(MAX)}}{\#OF\ PHASES}} + \frac{\Delta I_{L(NOM)}}{2}$$

The equivalent required  $R_{SENSE}$  value is  $1.31m\Omega$ . Choose  $R_S = 1m\Omega$  to allow some design margin. As shown in Figure 17, set R2 to be below 1/10th of the R1. Therefore, the DC component of the SNSA+ filter is small enough to be omitted. R1 • C1 should have a bandwidth that is four times as high as the L/R<sub>S</sub>.

Rev. 0

Typically, C1 is selected in the range of  $0.047\mu F$  to  $0.47\mu F$ . If C1 is chosen to be  $0.1\mu F$ , R1 and R2 will be  $16.9k\Omega$  and  $1.69k\Omega$  respectively. The bias current at SNSD+ and SNSA+ is about 50nA, and it causes some small error to the current sense signal. If C2 is also chosen to be  $0.1\mu F$ , R3 will be  $1.5k\Omega$ .



Figure 17. R<sub>SENSE</sub> Resistor Sensing in Design Example

The power dissipation on the top MOSFET can be easily estimated. Set the gate drive voltage (DRV $_{\rm CC}$ ) to be 10V. Choosing two Infineon BSC117N08NS5 MOSFETs results in:

$$R_{DS(ON)} = 11.7m\Omega \text{ (max)},$$
  
 $V_{MILLER} = 5V, C_{MILLER} \cong 19pF.$ 

At typical  $V_{HIGH}$  voltage with  $T_J$  (estimated) = 75°C:

$$P_{MAIN} = \begin{cases} \frac{12V}{48V} \cdot 15A^{2} \\ \cdot [(1+0.005 \cdot (75^{\circ}C - 25^{\circ}C)) \cdot 11.7m\Omega] \\ +48V^{2} \cdot \frac{15A}{2} \cdot 4\Omega \cdot 19pF \\ \cdot \left(\frac{1}{10-5} + \frac{1}{5}\right) \cdot 150k \end{cases}$$

$$= \{823mW + 79mW\} \cdot 2$$

$$= 1804mW$$

Two Infineon BSC052N08NS5 MOSFETs,  $R_{DS(ON)} = 5.2m\Omega$ ,  $C_{OSS} = 370pF$  are chosen for the bottom MOSFET. The resulting power loss is:

$$P_{SYNC} = \begin{cases} \frac{48V - 12V}{48V} \cdot 15A^{2} \\ \cdot [(1 + 0.005 \cdot (75^{\circ}C - 25^{\circ}C)) \cdot 5.2m\Omega] \end{cases}$$

$$= \{1.1W\} \cdot 2$$

$$= 2.2W$$

 $C_{HIGH}$  is chosen for an equivalent RMS current rating of at least 20A.  $C_{LOW}$  is chosen with an equivalent ESR of  $10m\Omega$  for low output ripple. The  $V_{LOW}$  output ripple in continuous mode will be highest at the maximum  $V_{HIGH}$  voltage. The  $V_{LOW}$  output voltage ripple due to ESR is approximately:

$$V_{IOWRIPPIF} = R_{FSR} \cdot \Delta I_{I} = 0.01\Omega \cdot 8.8A = 88mV$$

Further reductions in  $V_{LOW}$  output voltage ripple can be made by placing ceramic capacitors across  $C_{LOW}$ .

If the output load is a battery, the voltage loop is first set for the desired output voltage and then the charge current can be regulated using the current regulation loop—via the SETCUR and IMON pins. Selecting a maximum charge current of 120A, the desired SETCUR pin voltage is calculated using:

$$V_{SETCUR} = \frac{K \cdot I_{L(MAX)} \cdot R_{SENSE}}{6}$$
$$= \frac{20 \cdot 120A \cdot 1m\Omega}{6}$$
$$= 400mV$$

The SETCUR pin can be driven by an ADC's output to 400mV for the best accuracy. If one is not available, the  $16\mu\text{A}$  current sourced out of the SETCUR pin can be used to set the voltage with a resistor from SETCUR to ground, calculated using:

$$R_{SETCUR} = \frac{400mV}{16uA} = 25k$$

A 1% or more accurate 30.1k resistor can be chosen to allow some design margin. The 16µA current out of the SETCUR pin can be programmed by the SPI interface so the maximum charge current can be changed on-the-fly.

## TYPICAL APPLICATIONS



Rev. 0

Figure 18. High Efficiency 6-Phase, 12V/180A Bidirectional Supply

## PACKAGE DESCRIPTION

#### **LWE Package** 64-Lead Plastic Exposed Pad LQFP (10mm × 10mm)

(Reference LTC DWG #05-08-1982 Rev A)



RECOMMENDED SOLDER PAD LAYOUT APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



- NOTE:

  1. DIMENSIONS ARE IN MILLIMETERS
  2. DIMENSIONS OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH
  SHALL NOT EXCEED 0.25mm (10 MILS) BETWEEN THE LEADS AND
  MAX 0.50mm (20 MILS) ON ANY SIDE OF THE EXPOSED PAD, MAX 0.77mm
  (30 MILS) AT CORNER OF EXPOSED PAD, IF PRESENT
- 3. PIN-1 INDENTIFIER IS A MOLDED INDENTATION, 0.50mm DIAMETER 4. DRAWING IS NOT TO SCALE

## TYPICAL APPLICATION

#### High Efficiency 6-Phase 24V/90A Bidirectional Supply



## **RELATED PARTS**

| PART NUMBER           | DESCRIPTION                                                                                       | COMMENTS                                                                                                                                                                                                     |  |  |
|-----------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LTC7060               | 100V Half Bridge Gate Driver with Floating Grounds and Programmable Dead-Time                     | Up to 100V Supply Voltage, 6V $\leq$ V <sub>CC</sub> $\leq$ 14V, Adaptive Shoot-Through Protection, 2mm $\times$ 3mm LFCSP and 12-LEAD MSOP                                                                  |  |  |
| LT8228                | Bidirectional Buck or Boost Controller with Fault Protection                                      | Up to 100V for V <sub>HIGH</sub> , and V <sub>LOW</sub> , Ideal for 48V/12V Automotive Battery Applications                                                                                                  |  |  |
| LT8708/LT8708-1       | 80V Synchronous 4-Switch Buck-Boost DC/DC Controller with Flexible Bidirectional Capability       | $2.8V \le V_{IN} \le 80V, 1.3V \le V_{OUT} \le 80V, PLL$ Fixed Frequency 100kHz to 400kHz, 5mm $\times$ 8mm QFN-40                                                                                           |  |  |
| LTC3871               | Bidirectional PolyPhase Synchronous Buck or Boost Controller                                      | Up to 100V V <sub>HIGH</sub> , Up to 30V V <sub>LOW</sub> , PLL Fixed Frequency 60kHz to 460kHz, 48-Lead LQFP                                                                                                |  |  |
| LTC4449               | High Speed Synchronous N-Channel MOSFET Driver                                                    | Up to 38V Supply Voltage, $4V \le V_{CC} \le 6.5V$ , Adaptive Shoot-Through Protection, $2mm \times 3mm$ DFN-8                                                                                               |  |  |
| LTC3779               | 150V V <sub>IN</sub> and V <sub>OUT</sub> Synchronous 4-Switch<br>Buck-Boost Controller           | $4.5V \leq V_{IN} \leq 150V,~1.2V \leq V_{OUT} \leq 150V,~PLL$ Fixed Frequency 50kHz to 600kHz, FE38 TSSOP                                                                                                   |  |  |
| LTC7813               | 60V Low I <sub>Q</sub> Synchronous Boost+Buck Controller,<br>Low EMI and Low Input/Output Ripple  | 4.5V (Down to 2.2V After Start-Up) $\leq$ V <sub>IN</sub> $\leq$ 60V, Boost V <sub>OUT</sub> Up to 60V, 0.8V $\leq$ Buck V <sub>OUT</sub> $\leq$ 60V, I <sub>Q</sub> = 29µA, 5mm $\times$ 5mm QFN-32 Package |  |  |
| LTC3899               | 60V, Triple Output, Buck/Buck/Boost Synchronous<br>Controller with 29µA Burst Mode I <sub>Q</sub> | 4.5V (Down to 2.2V after Start-Up) $\leq$ V <sub>IN</sub> $\leq$ 60V, V <sub>OUT</sub> Up to 60V, Buck V <sub>OUT</sub> Range: 0.8V to 60V, Boost V <sub>OUT</sub> Up to 60V                                 |  |  |
| LTM <sup>®</sup> 8056 | 58V <sub>IN</sub> , Buck-Boost µModule Regulator, Adjustable Input and Output Current Limiting    | $5V \le V_{\text{IN}} \le 58V$ , $1.2V \le V_{\text{OUT}} \le 48V$ , $15\text{mm} \times 15\text{mm} \times 4.92\text{mm}$ BGA Package                                                                       |  |  |
| LTC7103               | 105V, 2.3A, Low EMI Synchronous<br>Step-Down Regulator                                            | $4.4V \le V_{IN} \le 105V,~1V \le V_{OUT} \le V_{IN},~I_Q$ = 2µA, Fixed Frequency 200kHz, 5mm $\times$ 6mm QFN Package                                                                                       |  |  |