# 2.5V / 3.3V 1:5 Dual Differential ECL/PECL/HSTL Clock Driver # Description The MC100LVEP210 is a low skew 1-to-5 dual differential driver, designed with clock distribution in mind. The ECL/PECL input signals can be either differential or single-ended if the $V_{BB}$ output is used. The signal is fanned out to 5 identical differential outputs. HSTL inputs can be used when the EP210 is operating in PECL mode. The LVEP210 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device. To ensure the tight skew specification is realized, both sides of the differential output need to be terminated identically into 50 $\Omega$ even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew. The MC100LVEP210, as with most other ECL devices, can be operated from a positive $V_{CC}$ supply in PECL mode. This allows the LVEP210 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. Single-ended CLK input operation is limited to a $V_{CC} \ge 3.0$ V in PECL mode, or $V_{EE} \le -3.0$ V in ECL mode. Designers can take advantage of the LVEP210's performance to distribute low skew clocks across the backplane or the board. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies. For more information on using PECL, designers should refer to Application Note AN1406/D. #### **Features** - 85 ps Typical Device—to—Device Skew - 20 ps Typical Output-to-Output Skew - V<sub>BB</sub> Output - Jitter Less than 1 ps RMS - 350 ps Typical Propagation Delay - Maximum Frequency > 3 GHz Typical - The 100 Series Contains Temperature Compensation - PECL and HSTL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - · Open Input Default State - LVDS Input Compatible - Fully Compatible with MC100EP210 - · These are Pb-Free Devices # ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS\* 32-LEAD LQFP FA SUFFIX CASE 873A QFN32 MN SUFFIX CASE 488AM MC100 LVEP210 AWLYYWW• A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G or = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 32-Lead QFN Pinout (Top View) Figure 2. LQFP-32 Pinout (Top View) Table 1. PIN DESCRIPTION | PIN | FUNCTION | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKn*, CLKn** | ECL/PECL/HSTL CLK Inputs | | Qn0:4, Qn0:4 | ECL/PECL Outputs | | V <sub>BB</sub> | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | EP | The exposed pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of the package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to V <sub>EE</sub> . | - \* Pins will default LOW when left open. - \*\* Pins will default to V<sub>CC</sub>/2 when left open. Figure 3 Logic Diagram Table 2. ATTRIBUTES | Character | Value | | | | |----------------------------------|-----------------------------|--------------------|-------------|--| | Internal Input Pulldown Resistor | 75 kΩ | | | | | Internal Input Pull-up Resistor | 37.5 | δ kΩ | | | | ESD Protection | > 2 kV<br>> 100 V<br>> 2 kV | | | | | Moisture Sensitivity (Note 1) | | Pb Pkg | Pb-Free Pkg | | | | Level 2<br>N/A | Level 2<br>Level 1 | | | | Flammability Rating | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | 461 Devices | | | | | Meets or exceeds JEDEC Spec E | IA/JESD78 IC Latchup Test | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. Table 3. MAXIMUM RATINGS | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |----------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage V <sub>EE</sub> = 0 V NECL Mode Input Voltage V <sub>CC</sub> = 0 V | | $V_{I} \le V_{CC}$<br>$V_{I} \ge V_{EE}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | LQFP-32<br>LQFP-32 | 80<br>55 | °C/W | | $\theta_{JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | LQFP-32 | 12 to 17 | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | QFN-32<br>QFN-32 | 31<br>27 | °C/W | | $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case) | 2S2P | QFN-32 | 12 | °C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C | | 265<br>265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 4. PECL DC CHARACTERISTICS V<sub>CC</sub> = 2.5 V; V<sub>EE</sub> = 0 V (Note 2) | | | | -40°C | | | 25°C | | | 85°C | | | |-----------------|----------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 55 | 70 | 90 | 55 | 70 | 90 | 55 | 70 | 90 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | 505 | 680 | 900 | 505 | 680 | 900 | 505 | 680 | 900 | mV | | VIHCMR | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | V | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 505 | | 900 | 505 | | 900 | 505 | | 900 | mV | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μА | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary + 0.125 V to -1.3 V. - All loading with 50 Ω to V<sub>EE</sub>. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 5. PECL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = 0 \text{ V}$ (Note 5) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 55 | 70 | 90 | 55 | 70 | 90 | 55 | 70 | 90 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 6) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 6) | 1305 | 1480 | 1700 | 1305 | 1480 | 1700 | 1305 | 1480 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1305 | | 1700 | 1305 | | 1700 | 1305 | | 1700 | mV | | V <sub>BB</sub> | Output Reference Voltage (Note 7) | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 8) | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary + 0.925 V to -0.5 V. - 6. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. - Single–ended input operation is limited $V_{CC} \ge 3.0 \text{ V}$ in PECL mode. - 8. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. Table 6. NECL DC CHARACTERISTICS $V_{CC} = 0 \text{ V}, V_{EE} = -2.375 \text{ V} \text{ to } -3.8 \text{ V} \text{ (Note 9)}$ | | | | -40°C | | | 25°C | | | 85°C | | | |-----------------|-----------------------------------------------------------------------------------|-------------|-------|-------|-------------|-------|-------|-------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 55 | 70 | 90 | 55 | 70 | 90 | 55 | 70 | 90 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 10) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 10) | -1995 | -1820 | -1600 | -1995 | -1820 | -1600 | -1995 | -1820 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1995 | | -1600 | -1995 | | -1600 | -1995 | | -1600 | mV | | V <sub>BB</sub> | Output Reference Voltage (Note 11) | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | VIHCMR | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 12) | VEE | + 1.2 | 0.0 | VEE | + 1.2 | 0.0 | VEE | + 1.2 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | 150 | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. Table 7. HSTL DC CHARACTERISTICS $V_{CC} = 2.375$ to 3.8 V, $V_{EE} = 0$ V | | | | -40°C | | | 25°C | | | 85°C | | | |----------|-------------------------------------|------|-------|-----|------|------|-----|------|------|-----|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | $V_{IH}$ | Input HIGH Voltage | 1200 | | | 1200 | | | 1200 | | | mV | | $V_{IL}$ | Input LOW Voltage | | | 400 | | | 400 | | | 400 | mV | | $V_{CM}$ | Input Crossover Voltage | 680 | | 900 | 680 | | 900 | 680 | | 900 | mV | | Icc | Power Supply Current (Outputs Open) | 55 | 70 | 90 | 55 | 70 | 90 | 55 | 70 | 90 | mA | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>9.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>. <sup>10.</sup> All loading with 50 $\Omega$ to $V_{CC}$ - 2.0 V. <sup>11.</sup> Single-ended input operation is limited $V_{EE} \le -3.0V$ in NECL mode. <sup>12.</sup> V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 8. AC CHARACTERISTICS V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -2.375 to -3.8 V or V<sub>CC</sub> = 2.375 to 3.8 V; V<sub>EE</sub> = 0 V (Note 13) | | | | -40°C | | | 25°C | | | 85°C | | | |------------------------------------|---------------------------------------------------------------------------------------------------|------------|----------------------------------------------------|----------------------------------------|------------|----------------------------------------------------|----------------------------------------|------------|----------------------------------------------------|----------------------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>maxPECL</sub> /<br>HSTL | Maximum Frequency (Figure 4) | | 3 | | | 3 | | | 3 | | GHz | | t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation Delay @ 2.5 V<br>Propagation Delay @ 3.3 V | 220<br>220 | 300<br>300 | 380<br>380 | 270<br>270 | 350<br>350 | 430<br>430 | 300<br>330 | 400<br>410 | 500<br>490 | ps | | t <sub>skew</sub> | Within-Device Skew (Note 14)<br>Device-to-Device Skew (Note 15) | | 20<br>85 | 25<br>160 | | 20<br>85 | 25<br>160 | | 20<br>85 | 35<br>160 | ps | | t <sub>JITTER</sub> | CLOCK Random Jitter (RMS) @ ≤ 0.5 GHz @ ≤ 1.0 GHz @ ≤ 1.5 GHz @ ≤ 2.0 GHz @ ≤ 2.5 GHz @ ≤ 3.0 GHz | | 0.184<br>0.190<br>0.178<br>0.196<br>0.239<br>0.336 | 0.3<br>0.3<br>0.3<br>0.3<br>0.4<br>0.5 | | 0.207<br>0.200<br>0.197<br>0.233<br>0.301<br>0.422 | 0.3<br>0.3<br>0.3<br>0.4<br>0.4<br>0.5 | | 0.271<br>0.252<br>0.259<br>0.308<br>0.399<br>0.572 | 0.4<br>0.4<br>0.4<br>0.5<br>0.5<br>0.9 | ps | | V <sub>PP</sub> | Minimum Input Swing | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | $t_{\rm f}/t_{\rm f}$ | Output Rise/Fall Time (20%-80%) | 100 | 170 | 250 | 120 | 190 | 270 | 150 | 280 | 350 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 13. Measured with 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. - 14. Skew is measured between outputs under identical transitions of similar paths through a device. - 15. Device-to-Device skew for identical transitions at identical V<sub>CC</sub> levels. Figure 4. F<sub>max</sub> Typical Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | | | | |-------------------|--------------------|-----------------------|--|--|--| | MC100LVEP210FAG | LQFP<br>(Pb-Free) | 250 Units / Tray | | | | | MC100LVEP210FARG | LQFP<br>(Pb-Free) | 2000 / Tape & Reel | | | | | MC100LVEP210MNG | QFN32<br>(Pb-Free) | 74 Units / Rail | | | | | MC100LVEP210MNR2G | QFN32<br>(Pb-Free) | 1000 / Tape & Reel | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### Resource Reference of Application Notes AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### PACKAGE DIMENSIONS #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: - MILLIMETER. DATUM PLANE -AB- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD - WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-. 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-. 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-. 7. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION. DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.520 (0.020). 8. MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076 (0.0003). - SHALL BE 0.0076 (0.0003). 9. EXACT SHAPE OF EACH CORNER MAY - VARY FROM DEPICTION. | | MILLIN | METERS | INC | HES | | | | |-----|--------|--------|-----------|-------|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | Α | 7.000 | BSC | 0.276 BSC | | | | | | A1 | 3.500 | ) BSC | 0.138 | BSC | | | | | В | 7.000 | ) BSC | 0.276 | BSC | | | | | B1 | 3.500 | ) BSC | 0.138 | BSC | | | | | С | 1.400 | 1.600 | 0.055 | 0.063 | | | | | D | 0.300 | 0.450 | 0.012 | 0.018 | | | | | E | 1.350 | 1.450 | 0.053 | 0.057 | | | | | F | 0.300 | 0.400 | 0.012 | 0.016 | | | | | G | 0.800 | BSC | 0.031 BSC | | | | | | Н | 0.050 | 0.150 | 0.002 | 0.006 | | | | | J | 0.090 | 0.200 | 0.004 | 0.008 | | | | | K | 0.450 | 0.750 | 0.018 | 0.030 | | | | | M | 12° | REF | 12° REF | | | | | | N | 0.090 | 0.160 | 0.004 | 0.006 | | | | | P | 0.400 | BSC | 0.016 | BSC | | | | | Q | 1° | 5° | 1° | 5° | | | | | R | 0.150 | 0.250 | 0.006 | 0.010 | | | | | S | 9.000 | BSC | 0.354 | BSC | | | | | S1 | 4.500 | ) BSC | 0.177 | BSC | | | | | ٧ | 9.000 | ) BSC | 0.354 BSC | | | | | | V1 | 4.500 | ) BSC | 0.177 BSC | | | | | | W | 0.200 | ) REF | 0.008 | REF | | | | | х | 1.000 | ) REF | 0.039 REF | | | | | #### PACKAGE DIMENSIONS ### QFN32 5x5, 0.5P CASE 488AM ISSUE A #### NOTES - IES: DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED DAD AS WELL AS THE TERMINAL S. - PAD AS WELL AS THE TERMINALS. | | MILLIM | ETERS | | | | | |-----|----------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0.80 | 1.00 | | | | | | A1 | | 0.05 | | | | | | A3 | 0.20 | REF | | | | | | b | 0.18 | 0.30 | | | | | | D | 5.00 BSC | | | | | | | D2 | 2.95 | 3.25 | | | | | | E | 5.00 | BSC | | | | | | E2 | 2.95 | 3.25 | | | | | | е | 0.50 | BSC | | | | | | K | 0.20 | | | | | | | L | 0.30 | 0.50 | | | | | | L1 | | 0.15 | | | | | #### RECOMMENDED SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC). tdood:oodt aad¦daaa **BOTTOM VIEW** е e/2 32X L וחחחים E2 0.10 M C A B C NOTE 3 0.05 M ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products brein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products or any such unintended or unauthorized application, buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportun #### PUBLICATION ORDERING INFORMATION #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative