# Quad Analog Switch/ Multiplexer/Demultiplexer with LSTTL Compatible Inputs

## **High-Performance Silicon-Gate CMOS**

The MC74HCT4066A utilizes silicon-gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF-channel leakage current. This bilateral switch/multiplexer/demultiplexer controls analog and digital voltages that may vary across the full power-supply range (from  $V_{\rm CC}$  to GND).

The HCT4066A is identical in pinout to the metal-gate CMOS MC14016 and MC14066. Each device has four independent switches. The device has been designed so the ON resistances ( $R_{ON}$ ) are more linear over input voltage than  $R_{ON}$  of metal-gate CMOS analog switches.

The ON/OFF control inputs are compatible with standard CMOS and LSTTL outputs. For analog switches with voltage—level translators, see the HC4316A.

#### **Features**

- · Fast Switching and Propagation Speeds
- High ON/OFF Output Voltage Ratio
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Wide Power-Supply Voltage Range  $(V_{CC} GND) = 4.5$  to 5.5 V
- Analog Input Voltage Range  $(V_{CC} GND) = 0$  to 5.5 V
- Improved Linearity and Lower ON Resistance over Input Voltage than the MC14016 or MC14066
- Low Noise
- Chip Complexity: 44 FETs or 11 Equivalent Gates
- These are Pb-Free Devices



#### ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G



A = Assembly Location

L, WL = Wafer Lot
Y, YY = Year
W, WW = Work Week
G or • = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.



Figure 1. Pin Assignment

# FUNCTION TABLE

| On/Off Control<br>Input | State of<br>Analog Switch |
|-------------------------|---------------------------|
| L                       | Off                       |
| Н                       | On                        |



ANALOG INPUTS/OUTPUTS =  $X_A$ ,  $X_B$ ,  $X_C$ ,  $X_D$  PIN 14 =  $V_{CC}$  PIN 7 = GND

Figure 2. Logic Diagram

#### ORDERING INFORMATION

| Device            | Package              | Shipping <sup>†</sup> |
|-------------------|----------------------|-----------------------|
| MC74HCT4066ADG    | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC74HCT4066ADR2G  | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC74HCT4066ADTR2G | TSSOP-14*            | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>This package is inherently Pb-Free.

#### MAXIMUM RATINGS

| Symbol           | Paramete                                                     | Value                                          | Unit        |    |
|------------------|--------------------------------------------------------------|------------------------------------------------|-------------|----|
| V <sub>CC</sub>  | Positive DC Supply Voltage (Re                               | Positive DC Supply Voltage (Referenced to GND) |             |    |
| V <sub>IS</sub>  | Analog Input Voltage (Reference                              | Analog Input Voltage (Referenced to GND)       |             |    |
| V <sub>in</sub>  | Digital Input Voltage (Reference                             | Digital Input Voltage (Referenced to GND)      |             |    |
| I                | DC Current Into or Out of Any P                              | in                                             | ±25         | mA |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package† TSSOP Package† |                                                | 500<br>450  | mW |
| T <sub>stg</sub> | Storage Temperature                                          |                                                | -65 to +150 | °C |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating - SOIC Package: - 7 mW/°C from 65°C to 125°C TSSOP Package: - 6.1 mW/°C from 65°C to 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\rm CC}$ ). Unused outputs must be left open. I/O pins must be connected to a properly terminated line or bus.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                   |                         | Min | Max             | Unit |
|---------------------------------|-------------------------------------------------------------|-------------------------|-----|-----------------|------|
| V <sub>CC</sub>                 | Positive DC Supply Voltage (Referenced to GND)              |                         | 4.5 | 5.5             | V    |
| V <sub>IS</sub>                 | Analog Input Voltage (Referenced to GND)                    |                         | GND | V <sub>CC</sub> | V    |
| V <sub>in</sub>                 | Digital Input Voltage (Referenced to GND)                   |                         | GND | V <sub>CC</sub> | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across Switch                     |                         | -   | 1.2             | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types                    |                         | -55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, ON/OFF Control Inputs (Figure 10) | V <sub>CC</sub> = 4.5 V | 0   | 500             | ns   |

<sup>\*</sup>For voltage drops across the switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

#### DC ELECTRICAL CHARACTERISTIC Digital Section (Voltages Referenced to GND)

|                 |                                                        |                                                                                                |                      | Guaranteed Limit |        | mit     |      |
|-----------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------|------------------|--------|---------|------|
| Symbol          | Parameter                                              | Test Conditions                                                                                | V <sub>CC</sub><br>V | – 55 to<br>25°C  | ≤ 85°C | ≤ 125°C | Unit |
| V <sub>IH</sub> | Minimum High-Level Voltage<br>ON/OFF Control Inputs    | R <sub>on</sub> = Per Spec                                                                     | 4.5 to 5.5           | 2.0              | 2.0    | 2.0     | V    |
| VIL             | Maximum Low-Level Voltage<br>ON/OFF Control Inputs     | R <sub>on</sub> = Per Spec                                                                     | 4.5 to 5.5           | 0.8              | 0.8    | 0.8     | V    |
| I <sub>in</sub> | Maximum Input Leakage Current<br>ON/OFF Control Inputs | V <sub>in</sub> = V <sub>CC</sub> or GND                                                       | 5.5                  | ±0.1             | ±1.0   | ±1.0    | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package)         | V <sub>in</sub> = V <sub>CC</sub> or GND<br>V <sub>IO</sub> = 0 V                              | 5.5                  | 2                | 20     | 40      | μΑ   |
| $\Delta I_{CC}$ | Additional Quiescent Supply Current (per Input)        | V <sub>in</sub> = V <sub>CC</sub> - 2.1 V<br>Other control inputs at V <sub>CC</sub><br>or GND | 4.5 to 5.5           | 360              | 450    | 490     | μА   |

#### DC ELECTRICAL CHARACTERISTICS Analog Section (Voltages Referenced to GND)

|                  |                                                                                          |                                                                                                                                                                     |                      | Gu              | aranteed Li | mit     |      |
|------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|-------------|---------|------|
| Symbol           | Parameter                                                                                | Test Conditions                                                                                                                                                     | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ 85°C      | ≤ 125°C | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                                  | $\begin{aligned} &V_{\text{In}} = V_{\text{IH}} \\ &V_{\text{IS}} = V_{\text{CC}} \text{ to GND} \\ &I_{\text{S}} \leq 2.0 \text{ mA (Figures 3, 4)} \end{aligned}$ | 4.5                  | 120             | 160         | 200     | Ω    |
|                  |                                                                                          | $V_{\text{in}} = V_{\text{IH}}$<br>$V_{\text{IS}} = V_{\text{CC}} \text{ or GND}$<br>(Endpoints)<br>$I_{\text{S}} \le 2.0 \text{ mA (Figures 3, 4)}$                | 4.5                  | 70              | 85          | 120     |      |
| ΔR <sub>on</sub> | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $\begin{aligned} V_{in} &= V_{IH} \\ V_{IS} &= 1/2 \; (V_{CC} - GND) \\ I_{S} &\leq 2.0 \; mA \end{aligned}$                                                        | 4.5                  | 20              | 25          | 30      | Ω    |
| l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel                                  | V <sub>in</sub> = V <sub>IL</sub><br>V <sub>IO</sub> = V <sub>CC</sub> or GND<br>Switch Off (Figure 5)                                                              | 5.5                  | 0.1             | 0.5         | 1.0     | μΑ   |
| I <sub>on</sub>  | Maximum On-Channel Leakage<br>Current, Any One Channel                                   | V <sub>in</sub> = V <sub>IH</sub><br>V <sub>IS</sub> = V <sub>CC</sub> or GND<br>(Figure 6)                                                                         | 5.5                  | 0.1             | 0.5         | 1.0     | μА   |

### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , ON/OFF Control Inputs: $t_r = t_f = 6 \text{ ns}$ )

|                                        |                                                                                 |                 | Gu              | aranteed Li | mit       |      |
|----------------------------------------|---------------------------------------------------------------------------------|-----------------|-----------------|-------------|-----------|------|
| Symbol                                 | Parameter                                                                       | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C      | ≤ 125°C   | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Analog Input to Analog Output<br>(Figures 10 and 11) | 4.5             | 10              | 13          | 15        | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, ON/OFF Control to Analog Output (Figures 12 and 13)  | 4.5             | 30              | 38          | 45        | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, ON/OFF Control to Analog Output (Figures 12 and 13)  |                 | 25              | 32          | 37        | ns   |
| С                                      | Maximum Capacitance ON/OFF Control Input                                        | -               | 10              | 10          | 10        | pF   |
|                                        | Control Input = GND<br>Analog I/O<br>Feedthrough                                | -<br>-          | 35<br>1.0       | 35<br>1.0   | 35<br>1.0 |      |

|                 |                                                         | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|---------------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Switch) (Figure 15)* | 15                                      | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

### ADDITIONAL APPLICATION CHARACTERISTICS (Voltages Referenced to GND Unless Noted)

| Symbol | Parameter                                                                   | Test Conditions                                                                                                                                                                                                                                                          | v <sub>cc</sub> | Limit*<br>25°C<br>54/74HCT | Unit             |
|--------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------------------|
| BW     | Maximum On-Channel Bandwidth or<br>Minimum Frequency Response<br>(Figure 7) | $f_{in}$ = 1 MHz Sine Wave<br>Adjust $f_{in}$ Voltage to Obtain 0 dBm at V <sub>OS</sub><br>Increase $f_{in}$ Frequency Until dB Meter Reads – 3 dB<br>$R_L$ = 50 $\Omega$ , $C_L$ = 10 pF                                                                               | 4.5             | 150                        | MHz              |
| -      | Off-Channel Feedthrough Isolation<br>(Figure 8)                             | $ \begin{aligned} f_{\text{in}} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{\text{in}} &\text{ Voltage to Obtain 0 dBm at V}_{\text{IS}} \\ f_{\text{in}} &= 10 \text{ kHz}, \text{ R}_{\text{L}} = 600 \ \Omega, \text{ C}_{\text{L}} = 50 \text{ pF} \end{aligned} $ | 4.5             | -50                        | dB               |
|        |                                                                             | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF                                                                                                                                                                                                                  | 4.5             | -40                        |                  |
| -      | Feedthrough Noise, Control to<br>Switch<br>(Figure 9)                       | $V_{in} \le 1$ MHz Square Wave ( $t_r = t_f = 6$ ns)<br>Adjust R <sub>L</sub> at Setup so that I <sub>S</sub> = 0 A<br>R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50 pF                                                                                            | 4.5             | 60                         | mV <sub>PP</sub> |
|        |                                                                             | $R_L = 10 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$                                                                                                                                                                                                                       | 4.5             | 30                         |                  |
| -      | Crosstalk Between Any Two<br>Switches                                       | $f_{in} \equiv Sine Wave$<br>Adjust $f_{in}$ Voltage to Obtain 0 dBm at $V_{IS}$                                                                                                                                                                                         |                 |                            | dB               |
|        | (Figure 14)                                                                 | $f_{in} = 10 \text{ kHz}, R_L = 600 \Omega, C_L = 50 \text{ pF}$                                                                                                                                                                                                         | 4.5             | -70                        |                  |
|        |                                                                             | $f_{in} = 1.0 \text{ MHz}, R_L = 50 \Omega, C_L = 10 \text{ pF}$                                                                                                                                                                                                         | 4.5             | -80                        |                  |
| THD    | Total Harmonic Distortion<br>(Figure 16)                                    | $f_{\text{in}}$ = 1 kHz, R <sub>L</sub> = 10 k $\Omega$ , C <sub>L</sub> = 50 pF<br>THD = THD <sub>Measured</sub> - THD <sub>Source</sub><br>V <sub>IS</sub> = 4.0 V <sub>PP</sub> sine wave                                                                             | 4.5             | 0.10                       | %                |

<sup>\*</sup>Guaranteed limits not tested. Determined by design and verified by qualification.



Vis, INPUT VOLTAGE (VOLTS), REFERENCED TO GROUND

Figure 3. Typical On Resistance, V<sub>CC</sub> = 4.5 V



Figure 4. On Resistance Test Set-Up



Figure 5. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up

Figure 6. Maximum On Channel Leakage Current, Test Set-Up

♦ V<sub>CC</sub>

N/C



\*Includes all probe and jig capacitance.

Figure 7. Maximum On-Channel Bandwidth
Test Set-Up



\*Includes all probe and jig capacitance.

Figure 8. Off-Channel Feedthrough Isolation, Test Set-Up



\*Includes all probe and jig capacitance.

Figure 9. Feedthrough Noise, ON/OFF Control to Analog Out, Test Set-Up



Figure 10. Propagation Delays, Analog In to Analog Out



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 11. Propagation Delay Test Set-Up



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 13. Propagation Delay Test Set-Up



Figure 15. Power Dissipation Capacitance Test Set-Up



Figure 12. Propagation Delay, ON/OFF Control to Analog Out



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 14. Crosstalk Between Any Two Switches, Test Set-Up



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 16. Total Harmonic Distortion, Test Set-Up



Figure 17. Plot, Harmonic Distortion

#### APPLICATION INFORMATION

Unused analog inputs/outputs may be left floating (not connected). However, it is advisable to tie unused analog inputs and outputs to  $V_{\rm CC}$  or GND through a low value resistor. This minimizes crosstalk and feedthrough noise that may be picked—up by the unused I/O pins.

The maximum analog voltage swings are determined by the supply voltages  $V_{CC}$  and GND. The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below GND. In the example below, the difference between  $V_{CC}$  and GND is twelve volts. Therefore, using the configuration in Figure 16, a maximum

analog signal of twelve volts peak-to-peak can be controlled.

When voltage transients above  $V_{CC}$  and/or below GND are anticipated on the analog channels, external diodes (Dx) are recommended as shown in Figure 17. These diodes should be small signal, fast turn—on types able to absorb the maximum anticipated current surges during clipping. An alternate method would be to replace the Dx diodes with MOSORB® (MOSORB is an acronym for high current surge protectors). MOSORBs are fast turn—on devices ideally suited for precise DC protection with no inherent wear out mechanism.



Figure 18. 5 V Application



Figure 19. Transient Suppressor Application



Figure 20. LSTTL/NMOS to HCTMOS Interface



Figure 21. 4-Input Multiplexer

Figure 22. Sample/Hold Amplifier

#### PACKAGE DIMENSIONS

SOIC-14 CASE 751A-03 ISSUE J



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- DIMENSIONING AND TOLEHANGING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 8.55   | 8.75   | 0.337 | 0.344 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| М   | 0 °    | 7°     | 0 °   | 7°    |
| Р   | 5.80   | 6.20   | 0.228 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

#### **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### TSSOP-14 CASE 948G-01 ISSUE B



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER

  - JTES:
    1. DIMENSIONING AND TOLERANCING PER
    ANSI Y14.5M, 1982.
    2. CONTROLLING DIMENSION: MILLIMETER.
    3. DIMENSION A DOES NOT INCLUDE MOLD
    FLASH, PROTRUSIONS OR GATE BURRS.
    MOLD FLASH OR GATE BURRS SHALL NOT
    EXCEED 0.15 (0.006) PER SIDE.
    4. DIMENSION B DOES NOT INCLUDE
    INTERLEAD FLASH OR PROTRUSION.
    INTERLEAD FLASH OR PROTRUSION SHALL
    NOT EXCEED 0.25 (0.010) PER SIDE.
    5. DIMENSION K DOES NOT INCLUDE DAMBAR
    PROTRUSION ALLOWABLE DAMBAR
    PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
    EXCESS OF THE K DIMENSION AT MAXIMUM
    MATERIAL CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR
    REFERENCE ONLY.
    7. DIMENSION A AND B ARE TO BE
    DETERMINED AT DATHM PLANE -W-

  - 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.90   | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.50   | 0.60   | 0.020     | 0.024 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   | BSC    | 0.252 BSC |       |  |
| M   | 0°     | 8°     | 0°        | 8°    |  |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative