# Offline Quasi-Resonant PWM Controller The FAN604S is an advanced PWM controller aimed at achieving power density of $\geq\!10\text{W/in}^3$ in universal input range AC/DC flyback isolated power supplies. It incorporates Quasi-Resonant (QR) control with proprietary Valley Switching with a limited frequency variation. QR switching provides high efficiency by reducing switching losses while Valley Switching with a limited frequency variation bounds the frequency band to overcome the inherent limitation of QR switching. FAN604S features mWSaver® burst mode operation with extremely low operating current (300 $\mu$ A) and significantly reduces standby power consumption to meet the most stringent efficiency regulations such as Energy Star's 5-Star Level and CoC Tier II specifications. FAN604S includes several user configurable features aimed at optimizing efficiency, EMI and protections. FAN604S has a wide blanking frequency range that improves light load efficiency and eliminating audio noise for adaptive application. It incorporates user-configurable constant current reference, which allows controlling the maximum output current from primary-side, thereby optimizing transformer design to improve the overall efficiency. It also includes several rich programmable protection features such as over-voltage protection (OVP), precise constant output current regulation (CC). #### **Features** - Higher Average Efficiency by Quasi-Resonant Switching Operation with Wide Blanking Time Range - Wide Input and Output Conditions Achieve High Power Density Power Supply - Optimization Transformer Design for Adaptive Charger Application - User Configurable Constant Current Reference (CCR) to Limit the Maximum Output Current - Precise Constant Output Current Regulation with Programmable Line Compensation - mWSaver® Technology for Ultra Low Standby Power Consumption (<20 mW)</li> - Forced and Inherent Frequency Modulation of Valley Switching for Low EMI Emissions and Common Mode Noise - Built-In and User Configurable Over-Voltage Protection (OVP), Under-Voltage Protection (UVP) and Over-Temperature Protection (OTP) - Programmable Over-Temperature-Protection through External NTC Resistor - Fully Programmable Brown-In and Brownout Protection - Built-In High-Voltage Startup to Reduce External Components #### Typical Applications - Battery Charges for Smart Phones, Feature Phones, and Tablet PCs - AC-DC Adapters for Portable Devices or Battery Chargers that Require CV/CC Control # ON Semiconductor® www.onsemi.com #### MARKING DIAGRAM Z: Assembly Plant Code X: Year Code Y: Week Code TT: Die Run Code T: Package Type (M=SOIC) M: Manufacture Flow Code #### **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 20 of this data sheet. Figure 1 FAN604S Typical Application Figure 2 FAN604S Block Diagram #### PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Description | |---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | HV | High Voltage. This pin connects to DC bus for high-voltage startup. | | 2 | NC | No Connect. | | 3 | cs | Current Sense. This pin connects to a current-sense resistor to sense the MOSFET current for Peak-Current-Mode control for output regulation. The current sense information is also used to estimate the output current for CC regulation. | | 4 | GATE | PWM Signal Output. This pin has an internal totem-pole output driver to drive the power MOSFET. The gate driving voltage is internally clamped at 7.5V. | | 5 | VDD | Power Supply. IC operating current and MOSFET driving current are supplied through this pin. This pin is typically connected to an external VDD capacitor. | | 6 | VS | Voltage Sense. The VS voltage is used to detect resonant valleys for quasi-resonant switching. This pin detects the output voltage information and diode current discharge time based on the auxiliary winding voltage. It also senses input voltage for Brown-out protection. | | 7 | CCR | Constant Current Reference. This pin connects to external resistor to program the reference voltage of constant output current. | | 8 | SD | Shut Down. This pin is implemented for external over-temperature-protect by connecting NTC thermistor. | | 9 | FB | Feedback. Typically Opto-Coupler is connected to this pin to provide feedback information to the internal PWM comparator. This feedback is used to control the duty cycle in CV regulation. | | 10 | GND | Ground. | #### MAXIMUM RATINGS | Rating | Symbol | Value | Unit | |----------------------------------------------------------------|-------------------|-------------|------| | Maximum Voltage on HV Pin | V <sub>HV</sub> | 600 | V | | DC Supply Voltage | V <sub>VDD</sub> | 30 | V | | Maximum Voltage on GATE Pin | V <sub>GETE</sub> | -0.3 to 30 | V | | Maximum Voltage on Low Power Pins (Except Pin 1, Pin 4, Pin 5) | V <sub>max</sub> | -0.3 to 6 | V | | Power Dissipation (T <sub>A</sub> =25°C) | P <sub>D</sub> | 850 | mW | | Thermal Resistance (Junction-to-Ambient) | $\theta_{JA}$ | 140 | °C/W | | Thermal Resistance (Junction-to-Top) | Ψ <sub>JT</sub> | 13 | °C/W | | Operating Junction Temperature | TJ | -40 to +150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -40 to +150 | °C | | Human Body Model, JEDEC:JESD22_A114<br>(Except HV Pin) | ESD | 2.0 | kV | | Charged Device Model, JEDEC:JESD22_C101<br>(Except HV Pin) | | 0.5 | ] ^v | - 1. All voltage values, except differential voltages, are given with respect to GND pin. - 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. - ESD ratings including HV pin: HBM=1.0 kV, CDM=0.5kV. #### RECOMMENDED OPERATING RANGES | Rating | Symbol | Min | Max | Unit | |------------------------|------------------|------|------|------| | HV Pin Supply Voltage | V <sub>HV</sub> | 50 | 400 | V | | VDD Pin Supply Voltage | $V_{VDD}$ | 6 | 25 | V | | VS Pin Supply Voltage | V <sub>VS</sub> | 0.65 | 3.0 | V | | CS Pin Supply Voltage | V <sub>CS</sub> | 0 | 0.9 | V | | FB Pin Supply Voltage | $V_{FB}$ | 0 | 5.25 | V | | CCR Pin Supply Voltage | V <sub>CCR</sub> | 0.2 | 1.7 | V | | SD Pin Supply Voltage | $V_{SD}$ | 0 | 5 | ٧ | | Operating Temperature | T <sub>A</sub> | -40 | +85 | °C | The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance. ON does not recommend exceeding them or designing to Absolute Maximum Ratings. # **ELECTRICAL CHARACTERISTICS** | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------|------|------| | HV Section | | | | | | , | | Supply Current Drawn from HV Pin | V <sub>HV</sub> =120 V, V <sub>DD</sub> =0 V | I <sub>HV</sub> | 1.2 | 2.0 | 10 | mA | | Leakage Current Drawn from HV Pin | V <sub>HV</sub> =500 V, V <sub>DD</sub> =V <sub>DD-OFF</sub> +1 V | I <sub>HV-LC</sub> | 0 | 0.8 | 10 | μΑ | | Brown-In Threshold Voltage | R <sub>HV</sub> =150kΩ, V <sub>IN</sub> =80V <sub>AC</sub> | V <sub>Brown-IN</sub> | 100 | 110 | 120 | V | | V <sub>DD</sub> Section | | | | , | | | | Turn-On Threshold Voltage | V <sub>DD</sub> Rising | V <sub>DD-ON</sub> | 15.3 | 17.2 | 18.7 | V | | Turn-Off Threshold Voltage | V <sub>DD</sub> Falling | V <sub>DD-OFF</sub> | 5.0 | 5.5 | 5.7 | V | | Threshold Voltage for HV Startup | T <sub>J</sub> = 25°C | V <sub>DD-HV-ON</sub> | 4.1 | 4.7 | 5.4 | V | | Startup Current | V <sub>DD</sub> =V <sub>DD-ON</sub> -0.16 V | I <sub>DD-ST</sub> | - | 300 | 450 | μА | | Operating Supply Current | $V_{CS}$ =5.0 V, $V_{VS}$ =3 V, $V_{FB}$ =3 V $C_{GATE}$ =1nF | I <sub>DD-OP</sub> | - | 2 | 3 | mA | | Burst-Mode Operating Supply Current | $V_{CS}=0.3 \text{ V, } V_{VS}=0 \text{ V, } V_{FB}=0 \text{ V;} \\ V_{DD}=V_{DD-ON} \rightarrow V_{DD-OVP} \rightarrow 10 \text{ V,} \\ C_{GATE}=1nF$ | I <sub>DD-Burst</sub> | - | 300 | 600 | μА | | V <sub>DD</sub> Over-Voltage-Protection Level | T <sub>J</sub> = 25°C | V <sub>VDD-OVP</sub> | 27.5 | 29.0 | 29.5 | V | | V <sub>DD</sub> Over-Voltage-Protection Debounce Time | | t <sub>D-VDDOVP</sub> | - | 70 | 105 | μs | | Oscillator Section | | | | | | | | Maximum Blanking Frequency | V <sub>FB</sub> > V <sub>FB-BNK-H</sub> | f <sub>BNK-MAX</sub> | 125 | 130 | 135 | kHz | | Minimum Blanking Frequency | V <sub>FB</sub> < V <sub>FB-BNK-L</sub> | f <sub>BNK-MIN</sub> | 16.5 | 18.5 | 20.5 | kHz | | Minimum Frequency | V <sub>VS</sub> = 1V | f <sub>OSC-MIN</sub> | 15 | 17 | 19 | kHz | | Forced Frequency Modulation Range | V | ∆t <sub>FM-Range</sub> | 210 | 265 | 310 | ns | | Forced Frequency Modulation Period | VFB> VFB-BurstH | ∆t <sub>FM-Period</sub> | 2.1 | 2.5 | 2.9 | ms | | Feedback Input Section | | | | | | | | FB Pin Input Impedance | | Z <sub>FB</sub> | 39 | 42 | 45 | kΩ | | Internal Voltage Attenuator of FB Pin (Note 5) | | A <sub>V</sub> | 1/3 | 1/3.5 | 1/4 | V/V | | FB Pin Pull-Up Voltage | FB Pin Open | V <sub>FB-Open</sub> | 4.55 | 5.25 | 5.90 | V | | Francisco Foldbook Otoding/Otomin - VFD | T <sub>J</sub> = 25°C | V <sub>FB-BNK-H</sub> | 2.10 | 2.25 | 2.40 | V | | Frequency Foldback Starting/Stopping VFB | T <sub>J</sub> = 25°C | V <sub>FB-BNK-L</sub> | 1.10 | 1.25 | 1.40 | V | | FB Threshold to Enable/Disable Gate Drive in | V <sub>FB</sub> Rising | V <sub>FB-Burst-H</sub> | 0.65 | 0.75 | 0.85 | V | | Burst Mode | V <sub>FB</sub> Falling | V <sub>FB-Burst-L</sub> | 0.60 | 0.70 | 0.80 | V | | ELECTRICAL CHARACTERISTICS (CONTINUED) | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | For typical values $T_J = 25^{\circ}$ C, for min/max values $T_J = -40^{\circ}$ C to 125°C, $V_{DD} = 15$ V; unless otherwise noted. | | | | | | | | | | | | | | | | | | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------|-------|-------|-------|-------| | Voltage-Sense Section | | | | | | | | Maximum VS Source Current Capability | | I <sub>VS-MAX</sub> | - | - | 3 | mA | | VS Sampling Blanking Time 1 after GATE Pin Pull-Low | V <sub>FB</sub> Falling and V <sub>FB</sub> < 2.0V | t <sub>VS-BNK1</sub> | 0.84 | 1.0 | 1.23 | μs | | VS Sampling Blanking Time 2 after GATE Pin Pull-Low | V <sub>FB</sub> Rising and V <sub>FB</sub> > 2.2V | t <sub>VS-BNK2</sub> | 1.45 | 1.8 | 2.15 | μs | | Delay from VS Voltage Zero Crossing to PWM ON (Note 5) | V <sub>VS</sub> =0V, C <sub>GATE</sub> =1nF | t <sub>ZCD-to</sub> PWM | | 175 | | ns | | VS Source Current Threshold to Enable<br>Brown-out | | I <sub>VS-Brown-Out</sub> | 360 | 450 | 530 | μА | | Brown-Out Debounce Time | | t <sub>D-Brown-Out</sub> | 12.5 | 16.5 | 21 | ms | | Output Over-Voltage-Protection with Vs<br>Sampling Voltage | | V <sub>VS-OVP</sub> | 2.9 | 3.0 | 3.1 | V | | Output Over-Voltage-Protection Debounce Pulse Counts | | N <sub>VS-OVP</sub> | - | 2 | - | Pulse | | Output Under-Voltage-Protection with Vs<br>Sampling Voltage | T <sub>J</sub> = 25°C | V <sub>VS-UVP-H</sub> | 0.76 | 0.80 | 0.84 | V | | Output Under-Voltage-Protection with Vs<br>Sampling Voltage | T <sub>J</sub> = 25°C | V <sub>VS-UVP-L</sub> | 0.625 | 0.650 | 0.675 | V | | Output Over-Voltage-Protection Debounce Pulse Counts | | N <sub>VS-UVP</sub> | - | 2 | - | Pulse | | Output Under-Voltage Protection Blanking Time at start-up | | t <sub>VS-UVP-BLANK</sub> | 25 | 40 | 55 | ms | | Auto-Restart Cycle Counts when Extend Auto-<br>Restart Mode is triggered | V <sub>VS</sub> < V <sub>VS-UVP</sub> | N <sub>VDD-Hiccup</sub> | - | 2 | - | Cycle | | Over-Temperature Protection Section | | | | , | | | | Threshold Temperature for Over-Temperature-Pro | otection (Note 5) | Тотр | - | 140 | - | °C | | Current-Sense Section | | ' | | | | | | Current Limit Threshold Voltage | FB Pin Open | V <sub>CS-LIM</sub> | 0.865 | 0.890 | 0.915 | V | | High Threshold Voltage of Current Sense | V <sub>FB</sub> > V <sub>FB-BNK-L</sub> | V <sub>CS-IMIN-H</sub> | 0.39 | 0.44 | 0.51 | V | | Middle Threshold Voltage of Current Sense | V <sub>FB</sub> = 1V, T <sub>J</sub> = 25°C | V <sub>CS-IMIN-M</sub> | 0.30 | 0.35 | 0.40 | V | | Low Threshold Voltage of Current Sense | V <sub>FB</sub> < V <sub>FB-Burst-H</sub> , T <sub>J</sub> = 25°C | V <sub>CS-IMIN-L</sub> | 0.21 | 0.25 | 0.29 | V | | GATE Output Turn-Off Delay (Note 5) | | t <sub>PD</sub> | - | 50 | 100 | ns | | Leading-Edge Blanking Time (Note 5) | | t <sub>LEB</sub> | - | 150 | 200 | ns | # **ELECTRICAL CHARACTERISTICS (CONTINUED)** For typical values $T_J = 25$ °C, for min/max values $T_J = -40$ °C to 125 °C, $V_{DD} = 15$ V; unless otherwise noted. | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|------|-------|------|------| | Shut-Down Function Section | | | | | | | | SD Pin Source Current | | I <sub>SD</sub> | 90 | 103 | 110 | μΑ | | Threshold Voltage for Shut-Down Function<br>Enable | | V <sub>SD-TH</sub> | 0.95 | 1.00 | 1.05 | V | | Debounce Time for Shut-Down Function | | t <sub>D-SD</sub> | 200 | 400 | 600 | μs | | Ratio between threshold voltage and source current | | Z <sub>SD-TH</sub> | 8.5 | 10 | 11 | kΩ | | Hysteresis of Threshold Voltage for Shut-<br>Down Function Enable | | V <sub>SD-TH-ST</sub> | 1.30 | 1.35 | 1.40 | V | | Duration of V <sub>SD-TH-ST</sub> at startup | | t <sub>SD-ST</sub> | 0.4 | 1.0 | 1.6 | ms | | Constant Current Correction Section | | ` | | | | , | | High Line Compensation Current | V <sub>IN</sub> = 264 V <sub>rms</sub> | I <sub>COMP-H</sub> | 90 | 100 | 110 | μΑ | | Low Line Compensation Current | V <sub>IN</sub> = 90 V <sub>rms</sub> | I <sub>COMP-L</sub> | 32 | 36 | 40 | μA | | Constant Current Estimator Section | | | | | | | | CCR Pin Source Current | | I <sub>CCR</sub> | 18.2 | 20 | 21.8 | μΑ | | Constant Current Control Reference Offset Voltage (Note 5) | | V <sub>REF_CC_Offset</sub> | | 0.8 | | V | | Peak Value Amplifying Gain (Note 5) | | A <sub>PK</sub> | | 3.6 | | V/V | | FB CC Pull-Up Voltage CC (Note 5) | | V <sub>FB-CC-Open</sub> | | 4.0 | | V | | Internal Voltage Attenuator of FB CC (Note 5) | | A <sub>V-CC</sub> | | 0.444 | | V/V | | GATE Section | | | | | | | | Gate Output Voltage Low | | V <sub>GATE-L</sub> | 0 | - | 1.5 | V | | Internal Gate PMOS Driver ON | V <sub>DD</sub> Falling | V <sub>DD-PMOS-ON</sub> | 7.0 | 7.5 | 8.0 | V | | Internal Gate PMOS Driver OFF | V <sub>DD</sub> Rising | V <sub>DD-PMOS-OFF</sub> | 9.0 | 9.5 | 10.0 | V | | Rising Time | V <sub>CS</sub> =0 V, V <sub>S</sub> =0 V, C <sub>GATE</sub> =1nF | t <sub>r</sub> | 100 | 135 | 180 | ns | | Falling Time | V <sub>CS</sub> =0 V, V <sub>S</sub> =0 V, C <sub>GATE</sub> =1nF<br>T <sub>J</sub> = 25°C | t <sub>f</sub> | 30 | 50 | 70 | ns | | Gate Output Clamping Voltage | V <sub>DD</sub> =25 V | V <sub>GATE-CLAMP</sub> | 6.8 | 7.5 | 8.2 | V | | Maximum On Time | V <sub>FB</sub> =3V, V <sub>CS</sub> =0.3V | t <sub>on-max</sub> | 20 | 22 | 25 | μs | Design guaranteed. #### TYPICAL CHARACTERISTICS Figure 3 Turn-On Threshold Voltage $(V_{DD-ON})$ vs. Temperature Figure 4 Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature Figure 5 $V_{DD}$ Over Voltage-Protection Level $(V_{VDD-OVP})$ vs. Temperature Figure 6 Brown-In Threshold Voltage (V<sub>Brown-IN</sub>) vs. Temperature Figure 7 Maximum Blanking Frequency (f<sub>BNK-MAX</sub>) vs. Temperature Figure 8 Minimum Blanking Frequency (f<sub>BNK-MIN</sub>) vs. Temperature 1.1 Figure 9 Frequency Foldback Starting VFB $(V_{FB\text{-}BNK\text{-}H})$ vs. Temperature Figure 10 Frequency Foldback Stopping VFB (V<sub>FB-BNK-L</sub>) vs. Temperature Figure 11 VS Sampling Blanking Time 1 (t<sub>VS-BNK1</sub>) vs. Temperature Figure 12 VS Sampling Blanking Time 2 (t<sub>VS-BNK2</sub>) vs. Temperature Figure 13 Output Over-Voltage-Protection $(V_{VS-OVP})$ vs. Temperature Figure 14 Output Under-Voltage Protection $(V_{VS-UVP})$ vs. Temperature Figure 15 Current Limit Threshold Voltage $(V_{CS-LIM})$ vs. Temperature Figure 16 High Threshold Voltage of Current Sense (V<sub>CS-IMIN-H</sub>) vs. Temperature Figure 17 Ratio between Threshold Voltage and Source Current (Z<sub>SD-TH</sub>) vs. Temperature Figure 18 During of $V_{SD-TH-ST}$ at startup $(t_{SD-ST})$ vs. Temperature Figure 19 CCR Pin Source Current ( $I_{\text{CCR}}$ ) vs. Temperature Figure 20 Maximum On Time (t<sub>ON-MAX</sub>) vs. Temperature #### APPLICATIONS INFORMATION FAN604S is an offline PWM controller which operates in a quasi-resonant (QR) mode and significantly enhances system efficiency and power density. Its control method is based on the load condition (valley switching with fixed blanking time at heavy load and valley switching with variable blanking time at medium load) to maximize the efficiency. It offers constant output voltage (CV) regulation through opto-coupler feedback circuitry. Line voltage compensation gain can be programmed by using an external resistor to minimize the effect of line voltage variation on output current regulation due to turn-off delay of the gate drive circuit. FAN604S incorporates HV startup and accurate brown-in through HV pin. The brown-in voltage is programmed by using an external HV pin resistor. The constant current regulation (CCR), which sets the maximum output current level, is programmable via an external resistor connected to the CCR pin. Protections such as $V_{DD}$ Over-Voltage Protection ( $V_{DD}$ OVP), $V_S$ Over-Voltage Protection ( $V_S$ OVP), $V_S$ Under-Voltage Protection ( $V_S$ UVP), internal Over-Temperature Protection (OTP), Brownout protection and externally triggered shut-down (SD) function improve reliability. #### **Basic Operation Principle** Quasi-resonant switching is a method to reduce primary MOSFET switching losses low line is more effective. In order to perform QR turn-on of the primary MOSFET, the valley of the resonance occurring between transformer magnetizing inductance $(L_m)$ and MOSFET effective output capacitance $(C_{\text{oss-eff}})$ must be detected. $$C_{\mathrm{OSS-eff}} = C_{\mathrm{OSS-MOSFET}} + C_{\mathrm{trans}} + C_{\mathrm{parasitie}} \tag{eq. 1} \label{eq:eq. 1}$$ $$t_{resonance} = 2\pi \sqrt{L_m \cdot C_{OSS-eff}}$$ (eq. 2) For heavy load condition (50%~100% of full load), the blanking time for the valley detection is fixed such that the switching time is between $1/f_{\rm BNK-MAX}$ and $1/f_{\rm BNK-MAX}$ + $t_{\rm resonance}$ and primary side peak current will be modulated by voltage level of feedback. For the medium load condition (25%~50% of full load), the blanking time is modulated as a function of load current such that the upper limit of the blanking frequency varies from $f_{BNK-MAX}$ as load decreases where the blanking frequency reduction stop point is $f_{BNK-MIN}$ . For the light load condition (5%~25%)), the blanking time for the valley detection is fixed such that the switching time is between $f_{BNK-MIN}$ and $f_{BNK-MIN}$ + $t_{resonance}$ and primary side peak current will be modulated by the function of $V_{CS-IMN}$ modulation, as shown in Figure 22 #### **Burst Mode Operation** Figure 21 shows when V<sub>FB</sub> drops below V<sub>FB-Burst-L</sub>, the PWM output shuts off and the output voltage drops at a rate which is depended on the load current level. This causes the feedback voltage to rise. Once V<sub>FB</sub> exceeds V<sub>FB-Burst-H</sub>, FAN604S resumes switching. When the FB voltage drops below the corresponding V<sub>CS-IMIN-L</sub>, the peak currents in switching cycles are limited by V<sub>CS-IMIN-L</sub> regardless of FB voltage. Thus, more power is delivered to the load than required and once FB voltage is pulled low below V<sub>FB-Burst-L</sub>, switching stops again. In this manner, the burst mode operation alternately enables and disables switching of the MOSFET to reduce the switching losses. Figure 21 Burst-Mode Operation #### Deep Burst Mode FAN604S enters deep burst mode if FB voltage stays lower than $V_{FB\text{-}Burst\text{-}L}$ for more than $t_{Deep\text{-}Burst\text{-}Entry}$ (640 $\mu s$ ). Once FAN604S enters deep burst mode, the operating current is reduced to $I_{DD\text{-}Burst}$ (300 $\mu A$ ) to minimize power consumption. Once feedback voltage is more than $V_{FB\text{-}Burst\text{-}H}$ , power-on-reset occurs within a time period of $t_{Deep\text{-}Burst\text{-}Exit}$ (25 $\mu s$ ) and IC resumes switching with normal operating current, $I_{DD\text{-}OP}$ . Figure 22 Frequency Fold-back Function #### **Valley Detection** There will be a logic propagation delay from VS Zero-Crossing Detection ( $V_{S\text{-}ZCD}$ ) to IC GATE turn on and a MOSFET gate drives propagation delay from GATE pin to MOSFET turn on. We can assume the sum of these propagation delays to be $t_{ZCD\text{-}to\text{-}PWM}$ (175ns), as shown in Figure 23. However, if 1/2 $t_F$ is longer than $t_{ZCD\text{-}to\text{-}PWM}$ , the switching occurs away from the valley causing higher losses. The time period of resonant ringing is dependent on $L_m$ and $C_{oss\text{-}eff}$ . Typically, the time period of resonance ringing is around $1{\sim}1.5~\mu s$ depending on the system parameters. Hence, the switching may occur at a point different from the valley depending on the system. When PCB layout is poor, it may cause noise on the VS pin. The VS pin needs to be in parallel with the capacitor ( $C_{VS}$ ) less than 10 pF to filter the noise. #### Inherent and Forced Frequency Modulation Typically, the bulk capacitor of flyback converter has a longer charging time in low line than in high line. Thus, the voltage ripple ( $\Delta$ V<sub>DC</sub>) in low line is higher as shown in Figure 24. This large ripple results in 4~6% variation of the switching frequency in low line for a valley switched converter, the switching frequency could vary accordingly. This frequency variation scatters EMI noise nearby frequency band, this is helpful to meet EMI requirement easily. Hence, the EMI performance in low line is satisfied. However, in high line, the ripple is very small and consequently the EMI performance for high line may suffer. In order to maintain good EMI performance for high line, forced frequency modulation is provided. FAN604S varies the valley switching point from 0 to Δt<sub>FM-Range</sub> (265 ns) in every Δt<sub>FM-Period</sub> (2.5 ms) as shown in Figure 25. Since the drain voltage at which the switching occurs does not change much with this variation, there is minimum impact on the efficiency. Figure 23 The Valley Detection Circuit and Behaior Figure 24 Inherent Frequency Modulation Figure 25 Forced Frequency Modulation #### **Output Voltage Detection** Figure 26 shows the VS voltage is sampled ( $V_{S-SH}$ ) after $t_{VS-BNK}$ of GATE turn-off so that the ringing does not introduce any error in the sampling. FAN604S dynamically varies $t_{VS-BNK}$ with load. At heavy load, $t_{VS-BNK}=t_{VS-BNK1}$ (1.8 $\mu$ s) when $V_{FB}>V_{FB-BNK-H}$ . At light-load, $t_{VS-BNK}=t_{VS-BNK2}$ (1.0 $\mu$ s) when $V_{FB}<V_{FB-BNK-L}$ . This dynamic variation ensures that VS sampling occurs after ringing due to leakage inductance has stopped and before secondary current goes to zero. Figure 26 Output Voltage Detection #### Line Voltage Detection The FAN604S indirectly senses the line voltage through the VS pin while the MOSFET is turned on, as illustrated in Figure 27 MOSFET turn-on period, the auxiliary winding voltage, $V_{AUX}$ , is proportional to the input bulk capacitor voltage, $V_{BLK}$ , due to the transformer coupling between the primary and auxiliary windings. During the MOSFET conduction time, the line voltage detector clamps the VS pin voltage to $V_{S\text{-Clamp}}$ (0 V), and then the current $I_{VS}$ flowing out of VS pin is expressed as: $$I_{VS} = \frac{V_{BLK}}{R_{VS1}} \frac{N_A}{N_P}$$ (eq. 4) The $I_{VS}$ current, reflecting the line voltage information, is used for brownout protection and CC control correction weighting. #### CV / CC PWM Operation Principle Figure 27 shows a simplified CV / CC PWM control circuit of the FAN604S. The Constant Voltage (CV) regulation is implemented in the same manner as the conventional isolated power supply, where the output voltage is sensed using a voltage divider and compared with the internal reference of the shunt regulator to generate a compensation signal. The compensation signal is transferred to the primary side through an opto-coupler and scaled down by attenuator $A_{\rm V}$ to generate a COMV signal. This COMV signal is applied to the PWM comparator to determine the duty cycle. The Constant Current (CC) regulation is implemented internally with primary-side control. The output current estimator calculates the output current using the transformer primary-side current and diode current discharge time. By comparing the estimated output current with internal reference signal, a COMI signal is generated to determine the duty cycle. These two control signals, COMV and COMI, are compared with an internal sawtooth waveform ( $V_{SAW}$ ) by two PWM comparators to determine the duty cycle. Figure 27 illustrates the outputs of two comparators, combined with an OR gate, to determine the MOSFET turn-off instant. Either of COMV or COMI, the lower signal determines the duty cycle. During CV regulation, COMV determines the duty cycle while COMI is saturated to HIGH level. During CC regulation, COMI determines the duty cycle while COMI saturated to HIGH level. Figure 27 Simplified PWM Control Circuit and PWM Operation for CV/CC Regulation #### **Primary-Side Constant Current Operation** Figure 28 shows the key waveforms of a flyback converter operation in DCM. The output current is estimated by calculating the average of output diode current in one switching cycle: $$I_{o} = \frac{1}{2} \frac{1}{R_{cs}} \frac{V_{CS-PK} \cdot T_{dis}}{T_{s}} \frac{N_{P}}{N_{s}} E_{ff} = \frac{1}{2} \frac{1}{R_{cs}} \frac{V_{REF\_CC}}{A_{PK}} \frac{N_{P}}{N_{s}} E_{ff} \quad \text{(eq. 5)}$$ When the diode current reaches zero, the transformer winding voltage begins to drop sharply and VS pin voltage drops as well. When VS pin voltage drops below the V<sub>S-SH</sub> by more than 500 mV, zero current detection of diode current is obtained. The output current can be programmed by setting the resistor as of CCR: $$R_{\rm CCR} = \frac{1}{I_{\rm CCR}} (2 \cdot I_{\it O} \cdot R_{\rm CS} \cdot A_{\rm FK} \cdot \frac{N_{\it S}}{N_{\it P}} \cdot \frac{1}{E_{\it ff}} - V_{\it REF\_CC\_Qffbet}) \qquad (\rm eq.~6)$$ When PCB layout is poor, it may cause noise on the CCR pin. The CCR pin needs to be in parallel with the capacitor ( $C_{CCR}$ ) less than 4.7nF stabilizing the voltage against noise. #### Line Voltage Compensation The output current estimation is also affected by the turnoff delay of the MOSFET as illustrated in Figure 29. The actual MOSFET's turn-off time is delayed due to the MOSFET gate charge and gate driver's capability, resulting in peak current detection error as $$\Delta I_{DS}^{PK} = \frac{V_{BLK}}{L_m} t_{OFF DLY}$$ (eq. 7) Where L<sub>m</sub> is the transformer's primary side magnetizing inductance. Since the output current error is proportional to the line voltage, the FAN604S incorporates line voltage compensation to improve output current estimation accuracy. Line information is obtained through the line voltage detector as shown in Figure 27. I<sub>COMP</sub> is an internal current source, which is proportional to line voltage. The line compensation gain is programmed by using CS pin series resistor, R<sub>CS\_COMP</sub>, depending on the MOSFET turn-off delay, t<sub>OFF,DLY</sub>. I<sub>COMP</sub> creates a voltage drop, V<sub>OFF,SET</sub>, across R<sub>CS\_COMP</sub>. This line compensation offset is proportional to the DC link capacitor voltage, V<sub>BLK</sub>, and turn-off delay, t<sub>OFF,DLY</sub>. Figure 29 demonstrates the effect of the line compensation. Figure 28 Waveforms for Estimate Output Current Figure 29 Effect of MOSFET Turn-off Delay and Line Voltage Compensation #### **CCM Prevention** The constant current calculation logic is based on flyback converter operation in DCM. The output current is estimated by calculating the average of output diode current in one switching cycle. If flyback converter goes into CCM operation, the discharge time of magnetizing current will be fixed. Once this discharge time is fixed, it will increase the average of output diode current. During the CC region, when output voltage becomes lower, the time that the magnetizing current decreases down to zero is longer, as shown in Figure 30. FAN604S provides the lower operation frequency that can be down to $17 \, \text{kHz} \, (f_{\text{OSC-MIN}})$ to prevent the system goes into CCM operation. Figure 30 The Minimum Operation Frequency #### HV Startup and Brown-In Figure 31 shows the high-voltage (HV) startup circuit. An Internal JFET provides a high voltage current source, whose characteristics are shown in Figure 32. To improve reliability and surge immunity, it is typical to use a R<sub>HV</sub> resistor between the HV pin and the bulk capacitor voltage. The actual current flowing into the HV pin at a given bulk capacitor voltage and startup resistor value is determined by the intersection point of characteristics I-V line and the load line as shown in Figure 32. During startup, the internal startup circuit is enabled and the bulk capacitor voltage supplies the current, $I_{HV}$ , to charge the hold-up capacitor, $C_{VDD}$ , through $R_{HV}$ . When the $V_{DD}$ voltage reaches $V_{DD\text{-}ON}$ , the sampling circuit shown in Figure 31 is turned on for $t_{HV\text{-}det} \, (100~\mu s)$ to sample the bulk capacitor voltage. Voltage across $R_{LS}$ is compared with reference which generates a signal to start switching. If brown-in condition is not detected within this time, switching does not start. Equation 8 can be used to program the brown-in of the system. If line voltage is lower than the programmed brown-in voltage, FAN604S goes in auto-restart mode. $$V_{IN} = \frac{R_{LS} + R_{JEFT} + R_{HV}}{R_{LS}} \times V_{REF}$$ (eq. 8) Once switching starts, the internal HV startup circuit is disabled. During normal switching, the line voltage information is obtained from the $I_{VS}$ signal. Once the HV startup circuit is disabled, the energy stored in $C_{VDD}$ supplies the IC operating current until the transformer auxiliary winding voltage reaches the nominal value. Therefore, $C_{VDD}$ should be properly designed to prevent $V_{DD}$ from dropping below $V_{DD-OFF}$ threshold (typically 5.5 V) before the auxiliary winding builds up enough voltage to supply $V_{DD}$ . During startup, the IC current is limited to $I_{DD-ST}$ (300 $\mu$ A). Figure 31 HV Startup Circuit Figure 32 Characteristics of HV pin #### **Protections** The FAN604S protection functions include VDD Over-Voltage Protection (VDD-OVP), brownout protection, VS Over-Voltage Protection (VS-OVP), VS Under-Voltage Protection (VS-UVP), and IC internal Over-Temperature Protection (OTP). The VDD-OVP, brownout protection, VS-OVP and OTP are implemented with Auto-Restart mode. The VS-UVP is implemented with Extend Auto-Restart mode. When the Auto-Restart Mode protection is triggered, switching is terminated and the MOSFET remains off, causing VDD to drop because of IC operating current I<sub>DD-OP</sub> (2 mA). When VDD drops to the VDD turn-off voltage of V<sub>DD-OFF</sub> (5.5 V), operation current reduces to I<sub>DD-Burst</sub> (300 μA). When the VDD voltage drops further to V<sub>DD-HV-ON</sub>, the protection is reset and the supply current drawn from HV pin begins to charge the VDD hold-up capacitor. When VDD reaches the turn-on voltage of V<sub>DD-ON</sub> (17.2 V), the FAN604S resumes normal operation. In this manner, the Auto-Restart mode alternately enables and disables the switching of the MOSFET until the abnormal condition is eliminated as shown in Figure 33. When the Extend Auto-Restart Mode protection is triggered via VS under-voltage protection (VS-UVP), switching is terminated and the MOSFET remains off, causing VDD to drop. While VDD drops to V<sub>DD-HV-ON</sub> for HV startup circuit enable, then IC enters Extend Auto-Restart period with two cycles as shown Figure 34. During Extend Auto-Restart period, VDD voltage swings between $V_{\text{DD-ON}}$ and $V_{\text{DD-HVON}}$ without gate switching, and IC operation current is reduced to I<sub>DD-Burst</sub> of 300 μA for slowing down the VDD capacitor discharging slope. As Extend Auto-Restart period ends, normal operation resumes. Figure 33 Auto-Restart Mode Operation Figure 34 Extend Auto-Restart Mode Operation #### VDD Over-Voltage-Protection (VDD-OVP) VDD over-voltage protection prevents IC damage from over-voltage stress. It is operated in Auto-Restart mode. When the VDD voltage exceeds $V_{DD\text{-}OVP}$ (29.0 V) for the de-bounce time, $t_{D\text{-}VDDOVP}$ (70 $\mu$ s), due to abnormal condition, the protection is triggered. This protection is typically caused by an open circuit of secondary side feedback network. #### **Brownout Protection** Line voltage information is used for brownout protection. When the $I_{VS}$ current out of the VS pin during the MOSFET conduction time is less than 450 $\mu A$ for longer than 16.5 ms, the brownout protection is triggered. The input bulk capacitor voltage to trigger brownout protection is given as $$V_{BLK,BO} = 1.2 \times 450 \mu A \times \frac{R_{VS1}}{N_A/N_P}$$ (eq. 9) #### IC Internal Over-Temperature-Protection (OTP) The internal temperature-sensing circuit disables the PWM output if the junction temperature exceeds $140^{\circ}$ C ( $T_{OTP}$ ) and the FAN604S enters Auto-Restart Mode protection. #### VS Over-Voltage-Protection (VS-OVP) VS over-voltage protection prevents damage caused by output over-voltage condition. It is operated in Auto-Restart mode. Figure 35 shows the internal circuit of VS-OVP protection. When abnormal system conditions occur, which cause VS sampling voltage to exceed V<sub>VS-OVP</sub> (3.0V) for more than 2 consecutive switching cycles (N<sub>VS-OVP</sub>), PWM pulses are disabled and FAN604S enters Auto-Restart protection. VS over-voltage conditions are usually caused by open circuit of the secondary side feedback network or a fault condition in the VS pin voltage divider resistors. For VS pin voltage divider design, R<sub>VS1</sub> is obtained from Equation 9, and R<sub>VS2</sub> is determined by the desired VS-OVP protection function as Figure 35 VS-OVP Protection Circuit #### VS Under-Voltage-Protection (VS-UVP) In the event of an output short, output voltage will drop and the primary peak current will increase. To prevent operation for a long time in this condition, FAN604S incorporates under-voltage protection through VS pin. Figure 36 shows the internal circuit for VS-UVP. By sampling the auxiliary winding voltage on the VS pin at the end of diode conduction time, the output voltage is indirectly sensed. When $V_{\rm S}$ sampling voltage is less than $V_{\rm VS-UVP}$ (0.65 V) and longer than de-bounce cycles $N_{\rm VS-UVP}$ , VS-UVP is triggered and the FAN604S enters Extend Auto-Restart Mode. To avoid VS-UVP triggering during the startup sequence, a startup blanking time, $t_{VS\text{-}UVP\text{-}BLANK}$ (40 ms), is included for system power on. For VS pin voltage divider design, $R_{VS1}$ is obtained from Equation 9 and $R_{VS2}$ is determined by Equation 10. $V_{O\text{-}UVP}$ can be determined by Equation 11. $$V_{O-UVP} = \frac{N_S}{N_A} (1 + \frac{R_{VS1}}{R_{VS2}}) \cdot V_{VS-UVP}$$ (eq. 11) Figure 36 VS-UVP Protection Circuit #### Externally Triggered Shutdown (SD) When $V_{DD}$ is $V_{DD-ON}$ , Shut-Down comparing level is $V_{SD-TH-ST}$ (1.35V), after the startup time $t_{SD-ST}$ (1ms), the comparing level is changed to $V_{SD-TH}$ (1.0 V). By pulling down SD pin voltage below the $V_{SD-TH}$ (1.0 V) shutdown can be externally triggered and the FAN604S will enter Auto-Restart mode protection. It can be also used for external Over-Temperature-Protection by connecting a NTC thermistor between the shutdown (SD) programming pin and ground. An internal constant current source $I_{SD}$ (103 $\mu$ A) creates a voltage drop across the thermistor. The resistance of the NTC thermistor becomes smaller as the ambient temperature increases, which reduces the voltage drop across the thermistor. SD pin voltage is sampled every gate cycle when $V_{FB} > V_{FB\text{-Burst-H}}$ and sampled continuously when $V_{FB} < V_{FB\text{-Burst-L}}$ . When the voltage at SD pin is sampled to be below the threshold voltage, $V_{SD\text{-TH}}$ (1.0 V), for a de-bounce time of $t_{D\text{-SD}}$ (400 $\mu$ s), Auto-Restart protection is triggered. A capacitor may also be placed in parallel with the NTC thermistor to further improve the noise immunity. The capacitor should be designed such that SD pin voltage is more than $V_{SD\text{-TH-ST}}$ within the time of $t_{SD\text{-ST}}$ . Figure 37 External OTP using SD Pin #### Pulse-by-Pulse Current Limit During startup or overload condition, the feedback loop is saturated to high and is unable to control the primary peak current. To limit the current during such conditions, FAN604S has pulse-by-pulse current limit protection which forces the GATE to turn off when the CS pin voltage reaches the current limit threshold, $V_{\text{CS-LIM}}$ (0.89 V). #### Secondary-Side Diode Shot Protection When the secondary-side diode is damaged, the slope of the primary-side peak current will be sharp within leading-edge blanking time. To limit the current during such conditions, FAN604S has secondary-side diode short protection which forces the GATE to turn off when the CS pin voltage reaches 1.6 V. After one switching cycle, it will operate in Auto-Restart mode as shown in Figure 38. #### **Current Sense Short Protection** Current sense short protection prevents damage caused by CS pin open or short to ground. After two switching cycle, it will operate in Auto-Restart mode. Figure 38 shows the internal circuit of current sense short protection. When abnormal system conditions occur, which cause CS pin voltage lower than 0.2 V after debounce time ( $t_{\text{CS-short}}$ ) for more than 2 consecutive switching cycles, PWM pulses are disabled and FAN604S enters Auto-Restart protection. The $I_{\text{CS-short}}$ is an internal current source, which is proportional to line voltage. The de-bounce time ( $t_{\text{CS-short}}$ ) is created by $I_{\text{CS-short}}$ capacitor (2 pF) and threshold voltage (3.0 V). This debounce time ( $t_{\text{CS-short}}$ ) is inversely proportional to the DC link capacitor voltage, $V_{\text{BLK}}$ . Figure 38 Current Sense Protection Circuit #### **PCB Layout Guideline** Print circuit board (PCB) layout and design are very import for switching power supplies where the voltage and current change with high dv/dt and di/dt. Good PCB layout minimizes excessive EMI and prevent the power supply from being disrupted during surge/ESD tests. The following guidelines are recommended for layout designs. - To improve EMI performance and reduce line frequency ripples, the output of the bridge rectifier should be connected to capacitors C<sub>BLK1</sub> and C<sub>BLK2</sub> first, then to the transformer and MOSFET. - The primary-side high-voltage current loop is CBLK2 - Transformer - MOSFET - RCS - CBLK2. The area enclosed by this current loop should be as small as possible. The trace for the control signal (FB, CS, VS and GATE) should not go across this primary high-voltage current loop to avoid interference. - Place R<sub>HV</sub> for protection against the inrush spike on the HV pin (150kΩ is recommended). - R<sub>CS</sub> should be connected to the ground of C<sub>BLK2</sub> directly. Keep the trace short and wide (Trace 4 to 1) and place it close to the CS pin to reduce switching noise. High-voltage traces related to the drain of MOSFET and RCD snubber should be away from control circuits to prevent unnecessary interference. If a heat sink is used for the MOSFET, connect this heat sink to ground. - As indicated by 2, the area enclosed by the transformer auxiliary winding, D<sub>AUX</sub> and C<sub>VDD</sub>, should also be small. - Place C<sub>VDD</sub>, C<sub>VS</sub>, R<sub>VS2</sub>, C<sub>FB</sub>, R<sub>CCR</sub>, C<sub>CCR</sub>, R<sub>CS\_COMP</sub> and C<sub>CSF</sub> close to the controller for good decoupling and low switching noise. - As indicated by 3, the ground of the control circuits should be connected as a single point first, then to other circuitry. - Connect ground by 3 to 2 to 4 to 1 sequence. This helps to avoid common impedance interference for the sense signal. - Regarding the ESD discharge path, use the shortcut pad between AC line and DC output (most recommended). Another method is to discharge the ESD energy to the AC line through the primary-side main ground 1. Because ESD energy is delivered from the secondary side to the primary side through the transformer stray capacitor or the Y capacitor, the controller circuit should not be placed on the discharge path. 5 shows where the point-discharge route can be placed to effectively bypass the static electricity energy. - For the surge path, select fusible resistor of wire wound type to reduce inrush current and surge energy and use π input filter (two bulk capacitors and one inductance) to share the surge energy. Figure 39 Recommended Layout for FAN604S # ORDERING INFORMATION | Device | Operating Temperature Range | perature Range Package | | |-----------|-----------------------------|-------------------------------------------------------------------------------|-------------| | FAN604SMX | -40°C to +125°C | 10-Lead, Small Outline Package (SOIC), JEDEC<br>MS-012, .150-Inch Narrow Body | Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D #### PACKAGE DIMENSIONS **ON Semiconductor**