### **DISCRETE SEMICONDUCTORS**

# DATA SHEET



## BST50; BST51; BST52 NPN Darlington transistors

Product specification Supersedes data of 2001 Feb 20

2004 Dec 09





### **NPN Darlington transistors**

### **BST50**; **BST51**; **BST52**

#### **FEATURES**

- High current (max. 0.5 A)
- Low voltage (max. 80 V)
- Integrated diode and resistor.

### **APPLICATIONS**

- Industrial switching applications such as:
  - Print hammer
  - Solenoid
  - Relay and lamp driving.

### **DESCRIPTION**

NPN Darlington transistor in a SOT89 plastic package. PNP complements: BST60, BST61 and BST62.

### **MARKING**

| TYPE NUMBER | MARKING CODE |
|-------------|--------------|
| BST50       | AS1          |
| BST51       | AS2          |
| BST52       | AS3          |

#### **PINNING**

| PIN | DESCRIPTION |  |
|-----|-------------|--|
| 1   | emitter     |  |
| 2   | collector   |  |
| 3   | base        |  |



### **ORDERING INFORMATION**

| TYPE NUMBER  | PACKAGE |                                                              |         |  |
|--------------|---------|--------------------------------------------------------------|---------|--|
| I TPE NUMBER | NAME    | DESCRIPTION                                                  | VERSION |  |
| BST50        | SC-62   | plastic surface mounted package; collector pad for good heat | SOT89   |  |
| BST51        |         | transfer; 3 leads                                            |         |  |
| BST52        |         |                                                              |         |  |

### NPN Darlington transistors

BST50; BST51; BST52

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                 | CONDITIONS                       | MIN.       | MAX. | UNIT |
|------------------|---------------------------|----------------------------------|------------|------|------|
| V <sub>CBO</sub> | collector-base voltage    | open emitter                     |            |      |      |
|                  | BST50                     |                                  | _          | 60   | V    |
|                  | BST51                     |                                  | _          | 80   | V    |
|                  | BST52                     |                                  | _          | 90   | V    |
| V <sub>CES</sub> | collector-emitter voltage | V <sub>BE</sub> = 0 V            |            |      |      |
|                  | BST50                     |                                  | _          | 45   | V    |
|                  | BST51                     |                                  | _          | 60   | V    |
|                  | BST52                     |                                  | _          | 80   | V    |
| V <sub>EBO</sub> | emitter-base voltage      | open collector                   | _          | 5    | V    |
| I <sub>C</sub>   | collector current (DC)    |                                  | _          | 1    | Α    |
| I <sub>CM</sub>  | peak collector current    |                                  | _          | 2    | Α    |
| I <sub>B</sub>   | base current (DC)         |                                  | _          | 100  | mA   |
| P <sub>tot</sub> | total power dissipation   | T <sub>amb</sub> ≤ 25 °C; note 1 | _          | 1.3  | W    |
| Tj               | junction temperature      |                                  | _          | 150  | °C   |
| T <sub>amb</sub> | ambient temperature       |                                  | <b>–65</b> | +150 | °C   |
| T <sub>stg</sub> | storage temperature       |                                  | -65        | +150 | °C   |

### Note

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                           | CONDITIONS | VALUE | UNIT |
|----------------------|-----------------------------------------------------|------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient         | note 1     | 96    | K/W  |
| R <sub>th(j-s)</sub> | thermal resistance from junction to soldering point |            | 16    | K/W  |

#### Note

Device mounted on a printed-circuit board, single-sided copper, tin-plated, mounting pad for collector 6 cm<sup>2</sup>.
 For other mounting conditions, see "Thermal considerations for SOT89 in the General Part of associated Handbook".

<sup>1.</sup> Device mounted on a printed-circuit board, single-sided copper, tin-plated, mounting pad for collector 6 cm<sup>2</sup>. For other mounting conditions, see "Thermal considerations for SOT89 in the General Part of associated Handbook".

### NPN Darlington transistors

BST50; BST51; BST52

### **CHARACTERISTICS**

 $T_{amb}$  = 25  $^{\circ}C$  unless otherwise specified.

| SYMBOL             | PARAMETER                                                 | CONDITIONS                                                              | MIN. | TYP. | MAX. | UNIT |
|--------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| I <sub>CES</sub>   | collector-emitter cut-off current                         |                                                                         |      |      |      |      |
|                    | BST50                                                     | V <sub>BE</sub> = 0 V; V <sub>CE</sub> = 45 V                           | _    | -    | 50   | nA   |
|                    | BST51                                                     | V <sub>BE</sub> = 0 V; V <sub>CE</sub> = 60 V                           | _    | _    | 50   | nA   |
|                    | BST52                                                     | V <sub>BE</sub> = 0 V; V <sub>CE</sub> = 80 V                           | _    | -    | 50   | nA   |
| I <sub>EBO</sub>   | emitter-base cut-off current                              | I <sub>C</sub> = 0 A; V <sub>EB</sub> = 4 V                             | _    | _    | 50   | nA   |
| h <sub>FE</sub>    | DC current gain                                           | V <sub>CE</sub> = 10 V; note 1; (see Fig.2)                             |      |      |      |      |
|                    |                                                           | I <sub>C</sub> = 150 mA                                                 | 1000 | -    | _    |      |
|                    |                                                           | I <sub>C</sub> = 500 mA                                                 | 2000 | -    | _    |      |
| V <sub>CEsat</sub> | collector-emitter saturation                              | I <sub>C</sub> = 500 mA; I <sub>B</sub> = 0.5 mA                        | _    | _    | 1.3  | V    |
|                    | voltage                                                   | $I_C = 500 \text{ mA}; I_B = 0.5 \text{ mA};$<br>$T_j = 150 \text{ °C}$ | _    | _    | 1.3  | V    |
| V <sub>BEsat</sub> | base-emitter saturation voltage                           | I <sub>C</sub> = 500 mA; I <sub>B</sub> = 0.5 mA                        | _    | _    | 1.9  | V    |
| f <sub>T</sub>     | transition frequency                                      | I <sub>C</sub> = 500 mA; V <sub>CE</sub> = 5 V;<br>f = 100 MHz          | _    | 200  | _    | MHz  |
| Switching ti       | Switching times (between 10% and 90% levels); (see Fig.3) |                                                                         |      |      |      |      |
| t <sub>on</sub>    | turn-on time                                              | I <sub>Con</sub> = 500 mA; I <sub>Bon</sub> = 0.5 mA;                   | _    | 400  | _    | ns   |
| t <sub>off</sub>   | turn-off time                                             | $I_{Boff} = -0.5 \text{ mA}$                                            | _    | 1500 | _    | ns   |

### Note

1. Pulse test:  $t_p \le 300~\mu s;~\delta \le 0.02.$ 

### NPN Darlington transistors

### BST50; BST51; BST52





### NPN Darlington transistors

BST50; BST51; BST52

### **PACKAGE OUTLINE**

Plastic surface mounted package; collector pad for good heat transfer; 3 leads

SOT89



| OUTLINE | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|---------|------------|--------|-------|----------|------------|---------------------------------|
| VERSION | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT89   |            | TO-243 | SC-62 |          |            | <del>99-09-13</del><br>04-08-03 |

### NPN Darlington transistors

BST50; BST51; BST52

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development             | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification           | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production              | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified

### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004

SCA76

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R75/05/pp8

Date of release: 2004 Dec 09

Document order number: 9397 750 13877

Let's make things better.

Philips Semiconductors



