



## **HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE** DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE

#### Features:

- 128K x 36 Synchronous Bank-Switchable Dual-ported **SRAM Architecture** 
  - 64 independent 2K x 36 banks
  - 4 megabits of memory on chip
- Bank access controlled via bank address pins
- High-speed data access
  - Commercial: 3.4ns (200MHz)/3.6ns (166MHz)/ 4.2ns (133MHz) (max.)
- Selectable Pipelined or Flow-Through output mode
- Counter enable and repeat features
- Dual chip enables allow for depth expansion without additional logic
- Supports JTAG features compliant with IEEE 1149.1

- Full synchronous operation on both ports
  - 5ns cycle time, 200MHz operation (14Gbps bandwidth)
  - Fast 3.4ns clock to data out
  - 1.5ns setup to clock and 0.5ns hold on all control, data, and address inputs @ 200MHz
  - Data input, address, byte enable and control registers
  - Self-timed write allows fast cycle time
- Separate byte controls for multiplexed bus and bus matching compatibility
- LVTTL- compatible, 3.3V (±150mV) power supply for core
- LVTTL compatible, selectable 3.3V (±150mV) or 2.5V (±100mV) power supply for I/Os and control signals on each port
- Available in a 208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball Grid Array (BGA)

## Functional Block Diagram



DSC 5626/10

NOTE:

for details.



### Description:

The IDT70V7599 is a high-speed 128Kx36 (4Mbit) synchronous Bank-Switchable Dual-Ported SRAM organized into 64 independent 2Kx36 banks. The device has two independent ports with separate control, address, and I/O pins for each port, allowing each port to access any 2Kx36 memory block not already accessed by the other port. Accesses by the ports into specific banks are controlled via the bank address pins under the user's direct control.

Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70V7599 has been optimized for applications having unidirectional orbidirectional data flow in bursts. An automatic power down feature, controlled by CEo and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode. The dual chip enables also facilitate depth expansion.

The 70V7599 can support an operating voltage of either 3.3V or 2.5V on one or both ports, controllable by the OPT pins. The power supply for the core of the device(VDD) remains at 3.3V. Please refer also to the functional description on page 19.

## Pin Configuration<sup>(1,2,3,4)</sup>

| IO19L             | IO18L                 | Vss                   | TDO                   | NC                  | A6<br>BA5L          | BA1L               | A8<br>A8L         | BE <sub>1</sub> L | A10<br>VDD |                 | A12<br>CNTENL      | A13<br><b>A</b> 4L | A14<br>A0L    | A15<br>OPTL   | A16<br>I/O17L | Vss           |
|-------------------|-----------------------|-----------------------|-----------------------|---------------------|---------------------|--------------------|-------------------|-------------------|------------|-----------------|--------------------|--------------------|---------------|---------------|---------------|---------------|
| B1<br>I/O20R      | B2<br>Vss             | B3<br>I/O18R          | <sup>B4</sup><br>TDI  | B5<br>NC            | B6<br>BA2L          | B7<br><b>A</b> 9L  | B8<br>BE2L        | B9<br>CE0L        | B10<br>Vss | B11<br>ADSL     | B12<br><b>A</b> 5L | B13<br><b>A</b> 1L | B14<br>Vss    | B15<br>VDDQR  | B16<br>I/O16L | B17<br>I/O15R |
| C1<br>Vddql       | C2<br>I/O19R          | C3<br>Vddqr           | C4<br>PL/FTL          | C5<br>NC            | C6<br>BA3L          | C7<br><b>A</b> 10L | C8<br>BE3L        | C9<br>CE1L        | C10<br>Vss | C11<br>R/WL     | C12<br><b>A</b> 6L | C13<br><b>A</b> 2L | C14<br>VDD    | C15<br>I/O16R | C16<br>I/O15L | C17<br>Vss    |
| D1<br>I/O22L      | D2<br>Vss             | D3<br>I/O21L          | D4<br>I/O20L          | D5<br>BA4L          | D6<br>BAol          | D7<br><b>A</b> 7L  | D8<br>BE0L        | D9<br>VDD         | D10<br>OEL | D 11<br>REPEATL | D12<br><b>A</b> 3L | D13<br>VDD         | D14<br>I/O17R | D15<br>VDDQL  | D16<br>I/O14L | D17<br>I/O14R |
| E1<br>I/O23L      | E2<br>I/O22R          | E3<br>Vddqr           | E4<br>I/O21R          |                     |                     |                    | •                 | •                 |            |                 | •                  |                    | E14<br>I/O12L | E15<br>I/O13R | E16<br>Vss    | E17<br>I/O13L |
| F1<br>Vddql       | F2<br>I/ <b>O</b> 23R | F3<br>I/O24L          | F4<br>Vss             |                     |                     |                    |                   |                   |            |                 |                    |                    | F14<br>Vss    | F15<br>I/O12R | F16<br>I/O11L | F17<br>Vddqr  |
| G1<br>I/O26L      | G2<br>Vss             | G3<br>I/O25L          | G4<br>I/ <b>O</b> 24R |                     |                     |                    |                   |                   |            |                 |                    |                    | G14<br>I/O9L  | G15<br>VDDQL  | G16<br>I/O10L | G17<br>I/O11R |
| H1<br>Vdd         | H2<br>I/O26R          | H3<br>Vddqr           | H4<br>I/ <b>O</b> 25R |                     |                     |                    |                   | )V759<br>F208     |            |                 |                    |                    | H14<br>VDD    | H15<br>IO9R   | H16<br>Vss    | H17<br>I/O10R |
| J1<br>Vddql       | J2<br>Vdd             | <sup>J3</sup><br>Vss  | J4<br>Vss             |                     |                     | ,                  |                   |                   |            |                 |                    |                    | J14<br>Vss    | J15<br>Vdd    | J16<br>Vss    | J17<br>Vddqr  |
| K1<br>I/O28R      | K2<br>Vss             | K3<br>I/O27R          | K4<br>Vss             |                     |                     | 4                  |                   | Pin fp            |            | `               |                    |                    | K14<br>I/O7R  | K15<br>VDDQL  | K16<br>I/O8R  | K17<br>Vss    |
| L1<br>I/O29R      | L2<br>I/O28L          | l3<br>Vddqr           | L4<br>I/O27L          |                     |                     |                    |                   |                   |            |                 |                    |                    | L14<br>I/O6R  | L15<br>I/O7L  | L16<br>Vss    | L17<br>I/O8L  |
| M1<br>Vddql       | M2<br>I/O29L          | M3<br>I/O30R          | M4<br>Vss             |                     |                     |                    |                   |                   |            |                 |                    |                    | M14<br>Vss    | M15<br>I/O6L  | M16<br>I/O5R  | M17<br>Vddqr  |
| N1<br>I/O31L      | N2<br>Vss             | N3<br>I/ <b>O</b> 31R | N4<br>I/O30L          |                     |                     |                    |                   |                   |            |                 |                    |                    | N14<br>I/O3R  | N15<br>VDDQL  | N16<br>I/O4R  | N17<br>I/O5L  |
| P1<br>I/O32R      | P2<br>I/O32L          | P3<br>Vddqr           | P4<br>I/O35R          | P5<br>TRST          | P6<br>B <b>A</b> 5R | P7<br>BA1R         | P8<br><b>A</b> 8R | P9<br>BE1R        | P10<br>VDD |                 | P12<br>CNTENR      | P13<br><b>A</b> 4R | P14<br>I/O2L  | P15<br>I/O3L  | P16<br>Vss    | P17<br>I/O4L  |
| R1<br>Vss         | R2<br>I/O33L          | R3<br>I/ <b>O</b> 34R | R4<br>TCK             | R5<br>NC            | R6<br>BA2R          | R7<br><b>A</b> 9R  | R8<br>BE2R        | R9<br>CE0R        | R10<br>Vss | R11<br>ADSR     | R12<br><b>A</b> 5R | R13<br><b>A</b> 1R | R14<br>Vss    | R15<br>VDDQL  | R16<br>I/O1R  | R17<br>Vddqr  |
| T1<br>I/O33R      | T2<br>I/O34L          | t3<br>Vddql           | T4<br>TMS             | T5<br>NC            | т6<br>В <b>А</b> зп | T7<br><b>A</b> 10R | T8<br>BE3R        | T9<br>CE1R        | T10<br>Vss | T11<br>R/WR     | T12<br><b>A</b> 6R | T13<br><b>A</b> 2R | T14<br>Vss    | T15<br>I/Oor  | T16<br>Vss    | T17<br>I/O2R  |
| U1<br><b>V</b> SS | U2<br>I/ <b>O</b> 35L | u3<br>PL/FTR          | U4<br>NC              | U5<br>B <b>A</b> 4R | U6<br>BA0R          | U7<br><b>A</b> 7R  | U8<br>BEor        | U9<br>Vdd         | U10<br>OEr | U11<br>REPEATR  | U12<br><b>A</b> 3R | U13<br><b>A</b> 0R | U14<br>VDD    | U15<br>OPTR   | U16<br>I/O0L  | U17<br>I/O1L  |

#### NOTES:

5626 drw 02c

- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 15mm x 15mm x 1.4mm with 0.8mm ball pitch.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking



Pin Configuration<sup>(1,2,3,4)</sup> (con't.)

70V7599 BC256<sup>(5)</sup>

### 256-Pin BGA Top View<sup>(6)</sup>

| A1              | A2              | A3              | A4            | A5            | A6           | A7          | A8                | A9                | A10             | A11         | A12         | A13         | A14         | A15            | A16    |
|-----------------|-----------------|-----------------|---------------|---------------|--------------|-------------|-------------------|-------------------|-----------------|-------------|-------------|-------------|-------------|----------------|--------|
| NC              | TDI             | NC              | NC            | B <b>A</b> 3L | BA0L         | <b>A</b> 8L | BE2L              | CE1L              | OEL             | CNTENL      | <b>A</b> 5L | <b>A</b> 2L | <b>A</b> 0L | NC             | NC     |
| B1              | B2              | B3              | B4            | B5            | B6           | B7          | B8                | B9                | B10             | B11         | B12         | B13         | B14         | B15            | B16    |
| I/O18L          | NC              | TDO             | NC            | BA4L          | BA1L         | <b>A</b> 9L | BE3L              | CEol              | R/WL            | REPEATL     | <b>A</b> 4L | <b>A</b> 1L | VDD         | I/O17L         | NC     |
| C1              | C2              | C3              | C4            | C5            | C6           | C7          | C8                | C9                | C10             | C11         | C12         | C13         | C14         | C15            | C16    |
| I/O18R          | I/O19L          | Vss             | B <b>A</b> 5L | B <b>A</b> 2L | <b>A</b> 10L | <b>A</b> 7L | BE <sub>1</sub> L | BE <sub>0</sub> L | CLKL            | ADSL        | <b>A</b> 6L | <b>A</b> 3L | OPTL        | I/O17R         | I/O16L |
| D1              | D2              | D3              | D4            | D5            | D6           | D7          | d8                | D9                | D10             | D11         | D12         | D13         | D14         | D15            | D16    |
| I/O20R          | I/O19R          | I/ <b>O</b> 20L | PL/FTL        | Vddql         | Vddql        | VDDQR       | Vddqr             | VDDQL             | VDDQL           | VDDQR       | VDDQR       | VDD         | I/O15R      | I/O15L         | I/O16R |
| E1              | E2              | E3              | E4            | E5            | E6           | E7          | E8                | E9                | E10             | E11         | E12         | E13         | E14         | E15            | E16    |
| I/O21R          | I/O21L          | I/O22L          | <b>V</b> DDQL | VDD           | Vdd          | <b>V</b> SS | Vss               | Vss               | Vss             | VDD         | VDD         | VDDQR       | I/O13L      | I/O14L         | I/O14R |
| F1              | F2              | F3              | F4            | F5            | F6           | F7          | F8                | F9                | F10             | F11         | F12         | F13         | F14         | F15            | F16    |
| I/O23L          | I/O22R          | I/ <b>O</b> 23R | Vddql         | Vdd           | Vss          | Vss         | Vss               | <b>V</b> SS       | Vss             | Vss         | VDD         | VDDQR       | I/O12R      | I/O13R         | I/O12L |
| G1              | G2              | G3              | G4            | G5            | G6           | G7          | G8                | G9                | G10             | G11         | G12         | G13         | G14         | G15            | G16    |
| I/O24R          | I/ <b>O</b> 24L | I/O25L          | Vddqr         | Vss           | Vss          | <b>V</b> SS | Vss               | Vss               | <b>V</b> SS     | <b>V</b> SS | Vss         | VDDQL       | I/O10L      | I/O11L         | I/O11R |
| H1              | H2              | H3              | h4            | H5            | H6           | H7          | на                | H9                | H10             | H11         | H12         | H13         | H14         | H15            | H16    |
| I/O26L          | I/ <b>O</b> 25R | I/O26R          | Vddqr         | Vss           | Vss          | Vss         | Vss               | <b>V</b> SS       | Vss             | <b>V</b> SS | Vss         | Vddql       | I/O9R       | <b>IO</b> 9L   | I/O10R |
| J1              | J2              | J3              | J4            | J5            | J6           | J7          | J8                | J9                | J10             | J11         | J12         | J13         | J14         | J15            | J16    |
| I/O27L          | I/ <b>O</b> 28R | I/ <b>O</b> 27R | VDDQL         | Vss           | <b>V</b> ss  | <b>V</b> SS | Vss               | Vss               | <b>V</b> SS     | <b>V</b> SS | <b>V</b> SS | VDDQR       | I/O8R       | I/ <b>O</b> 7R | I/O8L  |
| K1              | K2              | K3              | K4            | K5            | K6           | K7          | K8                | K9                | K10             | K11         | K12         | K13         | K14         | K15            | K16    |
| I/O29R          | I/ <b>O</b> 29L | I/O28L          | Vddql         | Vss           | <b>V</b> SS  | Vss         | Vss               | Vss               | <b>V</b> SS     | Vss         | Vss         | VDDQR       | I/O6R       | I/O6L          | I/O7L  |
| L1              | L2              | L3              | L4            | L5            | L6           | L7          | L8                | L9                | L10             | L11         | L12         | L13         | L14         | L15            | L16    |
| I/O30L          | I/ <b>O</b> 31R | I/ <b>O</b> 30R | Vddqr         | VDD           | Vss          | Vss         | Vss               | Vss               | Vss             | Vss         | VDD         | VDDQL       | I/O5L       | I/O4R          | I/O5R  |
| M1              | M2              | M3              | M4            | M5            | M6           | M7          | M8                | M9                | M10             | M11         | M12         | M13         | M14         | M15            | M16    |
| I/O32R          | I/O32L          | I/O31L          | Vddqr         | VDD           | VDD          | <b>V</b> SS | Vss               | Vss               | <b>V</b> SS     | VDD         | <b>V</b> DD | VDDQL       | I/Озп       | I/O3L          | I/O4L  |
| N1              | N2              | N3              | N4            | N5            | n6           | n7          | N8                | N9                | N10             | N11         | N12         | N13         | N14         | N15            | N16    |
| I/O33L          | I/ <b>O</b> 34R | I/ <b>O</b> 33R | PL/FTR        | VDDQR         | Vddqr        | Vddql       | Vddql             | Vddqr             | VDDQR           | VDDQL       | VDDQL       | VDD         | I/O2L       | I/O1R          | I/O2R  |
| P1              | P2              | P3              | P4            | P5            | P6           | P7          | P8                | P9                | P10             | P11         | P12         | P13         | P14         | P15            | P16    |
| I/O35R          | I/ <b>O</b> 34L | TMS             | <b>BA</b> 5R  | <b>BA</b> 2R  | <b>A</b> 10R | <b>A</b> 7R | BE1R              | BE0R              | CLKR            | ADSR        | <b>A</b> 6R | <b>A</b> 3R | I/OoL       | I/O0R          | I/O1L  |
| R1              | R2              | R3              | R4            | R5            | R6           | R7          | R8                | R9                | R10             | R11         | R12         | R13         | R14         | R15            | R16    |
| I/ <b>O</b> 35L | NC              | TRST            | NC            | B <b>A</b> 4R | BA1R         | <b>A</b> 9R | BE3R              | CE0R              | <b>R/W</b> R    | REPEATR     | <b>A</b> 4R | <b>A</b> 1R | OPTR        | NC             | NC     |
| T1              | T2              | T3              | T4            | T5            | T6           | T7          | T8                | T9                | T10             | T11         | T12         | T13         | T14         | T15            | T16    |
| NC              | TCK             | NC              | NC            | В <b>А</b> зп | BAor         | <b>A</b> 8R | <u>BE</u> 2R      | CE1R              | <del>OE</del> R | CNTENR      | <b>A</b> 5R | <b>A</b> 2R | <b>A</b> 0R | NC             | NC     |

#### NOTES:

5626 drw 02d

- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 17mm x 17mm x 1.4mm, with 1.0mm ball-pitch.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking.



Pin Configuration(1,2,3,4) (con't.)



- 1. All VDD pins must be connected to 3.3V power supply.
- 2. All VDDQ pins must be connected to appropriate power supply: 3.3V if OPT pin for that port is set to VIH (3.3V), and 2.5V if OPT pin for that port is set to VIL (0V).
- 3. All Vss pins must be connected to ground supply.
- 4. Package body is approximately 28mm x 28mm x 3.5mm.
- 5. This package code is used to reference the package diagram.
- 6. This text does not indicate orientation of the actual part-marking.



#### 70V7599S High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

#### Pin Names

| Left Port      | Right Port                   | Names                                         |  |  |  |  |
|----------------|------------------------------|-----------------------------------------------|--|--|--|--|
| CEOL, CE1L     | CEOR, CE1R                   | Chip Enables                                  |  |  |  |  |
| R/WL           | R/W̄R                        | Read/Write Enable                             |  |  |  |  |
| ŌĒL            | <del>OE</del> R              | Output Enable                                 |  |  |  |  |
| BAOL - BA5L    | BAOR - BA5R                  | Bank Address <sup>(4)</sup>                   |  |  |  |  |
| AOL - A10L     | AOR - A10R                   | Address                                       |  |  |  |  |
| I/O0L - I/O35L | 1/Oor - 1/O35R               | Data Input/Output                             |  |  |  |  |
| CLKL           | CLKR                         | Clock                                         |  |  |  |  |
| PL/FTL         | PL/FT <sub>R</sub>           | Pipeline/Flow-Through                         |  |  |  |  |
| ĀDSL           | <del>AD</del> S <sub>R</sub> | Address Strobe Enable                         |  |  |  |  |
| CNTENL         | <u>CNTEN</u> R               | Counter Enable                                |  |  |  |  |
| REPEATL        | REPEATR                      | Counter Repeat <sup>(3)</sup>                 |  |  |  |  |
| BEOL - BE3L    | BEOR - BE3R                  | Byte Enables (9-bit bytes)                    |  |  |  |  |
| VDDQL          | VDDQR                        | Power (I/O Bus) (3.3V or 2.5V) <sup>(1)</sup> |  |  |  |  |
| OPTL           | OPTr                         | Option for selecting VDDQx <sup>(1,2)</sup>   |  |  |  |  |
|                | Vdd                          | Power (3.3V) <sup>(1)</sup>                   |  |  |  |  |
|                | Vss                          | Ground (0V)                                   |  |  |  |  |
|                | TDI                          | Test Data Input                               |  |  |  |  |
|                | TDO                          | Test Data Output                              |  |  |  |  |
|                | TCK                          | Test Logic Clock (10MHz)                      |  |  |  |  |
|                | TMS                          | Test Mode Select                              |  |  |  |  |
| Ī              | RST                          | Reset (Initialize TAP Controller)             |  |  |  |  |

#### 5626 tbl 01

- VDD, OPTx, and VDDox must be set to appropriate operating levels prior to applying inputs on the I/Os and controls for that port.
- 2. OPTx selects the operating voltage levels for the I/Os and controls on that port. If OPTx is set to VIH (3.3V), then that port's I/Os and controls will operate at 3.3V levels and VDDOX must be supplied at 3.3V. If OPTx is set to VIL (0V), then that port's I/Os and address controls will operate at 2.5V levels and VDDOX must be supplied at 2.5V. The OPT pins are independent of one another—both ports can operate at 3.3V levels, both can operate at 2.5V levels, or either can operate at 3.3V with the other at 2.5V.
- When REPEATx is asserted, the counter will reset to the last valid address loaded via ADSx.
- 4. Accesses by the ports into specific banks are controlled by the bank address pins under the user's direct control: each port can access any bank of memory with the shared array that is not currently being accessed by the opposite port (i.e., BAoL BA5L ≠ BAOR BA5R). In the event that both ports try to access the same bank at the same time, neither access will be valid, and data at the two specific addresses targeted by the ports within that bank may be corrupted (in the case that either or both ports are writing) or may result in invalid output (in the case that both ports are trying to read).



## Truth Table I—Read/Write and Enable Control (1,2,3,4)

| Ō <b>E</b> ³ | CLK        | ĒΕ₀ | CE1 | ΒΕ₃ | ΒΕ₂ | BE <sub>1</sub> | BE₀ | R/W | Byte 3<br>I/O27-35 | Byte 2<br>I/O <sub>18-26</sub> | Byte 1<br>I/O <sub>9-17</sub> | Byte 0<br>I/O <sub>0-8</sub> | MODE                        |
|--------------|------------|-----|-----|-----|-----|-----------------|-----|-----|--------------------|--------------------------------|-------------------------------|------------------------------|-----------------------------|
| Х            | 1          | Н   | Χ   | Χ   | Χ   | Χ               | Х   | Х   | High-Z             | High-Z                         | High-Z                        | High-Z                       | Deselected-Power Down       |
| Х            | 1          | Χ   | L   | Χ   | Χ   | Χ               | Χ   | Χ   | High-Z             | High-Z                         | High-Z                        | High-Z                       | Deselected-Power Down       |
| Х            | 1          | L   | Н   | Н   | Н   | Н               | Н   | Х   | High-Z             | High-Z                         | High-Z                        | High-Z                       | All Bytes Deselected        |
| Х            | $\uparrow$ | L   | Н   | Н   | Н   | Н               | L   | L   | High-Z             | High-Z                         | High-Z                        | DIN                          | Write to Byte 0 Only        |
| Х            | 1          | L   | Н   | Н   | Н   | L               | Н   | L   | High-Z             | High-Z                         | DIN                           | High-Z                       | Write to Byte 1 Only        |
| Х            | $\uparrow$ | L   | Н   | Н   | L   | Н               | Н   | L   | High-Z             | Din                            | High-Z                        | High-Z                       | Write to Byte 2 Only        |
| Х            | 1          | L   | Н   | L   | Н   | Н               | Н   | L   | Din                | High-Z                         | High-Z                        | High-Z                       | Write to Byte 3 Only        |
| Х            | 1          | L   | Н   | Н   | Н   | L               | L   | L   | High-Z             | High-Z                         | DIN                           | DIN                          | Write to Lower 2 Bytes Only |
| Х            | <b>↑</b>   | L   | Н   | L   | L   | Н               | Н   | L   | Din                | Din                            | High-Z                        | High-Z                       | Write to Upper 2 bytes Only |
| Х            | 1          | L   | Н   | L   | L   | L               | L   | L   | Din                | Din                            | DIN                           | DIN                          | Write to All Bytes          |
| L            | <b>↑</b>   | L   | Н   | Н   | Н   | Н               | L   | Н   | High-Z             | High-Z                         | High-Z                        | Douт                         | Read Byte 0 Only            |
| L            | 1          | L   | Н   | Н   | Н   | L               | Н   | Н   | High-Z             | High-Z                         | Douт                          | High-Z                       | Read Byte 1 Only            |
| L            | <b>↑</b>   | L   | Н   | Н   | L   | Н               | Н   | Н   | High-Z             | Douт                           | High-Z                        | High-Z                       | Read Byte 2 Only            |
| L            | <b>↑</b>   | L   | Н   | L   | Н   | Н               | Н   | Н   | Douт               | High-Z                         | High-Z                        | High-Z                       | Read Byte 3 Only            |
| L            | 1          | L   | Н   | Н   | Н   | L               | L   | Н   | High-Z             | High-Z                         | Douт                          | Douт                         | Read Lower 2 Bytes Only     |
| L            | $\uparrow$ | L   | Н   | L   | L   | Н               | Н   | Н   | Dоит               | Douт                           | High-Z                        | High-Z                       | Read Upper 2 Bytes Only     |
| L            | 1          | L   | Н   | L   | L   | L               | L   | Н   | Douт               | Douт                           | Dout                          | Douт                         | Read All Bytes              |
| Н            | Χ          | Χ   | Х   | Х   | Χ   | Х               | Х   | Х   | High-Z             | High-Z                         | High-Z                        | High-Z                       | Outputs Disabled            |

#### NOTES:

5626 tbl 02

- 1. "H" = VIH, "L" = VIL, "X" = Don't Care.
- 2. ADS, CNTEN, REPEAT are set as appropriate for address access. Refers to Truth Table II for details.
- 3. OE is an asynchronous input signal.
- 4. It is possible to read or write any combination of bytes during a given access. A few representative samples have been illustrated here.

## Truth Table II—Address and Address Counter Control (1,2,7)

| Address | Previous<br>Address | Addr<br>Used | CLK | ĀDS              | CNTEN            | REPEAT <sup>(6)</sup> | I/O <sup>(3)</sup> | MODE                                                      |
|---------|---------------------|--------------|-----|------------------|------------------|-----------------------|--------------------|-----------------------------------------------------------|
| An      | Х                   | An           | 1   | L <sup>(4)</sup> | Χ                | Н                     | Dvo (n)            | External Address Used                                     |
| Х       | An                  | An + 1       | 1   | Н                | L <sup>(5)</sup> | Н                     | Dvo(n+1)           | Counter Enabled—Internal Address generation               |
| Х       | An + 1              | An + 1       | 1   | Н                | Н                | Н                     | Dvo(n+1)           | External Address Blocked—Counter disabled (An + 1 reused) |
| X       | Х                   | An           | 1   | Х                | Х                | L <sup>(4)</sup>      | Dvo(0)             | Counter Set to last valid ADS load                        |

#### NOTES:

- 1. "H" =  $V_{IH}$ , "L" =  $V_{IL}$ , "X" = Don't Care.
- 2. Read and write operations are controlled by the appropriate setting of R/W,  $\overline{\text{CE}}_0$ , CE1,  $\overline{\text{BE}}_n$  and  $\overline{\text{OE}}$ .
- 3. Outputs configured in flow-through output mode: if outputs are in pipelined mode the data out will be delayed by one cycle.
- 4. ADS and REPEAT are independent of all other memory control signals including CEo, CE1 and BEn
- 5. The address counter advances if CNTEN = VIL on the rising edge of CLK, regardless of all other memory control signals including CEo, CE1, BEn.
- 6. When REPEAT is asserted, the counter will reset to the last valid address loaded via ADS. This value is not set at power-up: a known location should be loaded via ADS during initialization if desired. Any subsequent ADS access during operations will update the REPEAT address location.
- 7. The counter includes bank address and internal address. The counter will advance across bank boundaries. For example, if the counter is in Bank 0, at address FFFh, and is advanced one location, it will move to address 0h in Bank 1. By the same token, the counter at FFFh in Bank 63 will advance to 0h in Bank 0. Refer to Timing Waveform of Counter Repeat, page 18. Care should be taken during operation to avoid having both counters point to the same bank (i.e., ensure BAoL BAsR), as this condition will invalidate the access for both ports. Please refer to the functional description on page 19 for details.

## Recommended Operating Temperature and Supply Voltage<sup>(1)</sup>

| Grade      | Ambient<br>Temperature | GND | VDD                 |  |  |
|------------|------------------------|-----|---------------------|--|--|
| Commercial | 0°C to +70°C           | 0V  | 3.3V <u>+</u> 150mV |  |  |
| Industrial | -40°C to +85°C         | 0V  | 3.3V <u>+</u> 150mV |  |  |

#### NOTE:

5626 tbl 04

1. This is the parameter Ta. This is the "instant on" case temperature.

## Absolute Maximum Ratings(1)

| Symbol               | Rating                               | Commercial<br>& Industrial | Unit |  |  |  |  |
|----------------------|--------------------------------------|----------------------------|------|--|--|--|--|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6               | V    |  |  |  |  |
| TBIAS                | Temperature<br>Under Bias            | -55 to +125                | °C   |  |  |  |  |
| Tstg                 | Storage<br>Temperature               | -65 to +150                | °C   |  |  |  |  |
| Іоит                 | DC Output Current                    | 50                         | mA   |  |  |  |  |

#### NOTES:

3020 101 00

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. VTERM must not exceed VDD + 150mV for more than 25% of the cycle time or 4ns maximum, and is limited to  $\leq$  20mA for the period of VTERM  $\geq$  VDD + 150mV.

## Recommended DC Operating Conditions with VDDQ at 2.5V

| Symbol | Parameter                                        | Min.    | Тур. | Мах.                        | Unit |
|--------|--------------------------------------------------|---------|------|-----------------------------|------|
| VDD    | Core Supply Voltage                              | 3.15    | 3.3  | 3.45                        | ٧    |
| VDDQ   | I/O Supply Voltage <sup>(3)</sup>                | 2.4     | 2.5  | 2.6                         | V    |
| Vss    | Ground                                           | 0       | 0    | 0                           | ٧    |
| VIH    | Input High Voltage<br>(Address & Control Inputs) | 1.7     |      | VDDQ + 100mV <sup>(2)</sup> | V    |
| VIH    | Input High Voltage - I/O <sup>(3)</sup>          | 1.7     | -    | VDDQ + 100mV <sup>(2)</sup> | ٧    |
| VIL    | Input Low Voltage                                | -0.3(1) | _    | 0.7                         | V    |

- 1. Undershoot of  $V_{IL \ge} -1.5V$  for pulse width less than 10ns is allowed.
- 2. VTERM must not exceed VDDQ + 100mV.
- To select operation at 2.5V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to VIL (OV), and VDDOX for that port must be supplied as indicated above.

## Recommended DC Operating Conditions with VDDQ at 3.3V

| Symbol | Parameter                                                       | Min.                | Тур. | Мах.                        | Unit |
|--------|-----------------------------------------------------------------|---------------------|------|-----------------------------|------|
| VDD    | Core Supply Voltage                                             | 3.15                | 3.3  | 3.45                        | ٧    |
| VDDQ   | I/O Supply Voltage <sup>(3)</sup>                               | 3.15                | 3.3  | 3.45                        | ٧    |
| Vss    | Ground                                                          | 0                   | 0    | 0                           | ٧    |
| VIH    | Input High Voltage<br>(Address & Control Inputs) <sup>(3)</sup> | 2.0                 | _    | VDDQ + 150mV <sup>(2)</sup> | V    |
| V⊪     | Input High Voltage - I/O <sup>(3)</sup>                         | 2.0                 | -    | VDDQ + 150mV <sup>(2)</sup> | V    |
| VIL    | Input Low Voltage                                               | -0.3 <sup>(1)</sup> | -    | 0.8                         | V    |

5626 tbl 05b

5626 tb1 05a

#### NOTES:

- 1. Undershoot of  $V_{IL} \ge -1.5V$  for pulse width less than 10ns is allowed.
- 2. VTERM must not exceed VDDQ + 150mV.
- To select operation at 3.3V levels on the I/Os and controls of a given port, the OPT pin for that port must be set to ViH (3.3V), and VDDOX for that port must be supplied as indicated above.



## Capacitance<sup>(1)</sup>

 $(TA = +25^{\circ}C, F = 1.0MHz) PQFP ONLY$ 

| Symbol              | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|---------------------|--------------------|---------------------------|------|------|
| CIN                 | Input Capacitance  | VIN = 3dV                 | 8    | pF   |
| Соит <sup>(3)</sup> | Output Capacitance | Vout = 3dV                | 10.5 | pF   |

NOTES:

- 1. These parameters are determined by device characterization, but are not production tested.
- 2.  $\overline{\mbox{3dV}}$  references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V.
- 3. Cout also references Ci/o.

## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range ( $VDD = 3.3V \pm 150mV$ )

|            |                                       |                                                                                                | 70V7 | 7599S |      |
|------------|---------------------------------------|------------------------------------------------------------------------------------------------|------|-------|------|
| Symbol     | Parameter                             | Test Conditions                                                                                | Min. | Мах.  | Unit |
| Iu         | Input Leakage Current <sup>(1)</sup>  | VDDQ = Max., VIN = 0V to VDDQ                                                                  | _    | 10    | μΑ   |
| ILO        | Output Leakage Current <sup>(1)</sup> | $\overline{\text{CE}}_0 = \text{ViH} \text{ or CE}_1 = \text{ViL, Vout} = 0 \text{V to VdD}_2$ |      | 10    | μΑ   |
| Vol (3.3V) | Output Low Voltage <sup>(2)</sup>     | IOL = +4mA, VDDQ = Min.                                                                        |      | 0.4   | V    |
| Voн (3.3V) | Output High Voltage <sup>(2)</sup>    | IOH = -4mA, VDDQ = Min.                                                                        | 2.4  | _     | V    |
| Vol (2.5V) | Output Low Voltage <sup>(2)</sup>     | IoL = +2mA, $VDDQ = Min$ .                                                                     | _    | 0.4   | V    |
| Vон (2.5V) | Output High Voltage <sup>(2)</sup>    | IOH = -2mA, VDDQ = Min.                                                                        | 2.0  | _     | V    |

#### NOTES:

- 1. At  $V_{DD} \le 2.0V$  leakages are undefined.
- 2. VDDQ is selectable (3.3V/2.5V) via OPT pins. Refer to p.5 for details.



70V7599S High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(5)</sup> (VDD = 3.3V ± 150mV)

70V7599S200<sup>(7)</sup> 70V7599S166<sup>(6)</sup> 70V7599S133 Com'l Only Com'l Com'l & Ind & Ind Typ.<sup>(4)</sup> Typ.<sup>(4)</sup> Symbol Typ. (4) **Parameter Test Condition** Max. Max. Version Max. Unit IDD Dynamic Operating CEL and CER= VIL, mΑ COM'L S 815 950 675 790 550 645 Current (Both Outputs Disabled, IND S 675 830 550 Ports Active)  $f = fMAX^{(1)}$ 675 CEL = CER = VIH Standby Current mΑ COM'L S 340 410 275 340 250 295 (Both Ports - TTL  $f = fMAX^{(1)}$ S 275 250 IND 355 310 Level Inputs) ISB2 Standby Current  $\overline{CE}$ "A" = VIL and  $\overline{CE}$ "B" = VIH<sup>(3)</sup> 690 mΑ COM'L S 770 515 640 460 520 (One Port - TTL Active Port Outputs Disabled, Level Inputs) f=fMAX<sup>(1)</sup> IND S 515 460 660 545 Both Ports  $\overline{\text{CE}}\text{L}$  and  $\overline{\text{CE}}\text{R} \geq \text{VDDQ} - 0.2\text{V}$ , Full Standby Current S ISB3 COM'L 10 30 10 30 10 30 mΑ  $\begin{array}{l} \text{VIN} \geq \text{VDDQ} - 0.2 \text{V or VIN} \leq 0.2 \text{V,} \\ f = 0^{(2)} \end{array}$ (Both Ports - CMOS IND S 10 40 10 40 Level Inputs) ISR4 Full Standby Current  $\overline{\text{CE}}$ "A" < 0.2V and  $\overline{\text{CE}}$ "B" > VDDQ - 0.2V<sup>(5)</sup> mΑ COM'L S 690 515 520 770 640 460 (One Port - CMOS  $VIN \ge VDDQ - 0.2V$  or  $VIN \le 0.2V$ , Level Inputs) Active Port, Outputs Disabled, S IND 515 460 545 660  $f = fMAX^{(1)}$ 

- 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcvc, using "AC TEST CONDITIONS" at input levels of GND to 3V.
- 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby.
- 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
- 4. VDD = 3.3V,  $TA = 25^{\circ}C$  for Typ, and are not production tested. IDD DC(f=0) = 120mA (Typ).
- 5.  $\overline{CE}x = VIL \text{ means } \overline{CE}ox = VIL \text{ and } CE1x = VIH$ 
  - $\overline{CE}x = V_{IH} \text{ means } \overline{CE}_{0}x = V_{IH} \text{ or } CE_{1}x = V_{IL}$
  - $\overline{\text{CE}}\text{x} \leq 0.2 \text{V}$  means  $\overline{\text{CE}}\text{ox} \leq 0.2 \text{V}$  and  $\text{CE}\text{1x} \geq \text{V}\text{DDQ}$  0.2 V
  - $\overline{\text{CE}}\text{x} \ge \text{VDDQ} 0.2 \text{V} \text{ means } \overline{\text{CE}}\text{ox} \ge \text{VDDQ} 0.2 \text{V} \text{ or } \text{CE}\text{1x} \le 0.2 \text{V}$
  - "X" represents "L" for left port or "R" for right port.
- 6. 166MHz Industrial Temperature not available in BF208 package.
- 7. This speed grade available when VDDQ = 3.3.V for a specific port (i.e., OPTx = ViH). This speed grade available in BC256 package only.

### AC Test Conditions (VDDQ - 3.3V/2.5V)

| 10 1031 Odilartions (                   | VDDQ 0.0 V/2.0 V)       |  |  |  |  |
|-----------------------------------------|-------------------------|--|--|--|--|
| Input Pulse Levels (Address & Controls) | GND to 3.0V/GND to 2.4V |  |  |  |  |
| Input Pulse Levels (I/Os)               | GND to 3.0V/GND to 2.4V |  |  |  |  |
| Input Rise/Fall Times                   | 2ns                     |  |  |  |  |
| Input Timing Reference Levels           | 1.5V/1.25V              |  |  |  |  |
| Output Reference Levels                 | 1.5V/1.25V              |  |  |  |  |
| Output Load                             | Figures 1 and 2         |  |  |  |  |





Figure 1. AC Output Test load.



Figure 2. Output Test Load (For tcklz, tckHz, tolz, and toHz).
\*Including scope and jig.



Figure 3. Typical Output Derating (Lumped Capacitive Load).



#### 70V7599S High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

## AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) $^{(2)}$ (VDD = 3.3V ± 150mV, TA = 0°C to +70°C)

|                | and write cycle rinning) (VDD = 3.3V ± 1          | 70V7599S200 <sup>(5)</sup><br>Com'l Only |      | 70V7599S166 <sup>(3,4)</sup><br>Com'l<br>& Ind |      | 70V7599S133 <sup>(3)</sup><br>Com'l<br>& Ind |      |      |
|----------------|---------------------------------------------------|------------------------------------------|------|------------------------------------------------|------|----------------------------------------------|------|------|
| Symbol         | Parameter                                         | Min.                                     | Max. | Min.                                           | Max. | Min.                                         | Max. | Unit |
| tcyc1          | Clock Cycle Time (Flow-Through) <sup>(1)</sup>    | 15                                       | _    | 20                                             | _    | 25                                           | _    | ns   |
| tcyc2          | Clock Cycle Time (Pipelined) <sup>(1)</sup>       | 5                                        | _    | 6                                              | _    | 7.5                                          | _    | ns   |
| tcн1           | Clock High Time (Flow-Through) <sup>(1)</sup>     | 5                                        | _    | 6                                              | _    | 7                                            | _    | ns   |
| tcL1           | Clock Low Time (Flow-Through) <sup>(1)</sup>      | 5                                        | _    | 6                                              | _    | 7                                            | _    | ns   |
| tcH2           | Clock High Time (Pipelined) <sup>(2)</sup>        | 2.0                                      | _    | 2.1                                            | _    | 2.6                                          | _    | ns   |
| tcl2           | Clock Low Time (Pipelined) <sup>(1)</sup>         | 2.0                                      | _    | 2.1                                            | _    | 2.6                                          | _    | ns   |
| tr             | Clock Rise Time                                   | _                                        | 1.5  | _                                              | 1.5  | _                                            | 1.5  | ns   |
| tr             | Clock Fall Time                                   |                                          | 1.5  | _                                              | 1.5  | _                                            | 1.5  | ns   |
| tsa            | Address Setup Time                                | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| tha            | Address Hold Time                                 | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsc            | Chip Enable Setup Time                            | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| tнc            | Chip Enable Hold Time                             | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsb            | Byte Enable Setup Time                            | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| tнв            | Byte Enable Hold Time                             | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsw            | R/W Setup Time                                    | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| thw            | R/W Hold Time                                     | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsd            | Input Data Setup Time                             | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| thd            | Input Data Hold Time                              | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsad           | ADS Setup Time                                    | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| thad           | ADS Hold Time                                     | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tscn           | CNTEN Setup Time                                  | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| thcn           | CNTEN Hold Time                                   | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| tsrpt .        | REPEAT Setup Time                                 | 1.5                                      | _    | 1.7                                            | _    | 1.8                                          | _    | ns   |
| <b>THRPT</b>   | REPEAT Hold Time                                  | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| toe            | Output Enable to Data Valid                       | _                                        | 4.0  | _                                              | 4.0  | _                                            | 4.2  | ns   |
| tolz           | Output Enable to Output Low-Z                     | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| toнz           | Output Enable to Output High-Z                    | 1                                        | 3.4  | 1                                              | 3.6  | 1                                            | 4.2  | ns   |
| tcD1           | Clock to Data Valid (Flow-Through) <sup>(1)</sup> | _                                        | 10   | _                                              | 12   | _                                            | 15   | ns   |
| tcD2           | Clock to Data Valid (Pipelined) <sup>(1)</sup>    |                                          | 3.4  | _                                              | 3.6  | _                                            | 4.2  | ns   |
| toc            | Data Output Hold After Clock High                 | 1                                        | _    | 1                                              | _    | 1                                            | _    | ns   |
| tскнz          | Clock High to Output High-Z                       | 1                                        | 3.4  | 1                                              | 3.6  | 1                                            | 4.2  | ns   |
| tcklz          | Clock High to Output Low-Z                        | 0.5                                      | _    | 0.5                                            | _    | 0.5                                          | _    | ns   |
| Port-to-Port D | elay                                              |                                          |      |                                                |      |                                              |      |      |
| tco            | Clock-to-Clock Offset                             | 5.0                                      | _    | 6.0                                            | _    | 7.5                                          | _    | ns   |

#### NOTES:

<sup>1.</sup> The Pipelined output parameters (tcyc2, tcp2) apply to either or both left and right ports when FT/PIPEx = VIH. Flow-through parameters (tcyc1, tcp1) apply when FT/PIPEx = VIL for that port.

<sup>2.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE) and FT/PIPE. FT/PIPE should be treated as a DC signal, i.e. steady state during operation.

<sup>3.</sup> These values are valid for either level of VDDQ (3.3V/2.5V). See page 5 for details on selecting the desired operating voltage levels for each port.

<sup>4. 166</sup>MHz Industrial Temperature not available in BF-208 package.

<sup>5.</sup> This speed grade available when VDDQ = 3.3.V for a specific port (i.e., OPTx = ViH). This speed grade available in BC256 package only.



## Timing Waveform of Read Cycle for Pipelined Operation (**ADS** Operation) (**FT**/PIPE'x' = VIH)(2)



## Timing Waveform of Read Cycle for Flow-through Output $(\overline{FT}/PIPE"x" = VIL)^{(2,6)}$



- 1.  $\overline{\text{OE}}$  is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
- 2. ADS = VIL, CNTEN and REPEAT = VIH.
- 3. The output is disabled (High-Impedance state) by  $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$ ,  $\text{CE}_1 = \text{V}_{\text{IL}}$ ,  $\overline{\text{BE}}_{\text{n}} = \text{V}_{\text{IH}}$  following the next rising edge of the clock. Refer to Truth Table 1.
- 4. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 5. If BEn was HIGH, then the appropriate Byte of DATAout for Qn + 2 would be disabled (High-Impedance state).
- 6. "x" denotes Left or Right port. The diagram is with respect to that port.

## Timing Waveform of a Multi-Device Pipelined Read<sup>(1,2)</sup>



## Timing Waveform of a Multi-Device Flow-Through Read<sup>(1,2)</sup>



- B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70V7599 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation.
- 2.  $\overline{BE}_{n}$ ,  $\overline{OE}$ , and  $\overline{ADS} = VIL$ ;  $\overline{CE1(B1)}$ ,  $\overline{CE1(B2)}$ ,  $\overline{R/W}$ ,  $\overline{CNTEN}$ , and  $\overline{REPEAT} = VIH$ .



## Timing Waveform of Port A Write to Pipelined Port B Read<sup>(1,2,4)</sup>



#### NOTES:

- 1.  $\overline{CE}_{0}$ ,  $\overline{BE}_{n}$ , and  $\overline{ADS} = VIL$ ;  $CE_{1}$ ,  $\overline{CNTEN}$ , and  $\overline{REPEAT} = VIH$ .
- 2.  $\overline{OE} = VIL$  for Port "B", which is being read from.  $\overline{OE} = VIH$  for Port "A", which is being written to.
- 3. If tco < minimum specified, then operations from both ports are INVALID. If tco ≥ minimum, then data from Port "B" read is available on first Port "B" clock cycle (ie, time from write to valid read on opposite port will be tco + tcyc2 + tcp2).
- 4. All timing is the same for Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite of Port "A"

## Timing Waveform with Port-to-Port Flow-Through Read (1,2,4)



- 1.  $\overline{CE}_0$ ,  $\overline{BE}_n$ , and  $\overline{ADS} = VIL$ ;  $CE_1$ ,  $\overline{CNTEN}$ , and  $\overline{REPEAT} = VIH$ .
- 2.  $\overline{OE}$  = V<sub>IL</sub> for the Right Port, which is being read from.  $\overline{OE}$  = V<sub>IH</sub> for the Left Port, which is being written to.
- 3. If tco < minimum specified, then operations from both ports are INVALID. If tco ≥ minimum, then data from Port "B" read is available on first Port "B" clock cycle (i.e., time from write to valid read on opposite port will be tco + tcb1).
- 4. All timing is the same for both left and right ports. Port "A" may be either left or right port. Port "B" is the opposite of Port "A".



## Timing Waveform of Pipelined Read-to-Write-to-Read



#### NOTES

- 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 2.  $\overline{\text{CE}}_0$ ,  $\overline{\text{BE}}_n$ , and  $\overline{\text{ADS}}$  = VIL; CE1,  $\overline{\text{CNTEN}}$ , and  $\overline{\text{REPEAT}}$  = VIH. "NOP" is "No Operation".
- 3. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be rewritten to guarantee data integrity.

## Timing Waveform of Pipelined Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup>



- 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 2.  $\overline{CE}_0$ ,  $\overline{BE}_n$ , and  $\overline{ADS} = V_{IL}$ ;  $CE_1$ ,  $\overline{CNTEN}$ , and  $\overline{REPEAT} = V_{IH}$ .
- 3. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows.



High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** = VIL)<sup>(2)</sup>



Timing Waveform of Flow-Through Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup>



- 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
- 2.  $\overline{CE_0}$ ,  $\overline{BE}$ n, and  $\overline{ADS}$  = VIL; CE1,  $\overline{CNTEN}$ , and  $\overline{REPEAT}$  = VIH.
- 3. Addresses do not have to be accessed sequentially since  $\overline{ADS} = V_{IL}$  constantly loads the address on the rising edge of the CLK; numbers are for reference use only.
- 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be rewritten to guarantee data integrity.



## High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup>



Timing Waveform of Flow-Through Read with Address Counter Advance<sup>(1)</sup>



- 1.  $\overline{CE}_0$ ,  $\overline{OE}$ ,  $\overline{BE}_0 = VIL$ ;  $CE_1$ ,  $R/\overline{W}$ , and  $\overline{REPEAT} = VIH$ .
- 2. If there is no address change via  $\overline{ADS} = VIL$  (loading a new address) or  $\overline{CNTEN} = VIL$  (advancing the address), i.e.  $\overline{ADS} = VIH$  and  $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks.



70V7อยอ High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

# Timing Waveform of Write with Address Counter Advance (Flow-through or Pipelined Inputs)<sup>(1,6)</sup>



## Timing Waveform of Counter Repeat for Flow Through Mode (2,6,7)



- 1.  $\overline{CE}_0$ ,  $\overline{BE}_n$ , and  $R/\overline{W} = VIL$ ;  $CE_1$  and  $\overline{REPEAT} = VIH$ .
- 2.  $\overline{CE}_0$ ,  $\overline{BE}_n = VIL$ ;  $CE_1 = VIH$ .
- 3. The "Internal Address" is equal to the "External Address" when  $\overline{ADS} = VIL$  and equals the counter output when  $\overline{ADS} = VIH$ .
- 4. No dead cycle exists during REPEAT operation. A READ or WRITE cycle may be coincidental with the counter REPEAT cycle: Address loaded by last valid ADS load will be accessed. For more information on REPEAT function refer to Truth Table II.
- To The transition shown indicates the time required for the counter to advance. The 'An +1' Address is written to during this cycle.
- 6. The counter includes bank address and internal address. The counter will advance across bank boundaries. For example, if the counter is in Bank 0, at address FFFh, and is advanced one location, it will move to address 0h in Bank 1. By the same token, the counter at FFFh in Bank 63 will advance to 0h in Bank 0.
- 7. For Pipelined Mode user should add 1 cycle latency for outputs as per timing waveform of read cycle for pipelined operations.



### **Functional Description**

The IDT70V7599 is a high-speed 128Kx36 (4 Mbit) synchronous Bank-Switchable Dual-Ported SRAM organized into 64 independent 2Kx36 banks. Based on a standard SRAM core instead of a traditional true dual-port memory core, this bank-switchable device offers the benefits of increased density and lower cost-per-bit while retaining many of the features of true dual-ports. These features include simultaneous, random access to the shared array, separate clocks per port, 166 MHz operating speed, full-boundary counters, and pinouts compatible with the IDT70V3599 (128Kx36) dual-port family.

The two ports are permitted independent, simultaneous access into separate banks within the shared array. Access by the ports into specific banks are controlled by the bank address pins under the user's direct control: each port can access any bank of memory with the shared array that is not currently being accessed by the opposite port (i.e., BAOL - BA5L  $\neq$  BAOR - BA5R). In the event that both ports try to access the same bank at the same time, neither access will be valid, and data at the two specific addresses targeted by the ports within that bank may be corrupted (in the case that either or both ports are writing) or may result in invalid output (in the case that both ports are trying to read).

The IDT70V7599 provides a true synchronous Dual-Port Static RAM

interface. Registered inputs provide minimal setup and hold times on address, data and all critical control inputs.

An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications.

A HIGH on  $\overline{\text{CE}}$ 0 or a LOW on CE1 for one clock cycle will power down the internal circuitry on each port (individually controlled) to reduce static power consumption. Dual chip enables allow easier banking of multiple IDT70V7599S for depth expansion configurations. Two cycles are required with  $\overline{\text{CE}}$ 0 LOW and CE1 HIGH to read valid data on the outputs.

### Depth and Width Expansion

The IDT70V7599 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth.

The IDT70V7599 can also be used in applications requiring expanded width, as indicated in Figure 4. Through combining the control signals, the devices can be grouped as necessary to accommodate applications needing 72-bits or wider.



#### NOTE:

1. In the case of depth expansion, the additional address pin logically serves as an extension of the bank address. Accesses by the ports into specific banks are controlled by the bank address pins under the user's direct control: each port can access any bank of memory within the shared array that is not currently being accessed by the opposite port (i.e., BAoL - BAoR - BAoR). In the event that both ports try to access the same bank at the same time, neither access will be valid, and data at the two specific addresses targeted by the parts within that bank may be corrupted (in the case that either or both parts are writing) or may result in invalid output (in the case that both ports are trying to read).



70775995 High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

## JTAG Timing Specifications



#### NOTES:

- 1. Device inputs = All device inputs except TDI, TMS, TRST, and TCK.
- 2. Device outputs = All device outputs except TDO.

## JTAG AC Electrical Characteristics<sup>(1,2,3,4)</sup>

|        |                         | 70V7599 |                  |       |
|--------|-------------------------|---------|------------------|-------|
| Symbol | Parameter               | Min.    | Max.             | Units |
| ticyc  | JTAG Clock Input Period | 100     | _                | ns    |
| исн    | JTAG Clock HIGH         | 40      | _                | ns    |
| tıcı   | JTAG Clock Low          | 40      | _                | ns    |
| tır    | JTAG Clock Rise Time    | _       | 3 <sup>(1)</sup> | ns    |
| ₩F     | JTAG Clock Fall Time    | _       | 3 <sup>(1)</sup> | ns    |
| URST   | JTAG Reset              | 50      | _                | ns    |
| URSR   | JTAG Reset Recovery     | 50      | _                | ns    |
| tico   | JTAG Data Output        | _       | 25               | ns    |
| tido   | JTAG Data Output Hold   | 0       |                  | ns    |
| tus    | JTAG Setup              | 15      |                  | ns    |
| tıн    | JTAG Hold               | 15      | _                | ns    |

#### NOTES:

- 1. Guaranteed by design.
- 2. 30pF loading on external output signals.
- 3. Refer to AC Electrical Test Conditions stated earlier in this document.
- 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet.



#### 70V7599S High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

## Identification Register Definitions

| Instruction Field                 | Value | Description                                          |
|-----------------------------------|-------|------------------------------------------------------|
| Revision Number (31:28)           | 0x0   | Reserved for version number                          |
| IDT Device ID (27:12)             | 0x308 | Defines IDT part number                              |
| IDT JEDEC ID (11:1)               | 0x33  | Allows unique identification of device vendor as IDT |
| ID Register Indicator Bit (Bit 0) | 1     | Indicates the presence of an ID register             |

5626 tbl 13

## Scan Register Sizes

| Register Name        | Bit Size |
|----------------------|----------|
| Instruction (IR)     | 4        |
| Bypass (BYR)         | 1        |
| Identification (IDR) | 32       |
| Boundary Scan (BSR)  | Note (3) |

5626 tbl 14

## System Interface Parameters

| Instruction    | Code            | Description                                                                                                                                                                                                                                                                                                 |
|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST         | 0000            | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO.                                                                                                                                                            |
| BYPASS         | 1111            | Places the bypass register (BYR) between TDI and TDO.                                                                                                                                                                                                                                                       |
| IDCODE         | 0010            | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO.                                                                                                                                                                                                            |
| HIGHZ          | 0100            | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state.                                                                                                                                                                                                   |
| CLAMP          | 0011            | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO.                                                                                                                                                                         |
| SAMPLE/PRELOAD | 0001            | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> and outputs <sup>(1)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. |
| RESERVED       | All other codes | Several combinations are reserved. Do not use codes other than those identified above.                                                                                                                                                                                                                      |

#### NOTES:

- 1. Device outputs = All device outputs except TDO.
- 2. Device inputs = All device inputs except TDI, TMS, TRST, and TCK.
- 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative.



High-Speed 128K x 36 Synchronous Bank-Switchable Dual-Port Static RAM

## **Ordering Information**



#### NOTES:

Available in BC256 package only.
 LEAD FINISH (SnPb) parts are Obsolete excluding BGA & fpBGA. Product Discontinuation Notice - PDN# SP-17-02
 Note that information regarding recently obsoleted parts are included in this datasheet for customer convenience.

### Orderable Part Information

| Speed<br>(MHz) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade |
|----------------|-------------------|--------------|--------------|----------------|
| 133            | 70V7599S133BC     | BC256        | CABGA        | С              |
|                | 70V7599S133BC8    | BC256        | CABGA        | С              |
|                | 70V7599S133BF     | BF208        | CABGA        | С              |
|                | 70V7599S133BF8    | BF208        | CABGA        | С              |
| 166            | 70V7599S166BC     | BC256        | CABGA        | С              |
|                | 70V7599S166BC8    | BC256        | CABGA        | С              |
|                | 70V7599S166BF     | BF208        | CABGA        | С              |
|                | 70V7599S166BF8    | BF208        | CABGA        | С              |
| 200            | 70V7599S200BC     | BC256        | CABGA        | С              |
|                | 70V7599S200BC8    | BC256        | CABGA        | С              |

## Datasheet Document History:

01/05/00: Initial Public Offering

10/19/01: Page 2, 3 & 4 Added date revision for pin configurations

Page 9 Changed Isb3 values for commercial and industrial DC Electrical Characteristics

Page 11 Changed to Evalue in AC Electrical Characteristics, please refer to Errata #SMEN-01-05

Page 20 Increased tuco from 20ns to 25ns, please refer to Errata #SMEN-01-04

Page 1 & 22 Replaced тм logo with ® logo

03/18/02: Page 1, 9, 11 & 22 Added 200MHz specification

Page 9 Tightened power numbers in DC Electrical Characteristics

Page 14 Changed waveforms to show INVALID operation if too < minimum specified

Page 1 - 22 Removed "Preliminary" status

12/04/02: Page 9, 11 & 22 Designated 200 Mhz speed grade available in BC-256 package only

01/16/04: Page 11 Added byte enable setup time and byte enable hold time parameters and values to all speed grades in the AC Electrical

Characteristics Table

07/25/08: Page 9 Corrected a typo in the DC Chars table 01/29/09: Page 22 Removed "IDT" from orderable part number

06/03/15: Page 1 Added Green availability to Features

Page 2, 3, 4 & 22 The package codes for BF-208 changed to BF208, BC-256 changed to BC256, and DR-208

changed to DR208 respectively to match the standard package codes

Page 2, 3 & 4 Removed the date from all of the pin configurations BF208, BC256 & DR208 Page 22 Added Green and T&R indicators and the correlating footnotes to Ordering Information

06/22/18: Product Discontinuation Notice - PDN# SP-17-02

Last time buy expires June 15, 2018

10/15/19: Page 1 & 22 Deleted obsolete 166/133MHz Industrial speed grades & DR208 PQFP package code

Page 22 Added Orderable Part Information

10/31/19: Page 22 Corrected "ns" to "MHz" in the header of the Orderable Part Information table

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/