

## 1Mbit SPI Serial SRAM with SDI and SQI Interface

#### **Device Selection Table**

| Part<br>Number | Vcc Range | Temp.<br>Ranges | Dual I/O<br>(SDI) | Quad I/O<br>(SQI) | Max. Clock<br>Frequency | Packages  |
|----------------|-----------|-----------------|-------------------|-------------------|-------------------------|-----------|
| 23A1024        | 1.7-2.2V  | I, E            | Yes               | Yes               | 20 MHz <sup>(1)</sup>   | SN, ST, P |
| 23LC1024       | 2.5-5.5V  | I, E            | Yes               | Yes               | 20 MHz <sup>(1)</sup>   | SN, ST, P |

**Note 1:** 16 MHz for E-temp.

#### Features

- SPI Bus Interface:
  - SPI compatible
  - SDI (dual) and SQI (quad) compatible
  - 20 MHz Clock rate for all modes
- Low-Power CMOS Technology:
  - Read Current: 3 mA at 5.5V, 20 MHz
  - Standby Current: 4 µA at +85°C
- Unlimited Read and Write Cycles
- Zero Write Time
- 128K x 8-bit Organization:
- 32-byte page
- Byte, Page and Sequential Mode for Reads and Writes
- High Reliability
- Temperature Ranges Supported:
  - Industrial (I): -40°C to +85°C
  - Automotive (E): -40°C to +125°C
- RoHS Compliant
- 8 Lead SOIC, TSSOP and PDIP Packages

#### **Pin Function Table**

| Name      | Function                  |
|-----------|---------------------------|
| CS        | Chip Select Input Pin     |
| SO/SIO1   | Serial Output/SDI/SQI Pin |
| SIO2      | SQI Pin                   |
| Vss       | Ground Pin                |
| SI/SIO0   | Serial Input/SDI/SQI Pin  |
| SCK       | Serial Clock Pin          |
| HOLD/SIO3 | Hold/SQI Pin              |
| Vcc       | Power Supply Pin          |

#### Description

The Microchip Technology Inc. 23A1024/23LC1024 are 1 Mbit Serial SRAM devices. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK), a data in line (SI) and a data out line (SO). Access to the device is controlled through a Chip Select ( $\overline{CS}$ ) input. Additionally, SDI (Serial Dual Interface) and SQI (Serial Quad Interface) is supported if your application needs faster data rates.

This device also supports unlimited reads and writes to the memory array.

The 23A1024/23LC1024 is available in standard packages including 8-lead SOIC, PDIP and advanced 8-lead TSSOP.

#### Package Types (not to scale)



## 1.0 ELECTRICAL CHARACTERISTICS

### Absolute Maximum Ratings (†)

| Vcc                               | 6.5V               |
|-----------------------------------|--------------------|
| All Inputs and Outputs w.r.t. Vss | -0.3V to Vcc +0.3V |
| Storage Temperature               | -65°C to +150°C    |
| Ambient Temperature under Bias    | 40°C to +125°C     |

**†** NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability.

| DC CHARACTERISTICS |          |                               | Industrial (I): $TA = -40^{\circ}C \text{ to } +85^{\circ}C$<br>Automotive (E): $TA = -40^{\circ}C \text{ to } +125^{\circ}C$ |                     |           |       |                                                                 |
|--------------------|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|-------|-----------------------------------------------------------------|
| Param.<br>No.      | Sym.     | Characteristic                | Min.                                                                                                                          | Тур. <sup>(3)</sup> | Max.      | Units | Test Conditions                                                 |
| D001               | Vcc      | Supply Voltage                | 1.7                                                                                                                           |                     | 2.2       | V     | 23A1024                                                         |
|                    |          |                               | 2.5                                                                                                                           |                     | 5.5       | V     | 23LC1024                                                        |
| D002               | Vін      | High-level Input<br>Voltage   | 0.7Vcc                                                                                                                        | _                   | Vcc + 0.3 | V     |                                                                 |
| D003               | VIL      | Low-level Input               | -0.3                                                                                                                          | —                   | 0.2 Vcc   | V     | 23A1024                                                         |
|                    |          | Voltage                       |                                                                                                                               |                     | 0.1 Vcc   | V     | 23LC1024                                                        |
| D004               | Vol      | Low-level Output<br>Voltage   | -                                                                                                                             | _                   | 0.2       | V     | IOL = 1 mA                                                      |
| D005               | Voн      | High-level Output<br>Voltage  | Vcc - 0.5                                                                                                                     | _                   | —         | V     | IOH = -400 μA                                                   |
| D006               | ILI      | Input Leakage<br>Current      | —                                                                                                                             | _                   | ±1        | μΑ    | CS = Vcc, VIN = Vss OR Vcc                                      |
| D007               | ILO      | Output Leakage<br>Current     | —                                                                                                                             | _                   | ±1        | μΑ    | CS = Vcc, Vout = Vss OR Vcc                                     |
| D008               | Icc Read | Operating Current             | _                                                                                                                             | 1                   | 10        | mA    | FCLK = 20 MHz; SO = 0, 2.2V                                     |
|                    |          |                               |                                                                                                                               | 3                   | 10        | mA    | FCLK = 20 MHz; SO = 0, 5.5V                                     |
| D009               | Iccs     | Standby Current               | —                                                                                                                             | 1                   | 4         | μA    | CS= Vcc = 2.2V, Inputs tied toVcc or Vss, I-Temp                |
|                    |          |                               |                                                                                                                               | —                   | 12        | μA    | $\overline{CS}$ = Vcc = 2.2V, Inputs tied to Vcc or Vss, E-Temp |
|                    |          |                               |                                                                                                                               | 4                   | 10        | μΑ    | CS = Vcc = 5.5V, Inputs tied to<br>Vcc or Vss, I-Temp           |
|                    |          |                               |                                                                                                                               | _                   | 20        | μΑ    | CS = Vcc = 5.5V, Inputs tied to<br>Vcc or Vss, E-Temp           |
| D010               | CINT     | Input Capacitance             | —                                                                                                                             | _                   | 7         | pF    | Vcc = 5.0V, f = 1 MHz, T <sub>A</sub> = 25°C<br>(Note 1)        |
| D011               | Vdr      | RAM Data Retention<br>Voltage | —                                                                                                                             | 1.0                 | —         | V     | (Note 2)                                                        |

#### TABLE 1-1: DC CHARACTERISTICS

Note 1: This parameter is periodically sampled and not 100% tested.

2: This is the limit to which Vcc can be lowered without losing RAM data. This parameter is periodically sampled and not 100% tested.

3: Typical measurements taken at room temperature.

| TABLE 1-2: | AC CHARACTERISTICS |
|------------|--------------------|
|------------|--------------------|

| AC CHARACTERISTICS |      | Industrial (I): $TA = -40^{\circ}C$ to $+85^{\circ}C$<br>Automotive (E): $TA = -40^{\circ}C$ to $+125^{\circ}C$ |      |      |       |                 |
|--------------------|------|-----------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------|
| Param.<br>No.      | Sym. | Characteristic                                                                                                  | Min. | Max. | Units | Test Conditions |
| 1                  | FCLK | Clock Frequency                                                                                                 | —    | 20   | MHz   | I-Temp          |
|                    |      |                                                                                                                 |      | 16   | MHz   | E-Temp          |
| 2                  | Tcss | CS Setup Time                                                                                                   | 25   | —    | ns    | I-Temp          |
|                    |      |                                                                                                                 | 32   | —    | ns    | E-Temp          |
| 3                  | Тсѕн | CS Hold Time                                                                                                    | 50   | —    | ns    |                 |
| 4                  | TCSD | CS Disable Time                                                                                                 | 25   | —    | ns    | I-Temp          |
|                    |      |                                                                                                                 | 32   | _    | ns    | E-Temp          |
| 5                  | Tsu  | Data Setup Time                                                                                                 | 10   | —    | ns    |                 |
| 6                  | THD  | Data Hold Time                                                                                                  | 10   | —    | ns    |                 |
| 7                  | TR   | CLK Rise Time                                                                                                   | —    | 20   | ns    | (Note 1)        |
| 8                  | TF   | CLK Fall Time                                                                                                   | —    | 20   | ns    | (Note 1)        |
| 9                  | Тні  | Clock High Time                                                                                                 | 25   | —    | ns    | I-Temp          |
|                    |      |                                                                                                                 | 32   | —    | ns    | E-Temp          |
| 10                 | Tlo  | Clock Low Time                                                                                                  | 25   | —    | ns    | I-Temp          |
|                    |      |                                                                                                                 | 32   | —    | ns    | E-Temp          |
| 11                 | TCLD | Clock Delay Time                                                                                                | 25   | —    | ns    | I-Temp          |
|                    |      |                                                                                                                 | 32   | —    | ns    | E-Temp          |
| 12                 | Τv   | Output Valid from Clock Low                                                                                     | —    | 25   | ns    | I-Temp          |
|                    |      |                                                                                                                 |      | 32   | ns    | E-Temp          |
| 13                 | Тно  | Output Hold Time                                                                                                | 0    | —    | ns    | (Note 1)        |
| 14                 | TDIS | Output Disable Time                                                                                             | —    | 20   | ns    |                 |
| 15                 | THS  | HOLD Setup Time                                                                                                 | 10   |      | ns    |                 |
| 16                 | Тнн  | HOLD Hold Time                                                                                                  | 10   | _    | ns    |                 |
| 17                 | THZ  | HOLD Low to Output High-Z                                                                                       | 10   | _    | ns    |                 |
| 18                 | Тн∨  | HOLD High to Output Valid                                                                                       | —    | 50   | ns    |                 |

**Note 1:** This parameter is periodically sampled and not 100% tested.

#### TABLE 1-3: AC TEST CONDITIONS

| AC Waveform                        |                    |  |  |  |  |
|------------------------------------|--------------------|--|--|--|--|
| Input Pulse Level                  | 0.1 Vcc to 0.9 Vcc |  |  |  |  |
| Input Rise/Fall Time               | 5 ns               |  |  |  |  |
| C <sub>L</sub> = 30 pF             | —                  |  |  |  |  |
| Timing Measurement Reference Level |                    |  |  |  |  |
| Input                              | 0.5 Vcc            |  |  |  |  |
| Output                             | 0.5 Vcc            |  |  |  |  |

#### FIGURE 1-1: HOLD TIMING



#### FIGURE 1-2: SERIAL INPUT TIMING (SPI MODE)



#### FIGURE 1-3: SERIAL OUTPUT TIMING (SPI MODE)



### 2.0 FUNCTIONAL DESCRIPTION

#### 2.1 Principles of Operation

The 23A1024/23LC1024 is an 1 Mbit Serial SRAM designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families, including Microchip's PIC<sup>®</sup> microcontrollers. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed properly in firmware to match the SPI protocol. In addition, the 23A1024/23LC1024 is capable of operation in SDI and SQI modes. In SDI mode, the SI and SO data lines are bidirectional, allowing the transfer of two bits per clock pulse. In SQI mode, two additional data lines enable the transfer of four bits per clock pulse.

The 23A1024/23LC1024 contains an 8-bit instruction register. The device is accessed via the SI pin, with data being clocked in on the rising edge of SCK. The  $\overline{\text{CS}}$  pin must be low for the entire operation.

Table 2-1 contains a list of the possible instruction bytes and format for device operation. All instructions, addresses and data are transferred MSB first, LSB last.

#### 2.2 Modes of Operation

The 23X1024 has three modes of operation that are selected by setting bits 7 and 6 in the MODE register. The modes of operation are Byte, Page and Burst.

**Byte Operation** – is selected when bits 7 and 6 in the MODE register are set to 00. In this mode, the read/write operations are limited to only one byte. The Command followed by the 24-bit address is clocked into the device and the data to/from the device is transferred on the next eight clocks (Figure 2-1, Figure 2-2).

**Page Operation** – is selected when bits 7 and 6 in the MODE register are set to 10. The 23X1024 has 4096 pages of 32 bytes. In this mode, the read and write operations are limited to within the addressed page (the address is automatically incremented internally). If the data being read or written reaches the page boundary, then the internal address counter will increment to the start of the page (Figure 2-3, Figure 2-4).

Sequential Operation – is selected when bits 7 and 6 in the MODE register are set to 01. Sequential operation allows the entire array to be written to and read from. The internal address counter is automatically incremented and page boundaries are ignored. When the internal address counter reaches the end of the array, the address counter will roll over to  $0 \ge 00000$ (Figure 2-5, Figure 2-6).

#### 2.3 Read Sequence

The device is selected by pulling  $\overline{CS}$  low. The 8-bit READ instruction is transmitted to the 23A1024/23LC1024 followed by the 24-bit address, with the first seven MSB's of the address being "don't care" bits. After the correct READ instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin.

If operating in Sequential mode, the data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal Address Pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (1FFFFh), the address counter rolls over to address 00000h, allowing the read cycle to be continued indefinitely. The read operation is terminated by raising the CS pin.

#### 2.4 Write Sequence

Prior to any attempt to write data to the 23A1024/23LC1024, the device must be selected by bringing  $\overline{CS}$  low.

Once the device is selected, the Write command can be started by issuing a WRITE instruction, followed by the 24-bit address, with the first seven MSB's of the address being "don't care" bits, and then the data to be written. A write is terminated by the  $\overline{CS}$  being brought high.

If operating in Page mode, after the initial data byte is shifted in, additional bytes can be shifted into the device. The Address Pointer is automatically incremented. This operation can continue for the entire page (32 bytes) before data will start to be overwritten.

If operating in Sequential mode, after the initial data byte is shifted in, additional bytes can be clocked into the device. The internal Address Pointer is automatically incremented. When the Address Pointer reaches the highest address (1FFFFh), the address counter rolls over to (00000h). This allows the operation to continue indefinitely, however, previous data will be overwritten.

#### TABLE 2-1: INSTRUCTION SET

| Instruction Name | Instruction Format | Hex<br>Code | Description                                               |
|------------------|--------------------|-------------|-----------------------------------------------------------|
| READ             | 0000 0011          | 0x03        | Read data from memory array beginning at selected address |
| WRITE            | 0000 0010          | 0x02        | Write data to memory array beginning at selected address  |
| EDIO             | 0011 1011          | 0x3B        | Enter Dual I/O access (enter SDI bus mode)                |
| EQIO             | 0011 1000          | 0x38        | Enter Quad I/O access (enter SQI bus mode)                |
| RSTIO            | 1111 1111          | 0xFF        | Reset Dual and Quad I/O access (revert to SPI bus mode)   |
| RDMR             | 0000 0101          | 0x05        | Read Mode Register                                        |
| WRMR             | 0000 0001          | 0x01        | Write Mode Register                                       |

FIGURE 2-1: BYTE READ SEQUENCE (SPI MODE)



#### FIGURE 2-2: BYTE WRITE SEQUENCE (SPI MODE)











## 2.5 Read Mode Register Instruction (RDMR)

The Read Mode Register instruction (RDMR) provides access to the MODE register. The MODE register may be read at any time. The MODE register is formatted as follows:

#### TABLE 2-2: MODE REGISTER

| 7                       | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------|------|---|---|---|---|---|---|
| W/R                     | W/R  | Ι | - | Ι | - | Ι | - |
| MODE                    | MODE | 0 | 0 | 0 | 0 | 0 | 0 |
| W/R = writable/readable |      |   |   |   |   |   |   |

The mode bits indicate the operating mode of the SRAM. The possible modes of operation are:

- 0 0 = Byte mode
- 1 0 = Page mode
- 0 1 = Sequential mode (default operation)
- 1 1 = Reserved

Bits 0 through 5 are reserved and should always be set to '0'.

See Figure 2-7 for the RDMR timing sequence.

## FIGURE 2-7: READ MODE REGISTER TIMING SEQUENCE (RDMR)



## 2.6 Write Mode Register Instruction (WRMR)

The Write Mode Register instruction (WRMR) allows the user to write to the bits in the MODE register as shown in Table 2-2. This allows for setting of the Device operating mode. Several of the bits in the MODE register must be cleared to '0'. See Figure 2-8 for the WRMR timing sequence.



FIGURE 2-8: WRITE MODE REGISTER TIMING SEQUENCE (WRMR)

#### 2.7 Power-On State

The 23A1024/23LC1024 powers on in the following state:

- The device is in low-power Standby mode  $(\overline{CS} = 1)$
- A high-to-low-level transition on CS is required to enter active state

### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| TABLE 3-1: | PIN FUNCTION TABLE |
|------------|--------------------|
|------------|--------------------|

| SOIC/PDIP/TSSOP | Symbol    | Description                                               |
|-----------------|-----------|-----------------------------------------------------------|
| 1               | CS        | Chip Select Input                                         |
| 2               | SO/SIO1   | Serial Output (SPI)/Serial I/O 1 (SDI)/Serial I/O 1 (SQI) |
| 3               | SIO2      | Serial I/O 2 (SQI)                                        |
| 4               | Vss       | Ground                                                    |
| 5               | SI/SIO0   | Serial Input (SPI)/Serial I/O 0 (SDI)/Serial I/O 0 (SQI)  |
| 6               | SCK       | Serial Clock Input                                        |
| 7               | HOLD/SIO3 | Hold/Serial I/O 3                                         |
| 8               | Vcc       | Power Supply                                              |





#### 3.1 Chip Select (CS)

A low level on this pin selects the device. A high level deselects the device and forces it into Standby mode. When the device is deselected, SO goes to the high-impedance state, allowing multiple parts to share the same SPI bus. After power-up, a low level on  $\overline{\text{CS}}$  is required, prior to any sequence being initiated.

#### 3.2 Serial Output, Serial I/O (SO/SIO1)

The SO/SIO1 pin is used to transfer data out of the 23A1024/23LC1024 when the SPI bus is being used. When in SDI or SQI bus modes, the SO/SIO1 pin is a bidirectional I/O pin. Data is shifted out on this pin after the falling edge of the serial clock, and it is latched in on the rising edge of the serial clock.

#### 3.3 Serial I/O 2 (SIO2)

The SIO2 pin is a bidirectional I/O pin used only in SQI mode. If not using SQI bus mode, this pin should not be left floating. Deciding to pull the SIO2 pin high would allow successful recovery of the bus from SQI bus mode in case an accidental EQIO command has been registered.

#### 3.4 Serial Input, Serial I/O 0 (SI/SIO0)

The SI pin is used to transfer data into the device when the SPI bus is being used. When in SDI or SQI bus modes, the SI/SIO0 pin is a bidirectional I/O pin.

#### 3.5 Serial Clock (SCK)

The SCK is used to synchronize the communication between a master and the 23A1024/23LC1024. Instructions, addresses or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input.

### 3.6 Hold, Serial I/O 3 (HOLD/SIO3)

When the device is in SQI bus mode, pin HOLD/SIO3 is a bidirectional I/O pin. When in SPI or SDI bus modes, the pin has the HOLD function.

The HOLD pin is used to suspend transmission to the 23A1024/23LC1024 while in the middle of a serial sequence without having to avoid retransmitting the entire sequence over again. It must be held high any time this function is not being used. Once the device is

selected and a serial sequence is underway, the HOLD pin may be pulled low to pause further serial communication without resetting the serial sequence.

The HOLD pin should be brought low while SCK is low, otherwise the HOLD function will not be invoked until the next SCK high-to-low transition. The 23A1024/23LC1024 must remain selected during this sequence. The SI and SCK levels are "don't cares" during the time the device is paused and any transitions on these pins will be ignored. To resume serial communication, HOLD should be brought high while the SCK pin is low, otherwise serial communication will not be resumed until the next SCK high-to-low transition.

The SO line will tri-state immediately upon a high-to low transition of the HOLD pin, and will begin outputting again immediately upon a subsequent low-to-high transition of the HOLD pin, independent of the state of SCK.

Hold functionality is not available when operating in SQI bus mode.

#### 4.0 DUAL AND QUAD SERIAL MODE

The 23A1024/23LC1024 also supports SDI (Serial Dual) and SQI (Serial Quad) mode of operation when used with compatible master devices. As a convention for SDI mode of operation, two bits are entered per clock using the SIO0 and SIO1 pins. Bits are clocked MSB first.

For SQI mode of operation, four bits of data are entered per clock, or one nibble per clock. The nibbles are clocked MSB first.

#### 4.1 Dual Interface Mode

The 23A1024/23LC1024 supports Serial Dual Input (SDI) mode of operation. To enter SDI mode the EDIO command must be clocked in (Figure 4-1). It should be noted that if the MCU resets before the SRAM, the user will need to determine the serial mode of operation of the SRAM and reset it accordingly. Byte read and write sequence in SDI mode is shown in Figure 4-2 and Figure 4-3.









#### FIGURE 4-3: BYTE WRITE MODE SDI

#### 4.2 **Quad Interface Mode**

In addition to the Serial Dual interface (SDI) mode of operation Serial Quad Interface (SQI) is also supported. In this mode the HOLD functionality is not available. To enter SQI mode the EQIO command must be clocked in (Figure 4-4).











#### 4.3 Exit SDI or SQI Mode

To exit from SDI mode, the RSTIO command must be issued. The command must be entered in the current device configuration, either SDI or SQI, see Figure 4-7 and Figure 4-8.

#### FIGURE 4-7: RESET SDI MODE (RSTIO) – FROM SDI MODE



| FIGURE 4-8: | RESET SDI/SQI MODE | (RSTIO) – FROM SQI MODE |
|-------------|--------------------|-------------------------|
|-------------|--------------------|-------------------------|



#### 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information



**Note:** T = Temperature grade (I, E)

| Legend | I: XXX<br>T<br>Y<br>YY<br>WW<br>NNN<br>@3 | Part number or part number code<br>Temperature (I, E)<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code (2 characters for small packages)<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn) |
|--------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  |                                           | mall packages with no room for the Pb-free JEDEC <sup>®</sup> designator narking will only appear on the outer carton or reel label.                                                                                                                                                                                         |
| Note:  | be carrie                                 | nt the full Microchip part number cannot be marked on one line, it will d over to the next line, thus limiting the number of available s for customer-specific information.                                                                                                                                                  |

#### 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |      | INCHES   |      |
|----------------------------|----------|------|----------|------|
| Dimension                  | n Limits | MIN  | NOM      | MAX  |
| Number of Pins             | Ν        |      | 8        |      |
| Pitch                      | е        |      | .100 BSC |      |
| Top to Seating Plane       | Α        | -    | -        | .210 |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |
| Base to Seating Plane      | A1       | .015 | -        | -    |
| Shoulder to Shoulder Width | E        | .290 | .310     | .325 |
| Molded Package Width       | E1       | .240 | .250     | .280 |
| Overall Length             | D        | .348 | .365     | .400 |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |
| Lead Thickness             | С        | .008 | .010     | .015 |
| Upper Lead Width           | b1       | .040 | .060     | .070 |
| Lower Lead Width           | b        | .014 | .018     | .022 |
| Overall Row Spacing §      | eВ       | -    | _        | .430 |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located with the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-018B



#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing No. C04-057C Sheet 1 of 2

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units    | Ν        | <b>ILLIMETER</b> | S    |
|--------------------------|----------|----------|------------------|------|
| Dimensio                 | n Limits | MIN      | NOM              | MAX  |
| Number of Pins           | Ν        |          | 8                |      |
| Pitch                    | е        |          | 1.27 BSC         |      |
| Overall Height           | А        | -        | -                | 1.75 |
| Molded Package Thickness | A2       | 1.25     | -                | -    |
| Standoff §               | A1       | 0.10     | -                | 0.25 |
| Overall Width            | E        |          | 6.00 BSC         |      |
| Molded Package Width     | E1       | 3.90 BSC |                  |      |
| Overall Length           | D        |          | 4.90 BSC         |      |
| Chamfer (Optional)       | h        | 0.25     | -                | 0.50 |
| Foot Length              | L        | 0.40     | -                | 1.27 |
| Footprint                | L1       |          | 1.04 REF         |      |
| Foot Angle               | φ        | 0°       | -                | 8°   |
| Lead Thickness           | С        | 0.17     | -                | 0.25 |
| Lead Width               | b        | 0.31     | -                | 0.51 |
| Mold Draft Angle Top     | α        | 5°       | -                | 15°  |
| Mold Draft Angle Bottom  | β        | 5°       | -                | 15°  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-057C Sheet 2 of 2

#### 8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

| Units                   |        | MILLIMETERS |          |      |
|-------------------------|--------|-------------|----------|------|
| Dimension               | Limits | MIN         | NOM      | MAX  |
| Contact Pitch           | E      |             | 1.27 BSC |      |
| Contact Pad Spacing     | С      |             | 5.40     |      |
| Contact Pad Width (X8)  | X1     |             |          | 0.60 |
| Contact Pad Length (X8) | Y1     |             |          | 1.55 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A

#### 8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |          | MILLIMETERS |          |      |
|--------------------------|----------|-------------|----------|------|
| Dimensior                | n Limits | MIN         | NOM      | MAX  |
| Number of Pins           | Ν        |             | 8        |      |
| Pitch                    | е        |             | 0.65 BSC |      |
| Overall Height           | Α        | -           | -        | 1.20 |
| Molded Package Thickness | A2       | 0.80        | 1.00     | 1.05 |
| Standoff                 | A1       | 0.05        | -        | 0.15 |
| Overall Width            | E        |             | 6.40 BSC |      |
| Molded Package Width     | E1       | 4.30        | 4.40     | 4.50 |
| Molded Package Length    | D        | 2.90        | 3.00     | 3.10 |
| Foot Length              | L        | 0.45        | 0.60     | 0.75 |
| Footprint                | L1       |             | 1.00 REF |      |
| Foot Angle               | ф        | 0°          | -        | 8°   |
| Lead Thickness           | с        | 0.09        | -        | 0.20 |
| Lead Width               | b        | 0.19        | _        | 0.30 |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-086B

8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                   |          | MILLIMETERS |          |      |
|-------------------------|----------|-------------|----------|------|
| Dimension               | n Limits | MIN         | NOM      | MAX  |
| Contact Pitch           | E        |             | 0.65 BSC |      |
| Contact Pad Spacing     | C1       |             | 5.90     |      |
| Contact Pad Width (X8)  | X1       |             |          | 0.45 |
| Contact Pad Length (X8) | Y1       |             |          | 1.45 |
| Distance Between Pads   | G        | 0.20        |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2086A

## APPENDIX A: REVISION HISTORY

#### Revision A (July 2012)

Initial release.

#### **Revision B (November 2013)**

Added E-temp specs.

#### **Revision C (January 2015)**

- Updated Features section.
- Updated Description section.
- Updated Section 2.0, Functional Description.
- Updated Table 2-1.
- Updated Section 3.0, Pin Descriptions.
- Updated Table 3-1.
- Updated Section 4.0, Dual and Quad Serial Mode.
- Minor typographical corrections.

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

NOTES:

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. Not all possible ordering options are shown below.

| emp Range Package<br>//bit, 1.7 - 2.2V, SPI Serial SRAM<br>//bit, 2.5 - 5.5V, SPI Serial SRAM<br>andard packaging (tube)<br>pe & Reel | <ul> <li>a) 23A1024-I/ST = 1 Mbit, 1.7-2.2V Serial SRAM,<br/>Industrial temp., TSSOP package</li> <li>b) 23LC1024T-I/SN = 1 Mbit, 2.5-5.5V Serial<br/>SRAM, Industrial temp., Tape &amp; Reel, SOIC<br/>package</li> <li>c) 23LC1024-I/P = 1 Mbit, 2.5-5.5V Serial SRAM,<br/>Industrial temp., PDIP package</li> <li>d) 23A1024-E/ST = 1 Mbit, 1.7-2.2V Serial</li> </ul> |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /lbit, 2.5 - 5.5V, SPI Serial SRAM<br>andard packaging (tube)                                                                         | package<br>c) 23LC1024-I/P = 1 Mbit, 2.5-5.5V Serial SRAM,<br>Industrial temp., PDIP package                                                                                                                                                                                                                                                                              |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       | SRAM, Extended temp., TSSOP package<br>e) 23LC1024T-E/SN = 1 Mbit, 2.5-5.5V Serial                                                                                                                                                                                                                                                                                        |
| )°C to +85°C<br>)°C to +125°C                                                                                                         | <ul> <li>SRAM, Extended temp., Tape &amp; Reel, SOIC package</li> <li>f) 23LC1024-E/P = 1 Mbit, 2.5-5.5V Serial SRAM, Extended temp., PDIP package</li> </ul>                                                                                                                                                                                                             |
| astic SOIC (3.90 mm body), 8-lead<br>astic TSSOP (4.4 mm body), 8-lead<br>astic PDIP (300 mil body), 8-lead                           |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                           |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2012-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63276-967-1

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.