# MOSFET, N-Channel Shielded Gate, POWERTRENCH®

80 V, 136 A, 3.5 mΩ

# **General Description**

This N-Channel MV MOSFET is produced using ON Semiconductor's advanced POWERTRENCH® process that incorporates Shielded Gate technology. This process has been optimized to minimise on-state resistance and yet maintain superior switching performance with best in class soft body diode.

### **Features**

- Shielded Gate MOSFET Technology
- Max  $r_{DS(on)} = 3.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 45 \text{ A}$
- Max  $r_{DS(on)} = 5.1 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 36 \text{ A}$
- 50% Lower Qrr than Other MOSFET Suppliers
- Lowers Switching Noise/EMI
- MSL1 Robust Package Design
- 100% UIL Tested
- RoHS Compliant

## **Typical Applications**

- Primary DC-DC MOSFET
- Synchronous Rectifier in DC-DC and AC-DC
- Motor Drive
- Solar

# MOSFET MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                              | Parameter                                                       | Ratings        | Unit |
|-------------------------------------|-----------------------------------------------------------------|----------------|------|
| V <sub>DS</sub>                     | Drain to Source Voltage                                         | 80             | ٧    |
| V <sub>GS</sub>                     | Gate to Source Voltage                                          | ±20            | ٧    |
| I <sub>D</sub>                      | Drain Current – Continuous $T_C = 25^{\circ}C$ (Note 5)         | 136            | Α    |
|                                     | <ul><li>Continuous T<sub>C</sub> = 100°C<br/>(Note 5)</li></ul> | 86             |      |
|                                     | − Continuous T <sub>A</sub> = 25°C<br>(Note 1a)                 | 19             |      |
|                                     | - Pulsed (Note 4)                                               | 745            |      |
| E <sub>AS</sub>                     | Single Pulse Avalanche Energy                                   | 486            | mJ   |
| P <sub>D</sub>                      | Power dissipation T <sub>C</sub> = 25°C                         | 125            | W    |
|                                     | Power dissipation T <sub>A</sub> = 25°C (Note 1a)               | 2.5            |      |
| T <sub>J,</sub><br>T <sub>STG</sub> | Operating and Storage Junction Temperature Range                | –55 to<br>+150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



# ON Semiconductor®

www.onsemi.com

## **ELECTRICAL CONNECTION**



**N-Channel MOSFET** 



Power 56 (PQFN8 5x6) CASE 483AE

### **MARKING DIAGRAM**

\$Y&Z&3&K FDMS 3D5N08LC

\$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code

FDMS3D5N08LC = Specific Device Code

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings | Unit |
|-----------------|---------------------------------------------------|---------|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case              | 1.0     | °C/W |
| $R_{	heta JA}$  | Thermal Resistance, Junction to Ambient (Note 1a) | 50      |      |

## PACKAGE MARKING AND ORDERING INFORMATION

| Device Marking | Device       | Package                             | Shipping <sup>†</sup>      |
|----------------|--------------|-------------------------------------|----------------------------|
| FDMS3D5N08LC   | FDMS3D5N08LC | PQFN8 5×6<br>(Pb–Free/Halogen Free) | 3000 Units/<br>Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

| Symbol                                 | Parameter                                                   | Test Condition                                                        | Min | Тур  | Max  | Unit  |
|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------|-----|------|------|-------|
| OFF CHARA                              | ACTERISTICS                                                 | •                                                                     |     |      |      |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \mu\text{A},  V_{GS} = 0  \text{V}$                        | 80  |      |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient                | I <sub>D</sub> = 250 μA, referenced to 25°C                           |     | 69   |      | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 64 V, V <sub>GS</sub> = 0 V                         |     |      | 1    | μΑ    |
| I <sub>GSS</sub>                       | Gate-to-Source Leakage Current                              | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V                        |     |      | ±100 | nA    |
| ON CHARA                               | CTERISTICS                                                  |                                                                       |     |      |      |       |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                    | 1.0 | 1.4  | 2.5  | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25°C                           |     | -5.2 |      | mV/°C |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 45 A                         |     | 2.8  | 3.5  | mΩ    |
|                                        |                                                             | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 36 A                        |     | 4.0  | 5.1  | 1     |
|                                        |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 45 A, T <sub>J</sub> = 125°C |     | 4.8  | 6.0  |       |
| 9FS                                    | Forward Transconductance                                    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 45 A                          |     | 300  |      | S     |
| DYNAMIC C                              | CHARACTERISTICS                                             |                                                                       |     |      |      |       |
| C <sub>iss</sub>                       | Input Capacitance                                           | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V, f = 1MHz               |     | 4375 | 6125 |       |
| C <sub>oss</sub>                       | Output Capacitance                                          |                                                                       |     | 1025 | 1435 | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                       |     | 39   | 60   | 1     |
| $R_g$                                  | Gate Resistance                                             |                                                                       | 0.1 | 1.4  | 3    | Ω     |
| SWITCHING                              | CHARACTERISTICS                                             |                                                                       |     |      |      |       |
| td <sub>(on)</sub>                     | Turn – On Delay Time                                        | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 45 A,                        |     | 12   | 22   | ns    |
| t <sub>r</sub>                         | Rise Time                                                   | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                           |     | 20   | 36   | 1     |
| t <sub>D(off)</sub>                    | Turn – Off Delay Time                                       |                                                                       |     | 70   | 112  | 1     |
| t <sub>f</sub>                         | Fall Time                                                   |                                                                       |     | 22   | 35   | 1     |
| Qg                                     | Total Gate Charge                                           | V <sub>GS</sub> = 0V to 10 V<br>V <sub>GS</sub> = 0V to 4.5 V         |     | 59   | 82   | nC    |
| Qg                                     | Total Gate Charge                                           |                                                                       |     | 28   | 39   | 1     |
| Q <sub>gs</sub>                        | Gate to Source Charge                                       | V <sub>DD</sub> = 40 V,<br>i <sub>D</sub> = 45 A                      |     | 10   |      | 1     |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               | 7                                                                     |     | 7    |      | 1     |
| Q <sub>oss</sub>                       | Output Charge                                               | V <sub>DD</sub> = 40 V, V <sub>GS</sub> = 0 V                         |     | 56   |      | nC    |
| Q <sub>sync</sub>                      | Total Gate Charge Sync.                                     | V <sub>DS</sub> = 0 V, I <sub>D</sub> = 45 A                          |     | 55   |      | 1     |

### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Symbol          | Parameter                             | Test Condition                                         | Min | Тур | Max | Unit |  |  |
|-----------------|---------------------------------------|--------------------------------------------------------|-----|-----|-----|------|--|--|
| DRAIN-SOU       | DRAIN-SOURCE DIODE CHARACTERISTICS    |                                                        |     |     |     |      |  |  |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.1 A (Note 2) |     | 0.7 | 1.2 | V    |  |  |
|                 |                                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 45 A (Note 2)  |     | 0.8 | 1.3 |      |  |  |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 22 A, di/dt = 300 A/μs                |     | 25  | 39  | ns   |  |  |
| Q <sub>rr</sub> | Reverse Recovery Charge               | ]                                                      |     | 86  | 137 | nC   |  |  |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 22 A, di/dt = 1000 A/μs               |     | 20  | 32  | ns   |  |  |
| Q <sub>rr</sub> | Reverse Recovery Charge               |                                                        |     | 186 | 297 | nC   |  |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

### NOTES:

 $R_{\theta JA}$  is determined with the device mounted on a 1 in 2 pad 2 oz copper pad on a 1.5  $\times$  1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.



a) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b) 125°C/W when mounted on a minimum pad of 2 oz copper.

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3.  $E_{AS}$  of 486 mJ is based on starting  $T_J$  = 25°C; N-ch: L = 3 mH,  $I_{AS}$  = 18 A,  $V_{DD}$  = 80 V,  $V_{GS}$  = 10 V. 100% tested at L = 0.1 mH,  $I_{AS}$  = 57 A. 4. Pulsed  $I_D$  please refer to Figure 11 SOA graph for more details.
- 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

## TYPICAL CHARACTERISTICS T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage

## TYPICAL CHARACTERISTICS T<sub>J</sub> = 25°C unless otherwise noted (continued)



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain to Source Voltage

## TYPICAL CHARACTERISTICS T<sub>J</sub> = 25°C unless otherwise noted (continued)



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Maximum Continous Drain Current vs. Case Temperature



Figure 11. Unclamped Inductive Switching Capability



Figure 12. Maximum Continuous Drain Current vs. Case Temperature



Figure 13. Junction-to-Case Transient Thermal Response Curve

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

### PQFN8 5X6, 1.27P CASE 483AE ISSUE A

**DATE 27 SEP 2017** 



| DOCUMENT NUMBER: | 98AON13655G      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | PQFN8 5X6, 1.27P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative