# Intelligent Power Module (IPM)

600 V, 30 A

# STK581U3C2D-E

## Overview

This "Inverter IPM" is highly integrated device containing all High Voltage (HV) control from HV–DC to 3–phase outputs in a single SIP module (Single–In line Package). Output stage uses IGBT/FRD technology and implements Under Voltage Protection (UVP) and Over Current Protection (OCP) with a Fault Detection output flag. Internal Boost diodes are provided for high side gate boost drive.

## Features

- Single Control Power Supply due to Internal Bootstrap Circuit for High Side Pre-driver Circuit
- All Control Input and Status Output are at Low Voltage Levels directly compatible with Microcontrollers
- Built-in Cross Conduction Prevention
- Externally accessible Embedded Thermistor for Substrate Temperature Measurement
- The Level of the Over-current Protection Current is adjustable with the External Resistor, "RSD"
- These Devices are Pb-Free and are RoHS Compliant

## Certification

• UL1557 (File number : E339285)



## **ON Semiconductor®**

www.onsemi.com

SIP22 70x31.1 CASE 127BU

## MARKING DIAGRAM



## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.

1

## Specifications

## ABSOLUTE MAXIMUM RATINGS (at Tc = 25°C)

| Parameter                                      | Symbol          | Conditions                                                  | Ratings                 | Unit |
|------------------------------------------------|-----------------|-------------------------------------------------------------|-------------------------|------|
| Supply voltage                                 | V <sub>CC</sub> | P to N, surge < 500 V (Note 1)                              | 450                     | V    |
| Collector-emitter voltage                      | V <sub>CE</sub> | P to U,V,W or U,V,W to N                                    | 600                     | V    |
| Output current Io P, N, U,V,W terminal current |                 | ±30                                                         | А                       |      |
|                                                |                 | P, N, U,V,W terminal current at Tc = 100°C                  | ±15                     | А    |
| Output peak current                            | lop             | P, N, U,V,W terminal current for a Pulse width of 1 ms      | ±45                     | Α    |
| Pre-driver voltage                             | VD1,2,3,4       | VB1 to U, VB2 to V, VB3 to W, $V_{DD}$ to $V_{SS}$ (Note 2) | 20                      | V    |
| Input signal voltage                           | V <sub>IN</sub> | HIN1, 2, 3, LIN1, 2, 3                                      | –0.3 to V <sub>DD</sub> | V    |
| FAULT terminal voltage                         | VFAULT          | FAULT terminal                                              | –0.3 to V <sub>DD</sub> | V    |
| Maximum power dissipation                      | Pd              | IGBT per channel                                            | 49                      | W    |
| Junction temperature                           | Tj              | IGBT, FRD                                                   | 150                     | °C   |
| Storage temperature                            | Tstg            |                                                             | -40 to +125             | °C   |
| Operating case temperature                     | Tc              | IPM case temperature                                        | -40 to +100             | °C   |
| Tightening torque                              |                 | Case mounting screws (Note 3)                               | 1.17                    | Nm   |
| Withstand voltage                              | Vis             | 50 Hz sine wave AC 1 minute (Note 4)                        | 2000                    | VRMS |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

-1

NOTE: Reference voltage is "V<sub>SS</sub>" terminal voltage unless otherwise specified.

1

1. Surge voltage developed by the switching operation due to the wiring inductance between "P" and "N" terminal. 2. Terminal voltage : VD1 = VB1 to U, VD2 = VB2 to V, VD3 = VB3 to W, VD4 =  $V_{DD}$  to  $V_{SS}$ 

3. Flatness of the heat-sink should be 0.15 mm and below.

4. Test conditions : AC 2500 V, 1 s.

F

#### **ELECTRICAL CHARACTERISTICS** (at Tc = $25^{\circ}$ C, VD1, VD2, VD3, VD4 = 15 V, V<sub>CC</sub> = 300 V, L = 3.5 mH) 1 \_\_\_\_ 1

| Parameter                              | Symbol                | Co                      | nditions               | Test<br>Circuit | Min | Тур | Max | Unit |
|----------------------------------------|-----------------------|-------------------------|------------------------|-----------------|-----|-----|-----|------|
| Power Output Section                   |                       |                         |                        |                 |     |     |     |      |
| Collector-emitter cut-off current      | I <sub>CE</sub>       | V <sub>CE</sub> = 600 V |                        | Fig.1           | _   | -   | 0.1 | mA   |
| Bootstrap diode reverse current        | IR(BD)                | VR(BD)                  |                        |                 | _   | -   | 0.1 | mA   |
| Collector to emitter                   | V <sub>CE</sub> (SAT) | lc = 30 A               | Upper side             | Fig.2           | _   | 1.8 | 2.7 | V    |
| saturation voltage                     |                       | Tj = 25°C               | Lower side<br>(Note 5) |                 | -   | 2.1 | 3.0 |      |
|                                        |                       | lc = 15 A<br>Tj = 100°C | Upper side             |                 | -   | 1.5 | -   |      |
|                                        |                       |                         | Lower side<br>(Note 5) |                 | -   | 1.7 | -   |      |
| Diode forward voltage                  | VF                    | IF = 30 A<br>Tj = 25°C  | Upper side             | Fig.3           | _   | 2.0 | 2.9 | V    |
|                                        |                       |                         | Lower side<br>(Note 5) |                 | -   | 2.3 | 3.2 |      |
|                                        |                       | IF = 15 A               | Upper side             |                 | _   | 1.5 | -   |      |
|                                        |                       | Tj = 100°C              | Lower side<br>(Note 5) |                 | -   | 1.7 | -   |      |
| Junction to case<br>thermal resistance | θj–c(T)               | IGBT                    |                        |                 | -   | -   | 2.5 | °C/W |
|                                        | θj–c(D)               | FRD                     |                        |                 | _   | _   | 3   |      |

| Pre-driver power dissipation | ID | VD1, 2, 3 = 15 V | Fig.4 | - | 0.08 | 0.4 | mA |
|------------------------------|----|------------------|-------|---|------|-----|----|
|                              |    | VD4 = 15 V       |       | - | 1.6  | 4   |    |

| Parameter                                                     | Symbol                                   | Conditions                                   | Test<br>Circuit | Min  | Тур         | Max  | Unit |
|---------------------------------------------------------------|------------------------------------------|----------------------------------------------|-----------------|------|-------------|------|------|
| Control (Pre-driver) Section                                  | •                                        |                                              |                 |      |             |      |      |
| High level Input voltage                                      | Vin H                                    | HIN1, HIN2, HIN3,                            |                 | 2.5  | -           | _    | V    |
| Low level Input voltage                                       | Vin L                                    | LIN1, LIN2, LIN3 to V <sub>SS</sub>          |                 | _    | _           | 0.8  | V    |
| Input threshold voltage hysteresis (Note 5)                   | Vinth(hys)                               |                                              |                 | 0.5  | 0.8         | _    | V    |
| Logic 1 input leakage current                                 | I <sub>IN+</sub>                         | V <sub>IN</sub> = +3.3 V                     |                 | -    | 100         | 143  | μA   |
| Logic 0 input leakage current                                 | I <sub>IN</sub> _                        | $V_{IN} = 0 V$                               |                 | -    | -           | 2    | μA   |
| FAULT terminal input electric<br>current                      | loSD                                     | FAULT : ON / VFAULT = 0.1 V                  |                 | -    | 2           | -    | mA   |
| FAULT clear time                                              | FLTCLR                                   | Fault output latch time.                     |                 | 18   | _           | 80   | ms   |
| $V_{CC}$ and $V_S$ undervoltage positive going threshold      | V <sub>CCUV+</sub><br>V <sub>SUV+</sub>  |                                              |                 | 10.5 | 11.1        | 11.7 | V    |
| $V_{CC}$ and $V_S$ undervoltage negative going threshold      | V <sub>CCUV-</sub><br>V <sub>SUV-</sub>  |                                              |                 | 10.3 | 10.9        | 11.5 | V    |
| V <sub>CC</sub> and V <sub>S</sub> undervoltage<br>hysteresis | V <sub>CCUVH</sub><br>V <sub>SUVH-</sub> |                                              |                 | 0.14 | 0.2         | _    | V    |
| Over current protection level                                 | ISD                                      | PW = 100 $\mu$ s, RSD = 0 $\Omega$           | Fig.5           | 38.5 | _           | 48.2 | А    |
| Output level for current monitor                              | ISO                                      | lo = 30 A                                    |                 | 0.32 | 0.34        | 0.36 | V    |
| Switching Characterisitcs                                     |                                          |                                              |                 |      |             |      |      |
| Switching time                                                | t <sub>ON</sub>                          | lo = 30 A                                    | Fig.6           | 0.3  | 0.6         | 1.3  | μs   |
|                                                               | t <sub>OFF</sub>                         |                                              |                 | _    | 0.9         | 1.6  |      |
| Turn-on switching loss                                        | Eon                                      | lo = 30 A                                    |                 | _    | 800         | -    | μJ   |
| Turn-off switching loss                                       | Eoff                                     |                                              |                 | _    | 550         | -    | μJ   |
| Total switching loss                                          | Etot                                     |                                              |                 | _    | 1350        | -    | μJ   |
| Turn-on switching loss                                        | Eon                                      | lo = 15 A, Tc = 100°C                        |                 | -    | 530         | -    | μJ   |
| Turn-off switching loss                                       | Eoff                                     |                                              |                 | -    | 450         | -    | μJ   |
| Total switching loss                                          | Etot                                     | 1                                            |                 | -    | 980         | -    | μJ   |
| Diode reverse recovery energy                                 | Erec                                     | I <sub>F</sub> = 15 A, P = 400 V, Tc = 100°C |                 | _    | 24          | _    | μJ   |
| Diode reverse recovery time                                   | trr                                      | 1                                            |                 | -    | 58          | -    | ns   |
| Reverse bias safe operating area                              | RBSOA                                    | lo = 45 A, V <sub>CE</sub> = 450 V           |                 |      | Full square |      |      |
| Short circuit safe operating area                             | SCSOA                                    | V <sub>CE</sub> = 400 V, Tc = 100°C          |                 | 4    | -           | -    | μs   |
| Allowable offset voltage slew rate                            | dv/dt                                    | Between U, V, W to N                         |                 | -50  | -           | 50   | V/ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

NOTE: Reference voltage is " $V_{SS}$ " terminal voltage unless otherwise specified.

5. The lower side's  $V_{CE}(SAT)$  and VF include a loss by the shunt resistance

Notes:

1. When the internal protection circuit operates, a Fault signal is turned ON (When the Fault terminal is low level, Fault signal is ON state : output form is open DRAIN) but the Fault signal does not latch.After protection operation ends, it returns automatically within about 18 ms to 80 ms and resumes operation beginning condition. So, after Fault signal detection, set all input signals to OFF (Low) at once. However, the operation of pre–drive power supply low voltage protection

## (UVLO : with hysteresis about 0.2 V) is as follows.

Upper side:

The gate is turned off and will return to regular operation when recovering to the normal voltage, but the latch will continue till the input signal will turn 'low'.

#### Lower side:

The gate is turned off and will automatically reset when recovering to normal voltage. It does not depend on input signal voltage.

- 2. When assembling the IPM on the heat sink with M3 type screw, tightening torque range is 0.79 Nm to 1.17 Nm.
- 3. The pre-drive low voltage protection is the feature to protect devices when the pre-driver supply voltage falls due to an operating malfunction.

| Item                        | Symbol                | Conditions                                  | Min  | Тур | Max  | Unit |
|-----------------------------|-----------------------|---------------------------------------------|------|-----|------|------|
| Supply voltage              | V <sub>CC</sub>       | P to N                                      | 0    | 280 | 450  | V    |
| Pre-driver supply voltage   | VD1, 2, 3             | VB1 to U, VB2 to V, VB3 to W                | 12.5 | 15  | 17.5 | V    |
|                             | VD4                   | V <sub>DD</sub> to V <sub>SS</sub> (Note 6) | 13.5 | 15  | 16.5 |      |
| ON-state input voltage      | V <sub>IN</sub> (ON)  | HIN1, HIN2, HIN3, LIN1, LIN2, LIN3          | 3.0  | -   | 5.0  | V    |
| OFF-state input voltage     | V <sub>IN</sub> (OFF) |                                             | 0    | -   | 0.0  |      |
| PWM frequency               | f <sub>PWM</sub>      |                                             | 1    | -   | 20   | kHz  |
| Dead time                   | DT                    | Turn-off to turn-on                         | 2    | -   | -    | μs   |
| Allowable input pulse width | PWIN                  | ON and OFF                                  | 1    | -   | -    | μs   |
| Package mounting torque     |                       | 'M4' type screw                             | 0.79 | -   | 1.17 | Nm   |

## **RECOMMENDED OPERATING CONDITIONS** (at Tc = 25°C)

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. Pre-drive power supply (VD4 =  $15 \pm 1.5$  V) must have the capacity of Io = 20 mA (DC), 0.5 A (Peak).

### **MODULE PIN-OUT DESCRIPTION**

| Pin | Name   | Description                                         |
|-----|--------|-----------------------------------------------------|
| 1   | VB1    | High Side Floating Supply Voltage 1                 |
| 2   | U, VS1 | Output 1 – High Side Floating Supply Offset Voltage |
| 3   | -      | Without Pin                                         |
| 4   | VB2    | High Side Floating Supply voltage 2                 |
| 5   | V,VS2  | Output 2 – High Side Floating Supply Offset Voltage |
| 6   | _      | Without Pin                                         |
| 7   | VB3    | High Side Floating Supply voltage 1                 |
| 8   | W,VS3  | Output 1 – High Side Floating Supply Offset Voltage |
| 9   | -      | Without Pin                                         |
| 10  | Р      | Positive Bus Input Voltage                          |
| 11  | _      | Without Pin                                         |
| 12  | N      | Positive Bus Input Voltage                          |
| 13  | HIN1   | Logic Input High Side Gate Driver – Phase U         |
| 14  | HIN2   | Logic Input High Side Gate Driver – Phase V         |
| 15  | HIN3   | Logic Input High Side Gate Driver – Phase W         |
| 16  | LIN1   | Logic Input Low Side Gate Driver – Phase U          |
| 17  | LIN2   | Logic Input Low Side Gate Driver – Phase V          |
| 18  | LIN3   | Logic Input Low Side Gate Driver – Phase W          |
| 19  | FAULT  | FAULT Output                                        |
| 20  | ISO    | Current monitor output                              |
| 21  | VDD    | +15V Main Supply                                    |
| 22  | VSS    | Negative Main Supply                                |

## Equivalent Block Diagram





## **Test Circuits**

(The tested phase : U+ shows the upper side of the U phase and U– shows the lower side of the U phase.)

• ICE / IR(BD)

|   | U+ | V+ | W+ | U– | V– | W– |
|---|----|----|----|----|----|----|
| М | 10 | 10 | 10 | 2  | 5  | 8  |
| N | 2  | 5  | 8  | 12 | 12 | 12 |

|   | U(DB) | V(DB) | W(DB) |
|---|-------|-------|-------|
| М | 1     | 4     | 7     |
| N | 22    | 22    | 22    |



Figure 2. Test Circuit for ICE

• V<sub>CE</sub>(SAT) (Test by pulse)

|   | U+ | V+ | W+ | U– | V– | W– |
|---|----|----|----|----|----|----|
| М | 10 | 10 | 10 | 2  | 6  | 8  |
| Ν | 2  | 5  | 8  | 12 | 12 | 12 |
| m | 13 | 14 | 15 | 16 | 17 | 18 |



Figure 3. Test Circuit for V<sub>CE</sub>(sat)

• V<sub>F</sub> (Test by pulse)

|   | U+ | V+ | W+ | U– | V– | W– |
|---|----|----|----|----|----|----|
| М | 10 | 10 | 10 | 2  | 5  | 8  |
| N | 2  | 5  | 8  | 12 | 12 | 12 |



Figure 4. Test Circuit for V<sub>F</sub>

• ID

|   | VD1 | VD2 | VD3 | VD4 |
|---|-----|-----|-----|-----|
| М | 1   | 4   | 7   | 21  |
| N | 2   | 5   | 8   | 22  |



Figure 5. Test Circuit for ID



## • Switching time

(The circuit is a representative example of the lower side U phase.)





Figure 7. Switching Time Test Circuit

**Logic Timing Chart** 



Notes:

- \*1: Diagram shows the prevention of shoot-through via control logic. More dead time to account for switching delay needs to be added externally.
- \*2: When V<sub>DD</sub> decreases all gate output signals will go low and cut off all of 6 IGBT outputs. When V<sub>DD</sub> rises the operation will resume immediately.
- \*3: When the upper side gate voltage at VB1, VB2 and VB3 drops only, the corresponding upper side output is turned off. The outputs return to normal operation immediately after the upper side gate voltage rises.
- \*4: In case of over current detection, all IGBT's are turned off and the FAULT output is asserted. Normal operation resumes in 18 to 80 ms after the over current condition is removed.

### Figure 8. Logic Timing Chart

## Logic Level Table



### LOGIC LEVEL TABLE

| INPUT |     |     | OUTPUT |    |                   |       |
|-------|-----|-----|--------|----|-------------------|-------|
| HIN   | LIN | OCP | Ho     | Lo | U, V, W           | FAULT |
| Н     | L   | OFF | Н      | L  | Р                 | OFF   |
| L     | Н   | OFF | L      | Н  | Ν                 | OFF   |
| L     | L   | OFF | L      | L  | High<br>Impedance | OFF   |
| н     | Н   | OFF | L      | L  | High<br>Impedance | OFF   |
| х     | х   | ON  | L      | L  | High<br>Impedance | ON    |

**Sample Application Circuit** 



Figure 10. Sample Application Circuit

## **Usage Precautions**

1. This IPM includes bootstrap diode and resistors. Therefore, by adding a capacitor "CB", a high side drive voltage is generated; each phase requires an individual bootstrap capacitor. The recommended value of CB is in the range of 1 to 47  $\mu$ F, however this value needs to be verified prior to production. If selecting the capacitance more than 47  $\mu$ F (±20%), connect a resistor (about 20  $\Omega$ ) in series between each 3–phase upper side power supply terminals (VB1, 2, 3) and each bootstrap capacitor.

When not using the bootstrap circuit, each upper side pre-drive power supply requires an external independent power supply.

- 2. It is essential that wirning length between terminals in the snubber circuit be kept as short as possible to reduce the effect of surge voltages. Recommended value of "CS" is in the range of 0.1 to  $10 \,\mu$ F.
- 3. "ISO" (pin20) is terminal for current monitor. When the pull–down resistor is used, please select it more than  $5.6 \text{ k}\Omega$

- 4. "FAULT" (pin19) is open DRAIN output terminal (Active Low). Pull up resistor is recommended more than 5.6 k $\Omega$ .
- 5. Inside the IPM, a thermistor used as the temperature monitor for internal substrate is connected between  $V_{SS}$  terminal and TH terminal, therefore, an external pull up resistor connected between the TH terminal and an external power supply should be used. The temperature monitor example application is as follows, please refer the Fig.11, and Fig.12 below.
- 6. Pull down resistor of 33 k $\Omega$  is provided internally at the signal input terminals. An external resistor of 2.2 k to 3.3 k $\Omega$  should be added to reduce the influence of external wiring noise.
- 7. The over-current protection feature is not intended to protect in exceptional fault condition. An external fuse is recommended for safety.
- 8. When input pulse width is less than 1.0  $\mu$ s, an output may not react to the pulse. (Both ON signal and OFF signal)

This data shows the example of the application circuit, does not guarantee a design as the mass production set.

#### THERMISTOR CHARACTERISTICS

| Parameter               | Symbol           | Condition  | Min  | Тур  | Max  | Unit |
|-------------------------|------------------|------------|------|------|------|------|
| Resistance              | R <sub>25</sub>  | Tc = 25°C  | 99   | 100  | 101  | kΩ   |
|                         | R <sub>100</sub> | Tc = 100°C | 5.12 | 5.38 | 5.66 | kΩ   |
| B-Constant (25 to 50°C) | В                |            | 4165 | 4250 | 4335 | К    |
| Temperature Range       |                  |            | -40  | -    | +125 | °C   |



Case Temperature(Tc) - Thermal resistance(RTH)





Case Temperature(Tc) - TH to Vss voltage characteristic

Figure 12. Thermistor Voltage versus Case Temperature

## **PWM Switching Frequency Characteristics**

Maximum sinusoidal phase current as function of switching frequency ( $V_{BUS} = 300$  V, Tc = 100°C)



Figure 13. PWM Switching Frequency Characteristics

### **Switching Waveforms**

IGBT Turn-on. Typical turn-on waveform @Tc =  $100^{\circ}$ C, V<sub>BUS</sub> = 400 V





IGBT Turn-off. Typical turn-off waveform @Tc =  $100^{\circ}$ C, V<sub>BUS</sub> = 400 V





## **CB** Capacitor Value Calculation for Bootstrap Circuit

## CALCULATE CONDITIONS TABLE

| Item                                                      | Symbol | Value | Unit |
|-----------------------------------------------------------|--------|-------|------|
| Upper side power supply.                                  | VBS    | 15    | V    |
| Total gate charge of output power IGBT at 15 V.           | Qg     | 266   | nC   |
| Upper side power supply low voltage protection.           | UVLO   | 12    | V    |
| Upper side power dissipation.                             | IDmax  | 400   | μΑ   |
| ON time required for CB voltage to fall from 15 V to UVLO | Tonmax | -     | S    |

### Capacitance Calculation Formula

CB must not be discharged below to the upper limit of the UVLO – the maximum allowable on–time (Tonmax) of the upper side is calculated as follows:

VBS \* CB – Qg – IDmax \* Tonmax = UVLO \* CB CB = (Qg + IDmax \* Tonmax) / (VBS – UVLO) The relationship between Tonmax and CB becomes as follows. CB is recommended to be approximately 3 times the value calculated above. The recommended value of CB is in the range of 1 to 47  $\mu$ F, however, the value needs to be verified prior to production.



Figure 16. Tonmax–CB Characteristics

### **ORDERING INFORMATION**

| Device        | Marking     | Package                    | Shipping       |
|---------------|-------------|----------------------------|----------------|
| STK581U3C2D-E | STK581U3C2D | SIP22 70x31.1<br>(Pb–Free) | 7 Units / Tube |

## MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS



SIP22 70x31.1 CASE 127BU ISSUE O

DATE 30 APR 2012





| DOCUMENT NUMBER:                                                                                                                                                     | 98AON79787E   | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                         | SIP22 70X31.1 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |
| ON Semiconductor and Mare trademarks of Semiconductor Components Industries LLC dha ON Semiconductor or its subsidiaries in the United States and/or other countries |               |                                                                                                                                                                                     |             |  |  |

ON Semiconductor and wate trademarks of Semiconductor Components industries, LLC and ON Semiconductor of its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative