

# STK8BA50-S

**Digital Output 3-axis MEMS Accelerometer** 

# **Datasheet**

Version - 1.0

2017/7/12

**Sensortek Technology Corporation** 



#### 1. OVERVIEW

#### **Description**

The STK8BA50-S is a  $\pm 2g/\pm 4g/\pm 8g$ , 3-axis linear accelerometer, with digital output (I<sup>2</sup>C). It is a low profile capacitive MEMS sensor featuring, compensation for 0g offset and gain errors, and conversion to 10-bit digital values at user configurable samples per second. The device can be arranged for sensor data changes through the interrupt pins. The STK8BA50-S is available in a small 2.0 mm x 2.0 mm x 1.0 mm LGA package and it is guaranteed to operate over an extended temperature range from -40 °C to +85 °C.

#### **Feature**

- Low Voltage Operation:
  - Supply Internal Domain Voltage: 2.4V~3.6V
  - I/O Voltage Range: 1.62V~3.6V
- ±2g/±4g±/8g dynamically selectable full-scale
- I<sup>2</sup>C digital output interface
- 10 bit data output
- 10000 g high shock survivability
- 2.0 mm x 2.0 mm x 1.0 mm LGA Package
- Configurable Samples from 14 to 2000 samples per second
- On-chip Interrupt-signal generator for New data
- RoHS Compliant
- Halogen Free
- Environmentally Preferred Product
- Moisture Sensitivity Level 3

# **Applications**

1

- Display orientation
- Gaming and virtual reality input devices
- Impact recognition and logging
- Vibration monitoring and compensation



# 2. PIN DESCRIPTION

| Pin# | Name  | Dir. | Function                                                   |
|------|-------|------|------------------------------------------------------------|
| 1    | NC    | NC   | Not Internally Connected.                                  |
| 2    | SDA   | В    | Serial Data (I <sup>2</sup> C, Open-Drain)                 |
| 3    | VDDIO | PWR  | Digital Interface Supply Voltage.                          |
| 4    | NC    | NC   | Recommended tie to GND.                                    |
| 5    | INT1  | 0    | Interrupt 1 Output.                                        |
| 6    | NC    | NC   | Not Internally Connected.                                  |
| 7    | VS    | PWR  | Supply Voltage.                                            |
| 8    | GNDIO | GND  | Must be connected to ground.                               |
| 9    | GND   | GND  | Must be connected to ground.                               |
| 10   | NC    | NC   | Not Internally Connected.                                  |
| 11   | NC    | NC   | Not Internally Connected.                                  |
| 12   | SCL   | I    | Serial Communications Clock (I <sup>2</sup> C, Open-Drain) |

#### Direction denotation:

| 0   | Output | GND | Ground        |
|-----|--------|-----|---------------|
| 1   | Input  | В   | Bi-direction  |
| PWR | Power  | NC  | Not Connected |





# 3. FUNCTION BLOCK





# 4. ELECTRICAL SPECIFICATIONS

 $T_A = 25$ °C, VS = 2.6 V, VDDIO = 2.6 V, acceleration = 0 g,  $C_S = C_{VO} = 10$   $\mu F$  and 0.1  $\mu F$ 

| Parameter                                    | Test Conditions | Min         | Тур    | Max         | Unit |
|----------------------------------------------|-----------------|-------------|--------|-------------|------|
| POWER SUPPLY                                 |                 |             |        |             |      |
| Operating Voltage Range (VS)                 |                 | 2.4         | 2.6    | 3.6         | V    |
| Interface Voltage Range (VDDIO)              |                 | 1.62        | 2.6    | 3.6         | V    |
| Current consumption in normal mode           |                 |             | 138    |             | μΑ   |
| Current consumption in suspend mode          |                 |             |        | 1           | μΑ   |
| Digital high level input voltage (VIH)       |                 | 0.7 x VDDIO |        |             | V    |
| Digital low level input voltage (VIL)        |                 |             |        | 0.3 x VDDIO | V    |
| High level output voltage (VOH) <sup>1</sup> |                 | 0.8 x VDDIO |        |             | V    |
| Low level output voltage (VOL) <sup>1</sup>  |                 |             |        | 0.2 x VDDIO | V    |
| OUTPUT DATA RATE AND BANDWIDTH               | Each axis       |             |        |             |      |
| Bandwidth (BW)                               |                 |             | 7.81   |             | Hz   |
|                                              |                 |             | 15.63  |             | Hz   |
| A                                            | 3 W 1           |             | 31.25  |             | Hz   |
|                                              |                 |             | 62.5   |             | Hz   |
|                                              |                 | 7           | 125    |             | Hz   |
|                                              |                 |             | 250    |             | Hz   |
|                                              |                 |             | 500    |             | Hz   |
|                                              |                 |             | 1000   |             | Hz   |
| Output data rate (ODR) in normal mode        |                 |             | BW * 2 |             | Hz   |

<sup>1.</sup> IOL = 10mA, IOH = -4mA



# 5. MECHANICAL SPECIFICATIONS

 $T_A = 25$ °C, VS = 2.6 V, VDDIO = 2.6 V, acceleration = 0 g,  $C_S = C_{I/O} = 10$   $\mu F$  and 0.1  $\mu F$ 

| Parameter                             | Test Conditions                      | Min | Тур        | Max | Unit             |
|---------------------------------------|--------------------------------------|-----|------------|-----|------------------|
| SENSOR INPUT                          | Each axis                            |     |            |     |                  |
| Measurement Range                     | User selectable                      |     | ±2, ±4, ±8 |     | g                |
| Nonlinearity                          | Percentage of full scale             |     | ±0.5       |     | %FS              |
| Cross-Axis Sensitivity                |                                      |     | 1          |     | %                |
| OUTPUT RESOLUTION                     | Each axis                            | •   |            | 1   |                  |
| ±2 g Range                            | Full resolution                      |     | 10         | 1   | Bits             |
| ±4 g Range                            | Full resolution                      | 1   | 10         |     | Bits             |
| ±8 g Range                            | Full resolution                      |     | 10         |     | Bits             |
| SENSITIVITY                           | Each axis                            |     |            |     |                  |
|                                       | ±2g, 10-bit resolution               |     | 256        |     | LSB/g            |
| Sensitivity at XOUT, YOUT, ZOUT       | ±4g, 10-bit resolution               |     | 128        |     | LSB/g            |
|                                       | ±8g, 10-bit resolution               |     | 64         |     | LSB/g            |
| Sensitivity Change Due to Temperature | X-, Y-, Z-Axes                       |     | ±0.02      |     | %/°C             |
| 0 g OFFSET <sup>1</sup>               | Each axis                            | 1   |            |     |                  |
| 0 g Output for XOUT, YOUT, ZOUT       |                                      |     | ±100       |     | mg               |
| 0 g Offset Change Due to Temperature  | X-, Y-, Z-Axes                       |     | ±1         |     | mg/°C            |
| NOISE                                 |                                      |     |            |     |                  |
| X-, Y-, Z-Axes                        | ±2g, 10-bit resolution<br>BW = 69 Hz |     | 280        |     | $\mu$ g/sqrt(Hz) |

<sup>1.</sup> These parameters are tested in production at final test, and could slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress.



### 6. ABSOLUTE MAXIMUM RATINGS

| Symbol           | Ratings                            | Maximum value  | Unit |
|------------------|------------------------------------|----------------|------|
| VS               | Supply voltage                     | -0.3 to 3.6    | V    |
| VDDIO            | Digital Interface Supply Voltage   | -0.3 to 3.6    | V    |
| Vin              | Input voltage on any control pin   | -0.3 to 3.6    | V    |
| A <sub>UNP</sub> | Acceleration (any axis, unpowered) | 10000          | g    |
| T <sub>OP</sub>  | Operating temperature range        | -40 to +85     | °C   |
| T <sub>STG</sub> | Storage temperature range          | -40 to +125    | Ŝ    |
|                  |                                    | 4 (HBM)        | kV   |
| ECD              | Clastrostatic discharge protection | 500 (CDM)      | V    |
| ESD              | Electrostatic discharge protection | 200 (MM)       | V    |
|                  |                                    | 100 (Latch Up) | mA   |

# 7. DIGITAL INTERFACE

I<sup>2</sup>C digital interface are available in STK8BA50-S.

### 7.1 **I**2C

All registers in STK8BA50-S can be accessed via the I2C bus. All operations can be controlled by the related registers. There are two signals associated with the I2C bus: the serial clock line (SCL) and the serial data line (SDA). The latter is a bidirectional signal used for sending and receiving the data to/from the interface. Both signals are pull-up to  $V_{DD\ I/O}$  through an external resistor.

A watchdog timer (WDT) is used to prevent the I<sup>2</sup>C bus lock-up by STK8BA50-S. The I<sup>2</sup>C bus will be reset and return to normal operation state once the WDT is reached. The WDT can be enabled/disabled by I2C\_WDT\_EN bit and the timer period can be set by I2C\_WDT\_SEL bit in register INTFCFG (0x34)

The STK8BA50-S I<sup>2</sup>C command format description for reading and writing operation between the host and STK8BA50-S are shown in the following timing chart.

#### **Slave Address**

| Slave Address (7-bit) | R/W Command Bit | OPERATION                 |  |
|-----------------------|-----------------|---------------------------|--|
| 0x18                  | 0               | Write Data to STK8BA50-S  |  |
| UXIO                  | 1               | Read Data form STK8BA50-S |  |

#### Characteristics of the I<sup>2</sup>C Timing

| Symbol             | Parameter                                                                                   | Standa | rd Mode | Fast | Unit |       |
|--------------------|---------------------------------------------------------------------------------------------|--------|---------|------|------|-------|
| Symbol             | raidilletei                                                                                 | Min.   | Max.    | Min. | Max. | Oilit |
| f <sub>SCLK</sub>  | SCL clock frequency                                                                         | 10     | 100     | 10   | 400  | KHz   |
| t <sub>HDSTA</sub> | Hold time after (repeated) start condition. After this period, the first clock is generated | 4.0    | _       | 0.6  | _    | μs    |
| t <sub>LOW</sub>   | LOW period of the SCL clock                                                                 | 4.7    | _       | 1.3  | _    | μs    |



| t <sub>HIGH</sub>  | HIGH period of the SCL clock                     | 4.0 | _    | 0.6 | _   | μs |
|--------------------|--------------------------------------------------|-----|------|-----|-----|----|
| t <sub>SUSTA</sub> | Set-up time for a repeated START condition       | 4.7 | _    | 0.6 | _   | μs |
| t <sub>HDDAT</sub> | Data hold time                                   | 0   | _    | 0   | _   | ns |
| t <sub>SUDAT</sub> | Data set-up time                                 | 250 | _    | 100 | _   | ns |
| t <sub>r</sub>     | Rise time of both SDA and SCL signals            | _   | 1000 | _   | 300 | ns |
| t <sub>f</sub>     | Fall time of both SDA and SCL signals            | _   | 300  | -   | 300 | ns |
| tsusto             | Set-up time for STOP condition                   | 4.0 | _    | 0.6 | _   | μs |
| t <sub>BUF</sub>   | Bus free time between a STOP and START condition | 4.7 | - 4  | 1.3 | _   | μs |

Note 1:  $f_{SCLK}$  is the  $(t_{SCLK})^{-1}$ .



Timing Chart of the I<sup>2</sup>C



#### **Write Command**



**Sequential Read Data** 



### 8. PRINPICLE OF OPERATION

### 8.1 Mode of Operation

#### **General Mode**

STK8BA50-S acts as a slave and can communicate with a master(uC or uP). Acceleration data and status information can be accessed with I<sup>2</sup>C interface. The interrupt pin are freely configured by user, depends on different requirement.

### 8.2 Power Management

STK8BA50-S has two different power modes, Normal Mode and Suspend Mode. After power-on, it will enter Normal Mode, and user could transfer to Suspend Mode for power-saving purpose.



In Normal Mode, all functions are available and data acquisition is performed continuously.

In Suspend Mode, whole analog and oscillator are power-down. No data acquisition is performed. Only register reading and writing to SUSPEND bit in register <a href="POWMODE">POWMODE</a> (0x11) or register <a href="SWRST">SWRST</a> (0x14) are supported. Suspend mode can be entered by set SUSPEND bit in register <a href="POWMODE">POWMODE</a> (0x11) to 1. In the suspend mode, the data does not auto clear and not updated but keeps the last value before entering into suspend mode.

# 8.3 Data, Range and BW

#### **Acceleration Data**

The acceleration data of STK8BA50-S is 10 bits and is given in two's complement format. The MSB in each axis will be stored in register XOUT2/YOUT2/ZOUT2 (0x03, 0x05, 0x07) individually, and the LSB will be stored in register XOUT1/YOUT1/ZOUT1 (0x02, 0x04, 0x06) individually. The NEW\_X/NEW\_Y/NEW\_Z bit in register XOUT1/YOUT1/ZOUT1 (0x02, 0x04, 0x06) is used for new\_data flag, and it will be set to 1 if the data is updated, and reset if either the corresponding MSB or LSB is read. Reading the acceleration data registers shall always start with the LSB part due to the data protection function. When data protection function is enabled, the content of an MSB register will be updated by reading the corresponding LSB register. The data protection function can be disabled (enabled) by writing '1' ( '0' ) to the PROTECT\_DIS bit in register DATASETUP (0x13). With disabled data protection, the content of both MSB and LSB registers is updated by a new value immediately.



#### Range

The STK8BA50-S supports four different acceleration measurement ranges. A measurement range can be selected by RANGE[3:0] bits in register RANGESEL (0x0F).

| RANGE[3:0] | Sensing Range | Resolution   |
|------------|---------------|--------------|
| 4'b0011    | ±2g           | 3.91 mg/LSB  |
| 4'b0101    | ±4g           | 7.81 mg/LSB  |
| 4'b1000    | ±8g           | 15.62 mg/LSB |
| others     | undefined     | undefined    |

#### **Bandwidth**

There are two different data stream of STK8BA50-S, unfiltered data and filtered data. Unfiltered data is sampled as 2kHz, and the sample rate of filtered data depends on the selected bandwidth; it is twice of the bandwidth. If the DATA\_SEL bit in register <a href="DATASETUP">DATASETUP</a> (0x13) is set to '0' ('1'), the filtered (unfiltered) data will be stored in the XOUT/YOUT/ZOUT data register. Each of the data stream can be separately offset-compensated, and also can be the data source of interrupts controller. The actual bandwidth for the filtered data can be selected by BW[4:0] bits in register <a href="BWSEL">BWSEL</a> (0x10).

| BW[4:0]  | Actual Bandwidth (Hz) |
|----------|-----------------------|
| 5'b00xxx | 7.81                  |
| 5'b01000 | 7.81                  |
| 5'b01001 | 15.63                 |
| 5'b01010 | 31.25                 |
| 5'b01011 | 62.5                  |
| 5'b01100 | 125                   |
| 5'b01101 | 250                   |
| 5'b01110 | 500                   |
| 5'b01111 | 1000                  |
| 5'b1xxxx | 1000                  |
|          |                       |

# 8.4 Status and Interrupt Event Detection

The following table shows the interrupt event offered by STK8BA50-S. The INT pins are integrated for new data. If the condition of enabled new data interrupt is fulfilled, the corresponding status is set to '1' and selected INT pin is asserted.

| Alionolionolionolionolionolionolio, teororii |                                       |                                       |
|----------------------------------------------|---------------------------------------|---------------------------------------|
| Interrupt Event                              | Control Bit in Register INTEN1 (0x17) | Status Bit in Register INTSTS1 (0x0A) |
| New Data                                     | DATA_EN                               | DATA_STS                              |

#### **Interrupt Mode**

Both filtered and unfiltered data could be the data source of the new data interrupt. Setting the corresponding bit in register <u>DATASRC</u> (0x1E) to '0'('1'), filtered(unfiltered) data is selected as the source for related interrupt.

#### **Interrupt Pin Mapping**

The mapping of interrupts to the INT1 is controlled by registers <u>INTMAP</u> (0x1A). Setting the corresponding bit to '1'('0') maps(un-maps) the related interrupt to the INT1 pin

#### **INT Pin Output Type and Active Level**

INT1 could be configured as Push-Pull/Open-Drain output and the active level could also be set as active-high/active-low. The related bits in register <a href="INTCFG1">INTCFG1</a> (0x20) are used to select the INT1 output type and active level.



# 8.5 Offset Compensation

#### **Manual Compensation**

STK8BA50-S offers the manual digital offset-compensation method. It is done by adding a compensation value to the acceleration data coming from the ADC. The registers OFSTX/Y/Z (0x38, 0x39, 0x3A) are used to for the offset compensation purpose and are given in two's complement format. 1 LSB of OFSTX/Y/Z represents 7.81 mg in any sensing range.

By writing '1' to the OFST\_RST bit in register OFSTCOMP1 (0x36), all offset compensation registers are reset to zero.

It is recommended to write into these registers immediately after a new data interrupt in order not to disturb running offset computations.



# 9. REGISTER DEFINATION

| 4000    | 250 11415        |          |                                                |          | В        | IT       |          |         |           | <b>.</b> |
|---------|------------------|----------|------------------------------------------------|----------|----------|----------|----------|---------|-----------|----------|
| ADDR    | REG NAME         | 7        | 6                                              | 5        | 4        | 3        | 2        | 1       | 0         | Default  |
| 00h     | CHIP_ID          |          |                                                |          | CHIP_    | ID[7:0]  | 4        |         |           | 86h      |
| 01h     | RESERVED         |          |                                                | 1        | rese     | erved    |          |         |           | 00h      |
| 02h     | XOUT1            | XOU      | T[1:0]                                         |          |          | reserved |          |         | NEW_X     | 00h      |
| 03h     | XOUT2            |          |                                                | 1        | XOU      | T[9:2]   |          |         |           | 00h      |
| 04h     | YOUT1            | YOU      | Γ[1:0]                                         |          |          | reserved |          |         | NEW_Y     | 00h      |
| 05h     | YOUT2            |          |                                                | 1        | YOU      | T[9:2]   |          |         |           | 00h      |
| 06h     | ZOUT1            | ZOU      | Γ[1:0]                                         |          |          | reserved |          |         | NEW_Z     | 00h      |
| 07h     | ZOUT2            |          |                                                |          | ZOU      | T[9:2]   |          |         |           | 00h      |
| 08h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 09h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 0Ah     | <u>INTSTS</u>    | DATA_STS | A_STS reserved                                 |          |          |          |          |         | 00h       |          |
| 0Bh-0Eh | RESERVED         |          |                                                |          | rese     | rved     |          |         |           | 00h      |
| 0Fh     | RANGESEL         |          | reserved RANGE[3:0]                            |          |          |          |          |         | 03h       |          |
| 10h     | BWSEL            |          | reserved BW[4:0]                               |          |          |          |          |         |           | 1Fh      |
| 11h     | <u>POWMODE</u>   | SUSPEND  | SUSPEND reserved                               |          |          |          |          |         |           | 00h      |
| 12h     | RESERVED         |          | reserved                                       |          |          |          |          |         |           | 00h      |
| 13h     | <u>DATASETUP</u> | DATA_SEL | PROTECT_DIS                                    |          |          | rese     | rved     |         |           | 00h      |
| 14h     | <u>SWRST</u>     |          |                                                |          | SWR      | ST[7:0]  |          |         |           | 00h      |
| 15h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 16h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 17h     | <u>INTEN</u>     |          | reserved                                       |          | DATA_EN  |          | rese     | erved   |           | 00h      |
| 18h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 19h     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 1Ah     | <u>INTMAP</u>    |          |                                                |          | reserved |          |          |         | DATA2INT1 | 00h      |
| 1Bh-1Dh | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 1Eh     | DATASRC          | rese     | rved                                           | DATA_SRC |          |          | reserved |         |           | 00h      |
| 1Fh     | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 20h     | INTCFG1          |          |                                                | rese     | rved     |          |          | INT1_OD | INT1_LV   | 01h      |
| 21h-33h | RESERVED         |          |                                                |          | rese     | erved    |          |         |           | 00h      |
| 34h     | <u>INTFCFG</u>   |          | reserved   I2C_WDT_EN   I2C_WDT_SEL   reserved |          |          |          |          |         | reserved  | 00h      |
| 35h     | RESERVED         |          | reserved                                       |          |          |          |          |         | 00h       |          |
| 36h     | OFSTCOMP1        | OFST_RST | OFST_RST reserved                              |          |          |          |          |         | 00h       |          |
| 37h     | RESERVED         |          | reserved                                       |          |          |          |          |         | 00h       |          |
| 38h     | <u>OFSTX</u>     |          |                                                |          | OFST     | _X[7:0]  |          |         |           | 00h      |
| 39h     | OFSTY            |          |                                                |          | OFST     | _Y[7:0]  |          |         |           | 00h      |
| 3Ah     | <u>OFSTZ</u>     |          |                                                |          | OFST     | _Z[7:0]  |          |         |           | 00h      |



**CHIP\_ID** Register (00h)

| b7           | b6          | b5 | b4 | b3 | b2 | b1 | b0 |  |  |
|--------------|-------------|----|----|----|----|----|----|--|--|
| CHIP_ID[7:0] |             |    |    |    |    |    |    |  |  |
|              | 8'b10000110 |    |    |    |    |    |    |  |  |
|              | R           |    |    |    |    |    |    |  |  |

XOUT1 Register (02h)

|     | <u> </u> |    |    |          |     | POSTOCION, |       |
|-----|----------|----|----|----------|-----|------------|-------|
| b7  | b6       | b5 | b4 | b3       | b2  | b1         | b0    |
| XOU | T[1:0]   |    |    | reserved |     |            | NEW_X |
| 2't | 000      |    |    | 2'b00000 |     |            | 0     |
| F   | 3        |    |    | R        | _ A |            | R     |

XOUT2 Register (03h)

| <u> </u> | <i>j.</i> 010. (00) |    |     |        | 10. 40. | Asses | Aller Villa | ACTUAL TO A CONTRACT OF THE ACTUAL AC |  |
|----------|---------------------|----|-----|--------|---------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| b7       | b6                  | b5 | b4  | b3     | þ       | 2     | b1          | b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|          |                     |    | XOU | T[9:2] |         |       |             | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|          | 8'b00000000         |    |     |        |         |       |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|          |                     |    | F   | 3      |         |       |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

XOUT1/XOUT2 register contain the x-axis acceleration data and the new data flag for the x-axis.

YOUT1 Register (04h)

| b7  | b6     | b5 | b4 | b3       | b2 | b1 | b0    |
|-----|--------|----|----|----------|----|----|-------|
| YOU | T[1:0] |    |    | reserved |    |    | NEW_Y |
| 2't | 000    |    |    | 2'b00000 |    |    | 0     |
|     | R      |    |    | R        |    | •  | R     |

**YOUT2** Register (05h)

| b7 | b6          | b5 | b4 | b3 | b2 | b1 | b0 |  |  |  |
|----|-------------|----|----|----|----|----|----|--|--|--|
|    | YOUT[9:2]   |    |    |    |    |    |    |  |  |  |
|    | 8'b00000000 |    |    |    |    |    |    |  |  |  |
|    | R           |    |    |    |    |    |    |  |  |  |

YOUT1/YOUT2 register contain the y-axis acceleration data and the new data flag for the y-axis.

**ZOUT1** Register (06h)

| b7  | b6     | b5 | b4 | b3       | b2 | b1 | b0    |
|-----|--------|----|----|----------|----|----|-------|
| ZOU | T[1:0] |    |    | reserved |    |    | NEW_Z |
| 2'b | 000    | 4  |    | 2'b00000 |    |    | 0     |
| F   | ?      |    |    | R        |    |    | R     |

**ZOUT2** Register (07h)

| b7 | b6          | b5 | b4 | b3 | b2 | b1 | b0 |  |
|----|-------------|----|----|----|----|----|----|--|
|    | ZOUT[9:2]   |    |    |    |    |    |    |  |
|    | 8,900000000 |    |    |    |    |    |    |  |
|    |             |    | F  | २  |    |    |    |  |

ZOUT1/ZOUT2 register contain the z-axis acceleration data and the new data flag for the z-axis.

**INTSTS** Register (0Ah)

|          | J () |            |    |    |    |    |    |  |  |
|----------|------|------------|----|----|----|----|----|--|--|
| b7       | b6   | b5         | b4 | b3 | b2 | b1 | b0 |  |  |
| DATA_STS |      | reserved   |    |    |    |    |    |  |  |
| 0        |      | 2'b0000000 |    |    |    |    |    |  |  |
| R        | _    |            |    | R  |    |    |    |  |  |

This register contains the new data interrupt status in STK8BA50-S.

| BIT | BIT NAME | Description                |
|-----|----------|----------------------------|
| 7   | DATA_STS | New data interrupt status. |



#### **RANGESEL** Register (0Fh)

| b7 | b6   | b5   | b4 | b3         | b2 | b1 | b0 |  |  |
|----|------|------|----|------------|----|----|----|--|--|
|    | rese | rved |    | RANGE[3:0] |    |    |    |  |  |
|    | 2'b0 | 0000 |    | 4'b0011    |    |    |    |  |  |
| R  |      |      |    | R/W        |    |    |    |  |  |

This register contains the STK8BA50-S acceleration sensing range.

| RANGE[3:0] | Sensing Range |
|------------|---------------|
| 4'b0011    | ±2g           |
| 4'b0101    | ±4g           |
| 4'b1000    | ±8g           |
| others     | undefined     |

**BWSEL** Register (10h)

| b7     | b6       | b5 | b4       | b3 | b2      | b1 | b0 |
|--------|----------|----|----------|----|---------|----|----|
|        | reserved |    |          |    | BW[4:0] |    |    |
| 2'b000 |          |    | 5'b11111 |    |         |    |    |
|        | R        |    |          |    | R/W     |    |    |

This register contains the output data bandwidth selection.

| BW[4:0]  | Actual Bandwidth (Hz) |
|----------|-----------------------|
| 5'b00xxx | 7.81                  |
| 5'b01000 | 7.81                  |
| 5'b01001 | 15.63                 |
| 5'b01010 | 31.25                 |
| 5'b01011 | 62.5                  |
| 5'b01100 | 125                   |
| 5'b01101 | 250                   |
| 5'b01110 | 500                   |
| 5'b01111 | 1000                  |
| 5'b1xxxx | 1000                  |
|          |                       |

**POWMODE** Register (11h)

| b7      | b6 | b5  | b4 | b3         | b2 | b1 | b0 |
|---------|----|-----|----|------------|----|----|----|
| SUSPEND |    |     |    | reserved   |    |    |    |
| 0       |    |     |    | 2'b0000000 |    |    |    |
| R/W     |    | 4 4 |    | R          |    |    |    |

This register contains the power mode selection.

| BIT | BIT NAME | Description                                                               |
|-----|----------|---------------------------------------------------------------------------|
| 7   | SUSPEND  | Suspend mode enable.  0 : suspend mode disable.  1 : suspend mode enable. |

**DATASETUP** Register (13h)

| h7       | b6          | ,<br>h5 | b5 b4 b3 b2 b1 b0 |   |   |   |  |  |  |
|----------|-------------|---------|-------------------|---|---|---|--|--|--|
| DATA 051 |             |         |                   |   |   |   |  |  |  |
| DATA_SEL | PROTECT_DIS |         | reserved          |   |   |   |  |  |  |
| 0        | 0           |         | 2'b000000         |   |   |   |  |  |  |
| R/W      | R/W         |         | •                 | F | 3 | • |  |  |  |

This register is used to select if the output data is filtered or unfiltered and how the output data contained in the register XOUT1/XOUT2, YOUT1/YOUT2, ZOUT1/ZOUT2 are updated.

| BIT | BIT NAME    | Description                                                                        |
|-----|-------------|------------------------------------------------------------------------------------|
| 6   | PROTECT_DIS | 0 : Enable the data protection function. 1 : Disable the data protection function. |



| 7 | DATA_SEL | 0 : Data output filtered. 1 : Data output unfiltered. |
|---|----------|-------------------------------------------------------|
|---|----------|-------------------------------------------------------|

#### **SWRST** Register (14h)

| b7 | b6         | b5 | b4 | b3 | b2 | b1 | b0 |  |  |  |
|----|------------|----|----|----|----|----|----|--|--|--|
|    | SWRST[7:0] |    |    |    |    |    |    |  |  |  |
|    | 8'b0000000 |    |    |    |    |    |    |  |  |  |
|    | W          |    |    |    |    |    |    |  |  |  |

This register is used to software reset. Write 0xB6 into SWRST to reset all the registers to default value.

#### **INTEN** Register (17h)

|    |                  |    |     |           | 400      | 400000000000000000000000000000000000000 | PERSONAL WILLIAM |    |  |  |
|----|------------------|----|-----|-----------|----------|-----------------------------------------|------------------|----|--|--|
| b7 | b6               | b5 | b4  | b3        |          | b2                                      | b1               | b0 |  |  |
|    | reserved DATA_EN |    |     |           | reserved |                                         |                  |    |  |  |
|    | 2'b000 0         |    |     |           | 2'b0000  |                                         |                  |    |  |  |
|    | R/W              |    | AVV | Assessor" | 3        |                                         |                  |    |  |  |

This register contains the several interrupt enable bit.

| BIT | BIT NAME | Description                     |  |  |  |  |  |
|-----|----------|---------------------------------|--|--|--|--|--|
| 1   | DATA EN  | 0 : Disable new data interrupt. |  |  |  |  |  |
| 7   | DATA_EN  | 1 : Enable new data interrupt.  |  |  |  |  |  |

#### **INTMAP** Register (1Ah)

|    | <u> </u> |    |            |    |    |    |           |
|----|----------|----|------------|----|----|----|-----------|
| b7 | b6       | b5 | b4         | b3 | b2 | b1 | b0        |
|    |          |    | reserved   |    | 4  |    | DATA2INT1 |
|    |          |    | 2'b0000000 |    |    |    | 0         |
|    |          |    | R          |    |    |    | R/W       |

This register is used to map the related interrupt to the desired INT pin.

| BIT | BIT NAME  | Description                                                                    |
|-----|-----------|--------------------------------------------------------------------------------|
| 0   | DATA2INT1 | 0 : Do not map new data interrupt to INT1. 1 : Map new data interrupt to INT1. |

#### **DATASRC** Register (1Eh)

|          | 113.111 (1. |          |          |    |          |    |    |
|----------|-------------|----------|----------|----|----------|----|----|
| b7       | b6          | b5       | b4       | b3 | b2       | b1 | b0 |
| reserved |             | DATA_SRC | reserved |    |          |    |    |
| 2'b00    |             | 0        |          |    | 2'b00000 |    |    |
| R R/W    |             |          | R        |    |          |    |    |

This register is used to select the data source format for the related interrupt.

| BIT | BIT NAME | Description                                                                                                     |
|-----|----------|-----------------------------------------------------------------------------------------------------------------|
| 5   | DATA_SRC | Filtered data source is used for new data interrupt.     Unfiltered data source is used for new data interrupt. |

#### **INTCFG1** Register (20h)

| b7 | b6        | b5 | b4 | b3 | b2 | b1 | b0 |  |
|----|-----------|----|----|----|----|----|----|--|
|    | reserved  |    |    |    |    |    |    |  |
|    | 2'b000000 |    |    |    |    |    |    |  |
|    | R         |    |    |    |    |    |    |  |

This register is used to define the INT1 pin output type and active level. Open-drain or Push-pull output type and active high or active low can be selected for INT1 pin.

| BIT | BIT NAME | Description                                                   |  |  |  |  |
|-----|----------|---------------------------------------------------------------|--|--|--|--|
| 0   | INT1_LV  | INT1 active level selection. 0 : Active low. 1 : Active high. |  |  |  |  |



| 1 | INT1 OD | INT1 output type selection. 0: Push-pull output type. |
|---|---------|-------------------------------------------------------|
| ' | INTI_OD | 1 : Open-drain output type.                           |

**INTFCFG** Register (34h)

| b7 | b6 | b5       | b4         | b3          | b2       | b1 | b0 |
|----|----|----------|------------|-------------|----------|----|----|
|    |    | reserved | I2C_WDT_EN | I2C_WDT_SEL | reserved |    |    |
|    |    | 2'b00000 | 0          | 0           | 0        |    |    |
|    |    | R        | R/W        | R/W         | R        |    |    |

This register contains the digital interface parameters for the I<sup>2</sup>C interface.

| BIT | BIT NAME    |                                                                                  | Description |
|-----|-------------|----------------------------------------------------------------------------------|-------------|
|     |             |                                                                                  |             |
| 1   | I2C_WDT_SEL | I <sup>2</sup> C watchdog timer period selection.  0: Watchdog timer period 1ms. |             |
|     |             | 1 : Watchdog timer period 50ms.  I <sup>2</sup> C watchdog timer enable bit.     |             |
| 2   | I2C_WDT_EN  | Disable I2C watchdog timer.     Enable I2C watchdog timer.                       |             |

#### **OFSTCOMP1** Register (36h)

|          |    | \ <i>/</i> |    |    |    |    |    |
|----------|----|------------|----|----|----|----|----|
| b7       | b6 | b5         | b4 | b3 | b2 | b1 | b0 |
| OFST_RST |    | reserved   |    |    |    |    |    |
| 0        |    | 2'b0000000 |    |    |    |    |    |
| W        |    |            |    | R  |    |    |    |

This register is used to define the setting for the offset compensation.

| BIT | BIT NAME | Description                                                                    |
|-----|----------|--------------------------------------------------------------------------------|
| 7   | OFST_RST | 1 : Reset all the offset compensation register (register 0x38 ~ 0x3A) to zero. |

#### **OFSTX** Register (38h)

| <u> </u> | ,,          | 4000 |    |    |    |    |    |  |
|----------|-------------|------|----|----|----|----|----|--|
| B7       | b6          | b5   | b4 | b3 | b2 | b1 | b0 |  |
|          | OFST_X[7:0] |      |    |    |    |    |    |  |
|          | 8'b00000000 |      |    |    |    |    |    |  |
|          | R/W         |      |    |    |    |    |    |  |

This register contains the offset compensation value for the x-axis data output.

#### **OFSTY** Register (39h)

| 10000000 |             | VIII VIII |    |    |    |    |    |
|----------|-------------|-----------|----|----|----|----|----|
| B7       | b6          | b5        | b4 | b3 | b2 | b1 | b0 |
|          | OFST_Y[7:0] |           |    |    |    |    |    |
|          | 8'b00000000 |           |    |    |    |    |    |
|          | R/W         |           |    |    |    |    |    |

This register contains the offset compensation value for the y-axis data output.

#### **OFSTZ** Register (3Ah)

| b7 | b6          | b5 | b4 | b3 | b2 | b1 | b0 |  |
|----|-------------|----|----|----|----|----|----|--|
|    | OFST_Z[7:0] |    |    |    |    |    |    |  |
|    | 8'b00000000 |    |    |    |    |    |    |  |
|    | R/W         |    |    |    |    |    |    |  |

This register contains the offset compensation value for the z-axis data output.

Register 0x38 to 0x3A can be modified manually set by user. The value in these register will be added to the actual acceleration data sensing by STK8BA50-S and store the new value to XOUT/YOUT/ZOUT register.



# 10. APPLICATION INFORMATION

# 10.1 New Data Interrupt

This interrupt serves for synchronous reading of acceleration data. It is generated after storing a new value of z-axis acceleration data in the data register. The interrupt is cleared automatically when the next cycle of data acquisition starts. The interrupt status is '0' for at least 50µs.

| Control Register | Bit Name  | Function                                                                         |
|------------------|-----------|----------------------------------------------------------------------------------|
| INTEN[4]         | DATA_EN   | '1': enabled, '0': disabled, and the interrupt mode is fixed to non-latched.     |
| INTSTS[7]        | DATA_STS  | The interrupt status                                                             |
| INTMAP[0]        | DATA2INT1 | New data interrupt maps to INT1.                                                 |
| DATASRC[5]       | DATA_SRC  | '1': unfiltered data, '0': filtered data, as the input of the new data interrupt |

# 10.2 Application Circuit



Note: A 22 Ohm resistor is recommended to filter out the system power noise.



# 10.3 Sensing Axes Orientation

By measuring the acceleration components respect to g field, the position and orientation information could be recognized. It could be used for such applications as Portrait/Landscape in Mobile phone/PDA/PMP. This enables a product to set its display orientation appropriately to either portrait/landscape mode, or to turn off the display if the product is placed upside down. The sensor provides positive or negative directions of X/Y/Z axes. The relationship between directions and six different positions: Left, Right, Up, Down, Back, and Front, is shown in the following figure.

If the sensor is at rest and the force of gravity is acting along the indicated directions, the output of the corresponding channel will be negative (static acceleration).

Example: If the sensor is at rest or at uniform motion in a gravity field according to the figure given below, the output signals are:

- ± 0g for the X-axis
- ± 0g for the Y-axis
- + 1g for the Z-axis



Sensing axes orientation

The following table lists all corresponding output signals on X, Y, and Z while the sensor is at rest or at uniform motion in a gravity field under assumption of a  $\pm 2g$  range setting, a 10 bit resolution, and a top down gravity vector as shown above.

| Sensor Orientation &  Gravity Vector | Top View    | Top View    | Top View    | Top View    | Top<br>bottom<br>Side View | do <sub>1</sub> |
|--------------------------------------|-------------|-------------|-------------|-------------|----------------------------|-----------------|
| X-axis Output                        | +1g /256LSB | 0g / 0 LSB  | -1g/256 LSB | 0g / 0 LSB  | 0g / 0 LSB                 | 0g / 0 LSB      |
| Y-axis Output                        | 0g / 0 LSB  | +1g/256 LSB | 0g / 0 LSB  | -1g/256 LSB | 0g / 0 LSB                 | 0g / 0 LSB      |
| Z-axis Output                        | 0g / 0 LSB  | +1g/256 LSB                | -1g/256 LSB     |



# 11. PACKAGE OUTLINE

# **LGA Package Outline Drawing**





| SYMBOLS   | DIMENSIONS IN MILLIMETERS |           |       |  |
|-----------|---------------------------|-----------|-------|--|
| STIVIBULS | MIN.                      | NOM.      | MAX   |  |
| Α         | 0.95                      | 1.0       | 1.05  |  |
| A3        |                           | 0.82 REF. |       |  |
| b         | 0.23                      | 0.28      | 0.33  |  |
| С         |                           | 0.18 REF. |       |  |
| D         | 1.90                      | 2.00      | 2.10  |  |
| E         | 1.90                      | 2.00      | 2.10  |  |
| е         |                           | 0.50      |       |  |
| L         | 0.325                     | 0.375     | 0.425 |  |
| L1        |                           | 0.05      |       |  |
| L3        | 0.275                     | 0.325     | 0.375 |  |
| L4        | 0.375                     | 0.425     | 0.475 |  |
| У         | 0.00                      |           | 0.10  |  |

#### **Recommended PCB Layout**

The PCB layout should use NSMD (Non solder mask defined) pad definitions for all pads. The solder mask opening must be defined at least 0.05 mm larger than the metal pad on all sides.





### 11.1 Soldering Condition

1. Pb-free solder temperature profile.



- 2. Reflow soldering should not be done more than three times.
- 3. When soldering, do not put stress on the ICs during heating.
- 4. After soldering, do not warp the circuit board.

# 11.2 Soldering Iron

Each terminal is to go to the tip of soldering iron temperature less than  $350^{\circ}$ C for 3 seconds within once in less than the soldering iron capacity 25W. Leave two seconds and more intervals, and do soldering of each terminal. Be careful because the damage of the product is often started at the time of the hand solder.

# 11.3 Repairing

Repair should not be done after the ICs have been soldered. When repairing is unavoidable, a double-head soldering iron should be used (as below figure). It should be confirmed beforehand whether the characteristics of the ICs will or will not be damaged by repairing.





# 12. STORAGE INFORMATION

# 12.1 Storage Condition

- 1. Devices are packed in moisture barrier bags (MBB) to prevent the products from moisture absorption during transportation and storage. Each bag contains a desiccant.
- 2. The delivery product should be stored with the conditions shown below:

| Storage Temperature | 10 to 30℃   |
|---------------------|-------------|
| Relatively Humidity | below 60%RH |

### 12.2 Treatment After Unsealed

1. Floor life (time between soldering and removing from MBB) must not exceed the time shown below:

| Floor Life          | 168 Hours   |
|---------------------|-------------|
| Storage Temperature | 10 to 30℃   |
| Relatively Humidity | below 60%RH |

2. When the floor life limits have been exceeded or the devices are not stored in dry conditions, they must be rebaked before reflow to prevent damage to the devices. The recommended conditions are shown below

| Temperature    | 60℃      |
|----------------|----------|
| Re-Baking Time | 12 Hours |



**Revision History** 

| Date       | Version | Modified Items   |
|------------|---------|------------------|
| 2017/07/12 | 1.0     | Initial release. |



#### **Important Notice**

This document contains information that is proprietary to Sensortek Technology Corp. ( "sensortek" ), and is subject to change without notice. Any part of this document may not be used, reproduced, duplicated or disclosed in any form or any means without the prior written permission of sensortek.

Sensortek does not warrant or represent that any license, either express or implied, is granted under any sensortek's patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which sensortek 's products or services are used. In addition, Sensortek does not assume any liability for the occurrence of infringing on any patent or other intellectual property rights of a third party.

Sensortek reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.