## Voltage Regulator - Dual, Low I<sub>Q</sub>, Low Dropout, **Dual Input**

## 300 mA

The NCP154 is 300 mA, Dual Output Linear Voltage Regulator that offers two independent input pins and provides a very stable and accurate voltage with ultra low noise and very high Power Supply Rejection Ratio (PSRR) suitable for RF applications. The device doesn't require any additional noise bypass capacitor to achieve ultra low noise performance. In order to optimize performance for battery operated portable applications, the NCP154 employs the Adaptive Ground Current Feature for low ground current consumption during light-load conditions.

### Features

- Operating Input Voltage Range: 1.9 V to 5.25 V
- Two Independent Input Voltage Pins
- Two Independent Output Voltage (for detail please refer to Ordering Information)
- Low IQ of typ. 55 µA per Channel
- High PSRR: 75 dB at 1 kHz
- Very Low Dropout: 140 mV Typical at 300 mA
- Thermal Shutdown and Current Limit Protections
- Stable with a 1 µF Ceramic Output Capacitor
- Available in XDFN8 1.2 × 1.6 mm Package
- Active Output Discharge for Fast Output Turn-Off
- These are Pb-free Devices

### **Typical Applications**

- Smartphones, Tablets
- Wireless Handsets, Wireless LAN, Bluetooth<sup>®</sup>, ZigBee<sup>®</sup> Interfaces
- Other Battery Powered Applications



## **ON Semiconductor®**

http://onsemi.com



XDFN8. 1.2x1.6 CASE 711AS









#### NCP154 V<sub>IN1</sub> IN1 $\cap$ V<sub>OUT1</sub> $V_{IN2}$ OUT1 0 IN2 $\cap$ VOUT2 OUT2 റ 0 EN1 C<sub>IN1</sub> C<sub>IN2</sub> C<sub>OUT2</sub> C<sub>OUT1</sub> EN2 $\cap$ GND 1 μF 1 μF 1 μF 1 μF $\overline{1}$

Figure 1. Typical Application Schematic

**ORDERING INFORMATION** 

See detailed ordering, marking and shipping information in the package dimensions section on page 17 of this data sheet.



Figure 2. Simplified Schematic Block Diagram

| Pin No. | Pin Name | Description                                                                                                                                      |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND      | Power supply ground. Soldered to the copper plane allows for effective heat dissipation.                                                         |
| 2       | OUT1     | Regulated output voltage of the first channel. A small 1 $\mu\text{F}$ ceramic capacitor is needed from this pin to ground to assure stability.  |
| 3       | OUT2     | Regulated output voltage of the second channel. A small 1 $\mu\text{F}$ ceramic capacitor is needed from this pin to ground to assure stability. |
| 4       | GND      | Power supply ground. Soldered to the copper plane allows for effective heat dissipation.                                                         |
| 5       | EN2      | Driving EN2 over 0.9 V turns-on OUT2. Driving EN below 0.4 V turns-off the OUT2 and activates the active discharge.                              |
| 6       | IN2      | Inputs pin for second channel. It is recommended to connect 1 $\mu$ F ceramic capacitor close to the device pin.                                 |
| 7       | IN1      | Inputs pin for first channel. It is recommended to connect 1 µF ceramic capacitor close to the device pin.                                       |
| 8       | EN1      | Driving EN1 over 0.9 V turns-on OUT1. Driving EN below 0.4 V turns-off the OUT1 and activates the active discharge.                              |
| _       | EP       | Exposed pad must be tied to ground. Soldered to the copper plane allows for effective thermal dissipation.                                       |

| Table 1 | PIN | FUNCTION | DESCRIPTION |
|---------|-----|----------|-------------|
|---------|-----|----------|-------------|

### **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Rating                                    | Symbol                                | Value                                    | Unit |
|-------------------------------------------|---------------------------------------|------------------------------------------|------|
| Input Voltage (Note 1)                    | V <sub>IN1</sub> , V <sub>IN2</sub>   | –0.3 V to 6 V                            | V    |
| Output Voltage                            | V <sub>OUT1</sub> , V <sub>OUT2</sub> | –0.3 V to V <sub>IN</sub> + 0.3 V or 6 V | V    |
| Enable Inputs                             | V <sub>EN1</sub> , V <sub>EN2</sub>   | –0.3 V to V <sub>IN</sub> + 0.3 V or 6 V | V    |
| Output Short Circuit Duration             | t <sub>sc</sub>                       | Indefinite                               | s    |
| Maximum Junction Temperature              | T <sub>J(MAX)</sub>                   | 150                                      | °C   |
| Storage Temperature                       | T <sub>STG</sub>                      | –55 to 150                               | °C   |
| ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub>                    | 2,000                                    | V    |
| ESD Capability, Machine Model (Note 2)    | ESD <sub>MM</sub>                     | 200                                      | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area.
This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

### Table 3. THERMAL CHARACTERISTICS (Note 3)

| Rating                                              | Symbol        | Value | Unit |
|-----------------------------------------------------|---------------|-------|------|
| Thermal Characteristics, XDFN8 1.2 $\times$ 1.6 mm, |               |       | °C/W |
| Thermal Resistance, Junction-to-Air                 | $\theta_{JA}$ | 160   |      |

3. Single component mounted on 1 oz, FR4 PCB with 645 mm<sup>2</sup> Cu area.

#### **Table 4. ELECTRICAL CHARACTERISTICS**

 $(-40^{\circ}C \le T_J \le 85^{\circ}C; V_{IN} = V_{OUT(NOM)} + 1 V \text{ or } 2.5 V$ , whichever is greater;  $V_{EN} = 0.9 V$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 1 \mu F$ . Typical values are at  $T_J = +25^{\circ}C$ . Min/Max values are specified for  $T_J = -40^{\circ}C$  and  $T_J = 85^{\circ}C$  respectively.) (Note 4)

| Parameter                                                   | Test Conditions                                                                           |                               | Symbol              | Min | Тур  | Max          | Unit |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------|---------------------|-----|------|--------------|------|
| Operating Input Voltage                                     |                                                                                           |                               | Vin                 | 1.9 | 1    | 5.25         | V    |
| <b>A</b>                                                    |                                                                                           | V <sub>OUT</sub> > 2 V        |                     | -2  |      | +2           | %    |
| Output Voltage Accuracy                                     | $-40^{\circ}C \le T_J \le 85^{\circ}C$                                                    | $V_{OUT} \le 2 V$             | Vout                | -60 |      | +60          | mV   |
| Line Regulation                                             | $V\text{OUT} + 0.5 \ V \leq V\text{IN} \leq 5 \ V$                                        |                               | Reg <sub>LINE</sub> |     | 0.02 | 0.1          | %/V  |
| Load Regulation                                             | IOUT = 1 mA to 300 mA                                                                     |                               | Reg <sub>LOAD</sub> |     | 15   | 40           | mV   |
|                                                             |                                                                                           | V <sub>OUT(nom)</sub> = 1.5 V |                     |     | 360  | 470          | mV   |
|                                                             |                                                                                           | V <sub>OUT(nom)</sub> = 1.8 V |                     |     | 335  | 390          | mV   |
| Dranaut Valtage (Nate 5)                                    | 1 200 m 1                                                                                 | V <sub>OUT(nom)</sub> = 2.7 V |                     |     | 165  | 275          | mV   |
| Dropout Voltage (Note 5)                                    | I <sub>OUT</sub> = 300 mA                                                                 | V <sub>OUT(nom)</sub> = 2.8 V | Vdo                 |     | 160  | 270          | mV   |
|                                                             |                                                                                           | V <sub>OUT(nom)</sub> = 3.0 V | 1                   |     | 150  | 260          | mV   |
|                                                             |                                                                                           | V <sub>OUT(nom)</sub> = 3.3 V |                     |     | 140  | 250          | mV   |
| Output Current Limit                                        | V <sub>OUT</sub> = 90% V <sub>OUT(nom)</sub>                                              |                               | lc∟                 |     | 400  |              | mA   |
|                                                             | IOUT = 0 mA, EN1= $V_{IN}$ , EN2=0V or EN2= $V_{IN}$ , EN1=0V                             |                               | lq                  |     | 55   | 100          | μA   |
| Quiescent Current                                           | Iout1 = Iout2 = 0 mA, $V_{EN1} = V_{EN2} = V_{IN}$                                        |                               | lq                  |     | 110  | 200          | μA   |
| Shutdown current (Note 6)                                   | $V_{EN} \leq 0.4 \text{ V}, \text{ V}_{IN} = 5.25 \text{ V}$                              |                               | Idis                |     | 0.1  | 1            | μA   |
| EN Pin Threshold Voltage<br>High Threshold<br>Low Threshold | VEN Voltage increasing<br>VEN Voltage decreasing                                          |                               | Ven_hi<br>Ven_lo    | 0.9 |      | 0.4          | v    |
| EN Pin Input Current                                        | VEN = VIN = 5.25 V                                                                        | IEN                           |                     | 0.3 | 1.0  | μA           |      |
| Power Supply Rejection Ratio                                | $V_{IN} = V_{OUT+1} V \text{ for } V_{OUT} >$<br>for $V_{OUT} \le 2 V$ , $I_{OUT} = 10 r$ | PSRR                          |                     | 75  |      | dB           |      |
| Output Noise Voltage                                        | f = 10 Hz to 100 kHz                                                                      | VN                            |                     | 75  |      | $\mu V_{rm}$ |      |
| Active Discharge Resistance                                 | V <sub>IN</sub> = 4 V, V <sub>EN</sub> < 0.4 V                                            |                               | R <sub>DIS</sub>    |     | 50   |              | Ω    |
| Thermal Shutdown Temperature                                | re Temperature increasing from $T_J = +25^{\circ}C$                                       |                               | Tsd                 |     | 160  |              | °C   |
| Thermal Shutdown Hysteresis                                 | Temperature falling from TsD                                                              |                               |                     | _   | 20   | -            | °C   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.
 Characterized when V<sub>OUT</sub> falls 100 mV below the regulated voltage at V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 1 V.

6. Shutdown Current is the current flowing into the IN pin when the device is in the disable state.

















|                  | RMS Output Noise (µV) |                  |  |  |
|------------------|-----------------------|------------------|--|--|
| I <sub>OUT</sub> | 10 Hz – 100 kHz       | 100 Hz – 100 kHz |  |  |
| 1 mA             | 40.83                 | 40.27            |  |  |
| 10 mA            | 36.03                 | 35.38            |  |  |
| 150 mA           | 36.54                 | 35.97            |  |  |
| 300 mA           | 37.05                 | 36.48            |  |  |

Figure 27. Output Voltage Noise Spectral Density for V\_{OUT} = 1.0 V, C\_{OUT} = 1  $\mu F$ 



|                  | RMS Output Noise (μV) |                  |  |  |
|------------------|-----------------------|------------------|--|--|
| I <sub>OUT</sub> | 10 Hz – 100 kHz       | 100 Hz – 100 kHz |  |  |
| 1 mA             | 77.84                 | 77.28            |  |  |
| 10 mA            | 71.71                 | 70.48            |  |  |
| 150 mA           | 71.95                 | 70.88            |  |  |
| 300 mA           | 72.71                 | 71.67            |  |  |





|                  | RMS Output Noise (μV) |                  |  |  |
|------------------|-----------------------|------------------|--|--|
| I <sub>OUT</sub> | 10 Hz – 100 kHz       | 100 Hz – 100 kHz |  |  |
| 1 mA             | 119.7                 | 117.87           |  |  |
| 10 mA            | 113.47                | 111.47           |  |  |
| 150 mA           | 113.84                | 112.05           |  |  |
| 300 mA           | 115.95                | 114.03           |  |  |

Figure 29. Output Voltage Noise Spectral Density for V\_{OUT} = 3.3 V, C\_{OUT} = 1  $\mu F$ 





4 μs/div





4 μs/div











Figure 37. Line Transient Response– Falling Edge, V<sub>OUT</sub> = 3.3 V, I<sub>OUT</sub> = 300 mA



4 μs/div







### **TYPICAL CHARACTERISTICS**









4 μs/div











Figure 43. Load Transient Response – 1.0 V – Falling Edge, I<sub>OUT1</sub> = 300 mA to 1 mA











### **TYPICAL CHARACTERISTICS**



4 μs/div





4 μs/div





Figure 52. Enable Turn-Off – V<sub>OUT</sub> = 1.0 V



10 μs/div

Figure 49. Load Transient Response – 3.3 V – Falling Edge, I<sub>OUT1</sub> = 300 mA to 1 mA





Figure 51. Load Transient Response – 3.3 V – Falling Edge, I<sub>OUT1</sub> = 300 mA to 50 mA



Figure 53. Enable Turn-Off - V<sub>OUT</sub> = 3.3 V

### **TYPICAL CHARACTERISTICS**



20 ms/div

Figure 54. Turn-on/off - Slow Rising VIN



4 ms/div

Figure 55. Short Circuit and Thermal Shutdown

#### General

The NCP154 is a dual output high performance 300 mA Low Dropout Linear Regulator. This device delivers very high PSRR (75 dB at 1 kHz) and excellent dynamic performance as load/line transients. In connection with low quiescent current this device is very suitable for various battery powered applications such as tablets, cellular phones, wireless and many others. Each output is fully protected in case of output overload, output short circuit condition and overheating, assuring a very robust design. The NCP154 device is housed in XDFN–8 1.6 mm x 1.2 mm package which is useful for space constrains application.

#### Input Capacitor Selection (CIN)

It is recommended to connect at least a 1  $\mu$ F Ceramic X5R or X7R capacitor as close as possible to the IN pin of the device. This capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto constant input voltage. There is no requirement for the min. or max. ESR of the input capacitor but it is recommended to use ceramic capacitors for their low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during sudden load current changes. Larger input capacitor may be necessary if fast and large load transients are encountered in the application.

#### **Output Decoupling (COUT)**

The NCP154 requires an output capacitor for each output connected as close as possible to the output pin of the regulator. The recommended capacitor value is 1  $\mu$ F and X7R or X5R dielectric due to its low capacitance variations over the specified temperature range. The NCP154 is designed to remain stable with minimum effective capacitance of 0.33  $\mu$ F to account for changes with temperature, DC bias and package size. Especially for small package size capacitors such as 0201 the effective capacitance drops rapidly with the applied DC bias.

There is no requirement for the minimum value of Equivalent Series Resistance (ESR) for the  $C_{OUT}$  but the maximum value of ESR should be less than 3  $\Omega$ . Larger output capacitors and lower ESR could improve the load transient response or high frequency PSRR. It is not recommended to use tantalum capacitors on the output due to their large ESR. The equivalent series resistance of tantalum capacitors is also strongly dependent on the temperature, increasing at low temperature.

#### **Enable Operation**

The NCP154 uses the dedicated EN pin for each output channel. This feature allows driving outputs separately.

If the EN pin voltage is <0.4 V the device is guaranteed to be disabled. The pass transistor is turned–off so that there is virtually no current flow between the IN and OUT. The active discharge transistor is active so that the output voltage V<sub>OUT</sub> is pulled to GND through a 50  $\Omega$  resistor. In the disable state the device consumes as low as typ. 10 nA from the V<sub>IN</sub>. If the EN pin voltage >0.9 V the device is guaranteed to be enabled. The NCP154 regulates the output voltage and the active discharge transistor is turned–off.

The both EN pin has internal pull-down current source with typ. value of 300 nA which assures that the device is turned-off when the EN pin is not connected. In the case where the EN function isn't required the EN should be tied directly to IN.

### **Output Current Limit**

Output Current is internally limited within the IC to a typical 400 mA. The NCP154 will source this amount of current measured with a voltage drops on the 90% of the nominal  $V_{OUT}$ . If the Output Voltage is directly shorted to ground ( $V_{OUT} = 0$  V), the short circuit protection will limit the output current to 520 mA (typ). The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration. This protection works separately for each channel. Short circuit on the one channel do not influence second channel which will work according to specification.

#### **Thermal Shutdown**

When the die temperature exceeds the Thermal Shutdown threshold ( $T_{SD} - 160^{\circ}$ C typical), Thermal Shutdown event is detected and the affected channel is turn-off. Second channel still working. The channel which is overheated will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold ( $T_{SDU} - 140^{\circ}$ C typical). Once the device temperature falls below the 140°C the appropriate channel is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking. The long duration of the short circuit condition to some output channel could cause turn-off other output when heat sinking is not enough and temperature of the other output reach  $T_{SD}$  temperature.

#### **Power Dissipation**

As power dissipated in the NCP154 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part.

The maximum power dissipation the NCP154 can handle is given by:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{\left[125^{\circ}\mathsf{C} - \mathsf{T}_{\mathsf{A}}\right]}{\theta_{\mathsf{J}\mathsf{A}}} \tag{eq. 1}$$

The power dissipated by the NCP154 for given application conditions can be calculated from the following equations:

$$\begin{split} \mathsf{P}_{\mathsf{D}} &\approx \left(\mathsf{V}_{\mathsf{IN1}} \cdot \mathsf{I}_{\mathsf{GND1}}\right) + \left(\mathsf{V}_{\mathsf{IN2}} \cdot \mathsf{I}_{\mathsf{GND2}}\right) + \\ &+ \mathsf{I}_{\mathsf{OUT1}} \big(\mathsf{V}_{\mathsf{IN1}} - \mathsf{V}_{\mathsf{OUT1}}\big) + \mathsf{I}_{\mathsf{OUT2}} \big(\mathsf{V}_{\mathsf{IN2}} - \mathsf{V}_{\mathsf{OUT2}}\big) \end{split} \tag{eq. 2}$$



### **Reverse Current**

The PMOS pass transistor has an inherent body diode which will be forward biased in the case that  $V_{OUT} > V_{IN}$ . Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection.

#### **Power Supply Rejection Ratio**

The NCP154 features very good Power Supply Rejection ratio. If desired the PSRR at higher frequencies in the range 100 kHz - 10 MHz can be tuned by the selection of C<sub>OUT</sub> capacitor and proper PCB layout.

#### Turn-On Time

The turn-on time is defined as the time period from EN assertion to the point in which  $V_{OUT}$  will reach 98% of its nominal value. This time is dependent on various application conditions such as  $V_{OUT(NOM)}$ ,  $C_{OUT}$ ,  $T_A$ .

#### PCB Layout Recommendations

To obtain good transient performance and good regulation characteristics place input and output capacitors close to the device pins and make the PCB traces wide. In order to minimize the solution size, use 0402 capacitors. Larger copper area connected to the pins will also improve the device thermal resistance. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad should be tied the shortest path to the GND pin.

### **Table 5. ORDERING INFORMATION**

| Device            | Voltage Option*<br>(OUT1/OUT2) | Marking | Package   | Shipping <sup>†</sup> |  |  |
|-------------------|--------------------------------|---------|-----------|-----------------------|--|--|
| NCP154MX280280TAG | 2.8 V / 2.8 V                  | DA      |           |                       |  |  |
| NCP154MX180280TAG | 1.8 V / 2.8 V                  | DC      |           |                       |  |  |
| NCP154MX330180TAG | 3.3 V / 1.8 V                  | DD      |           |                       |  |  |
| NCP154MX300180TAG | 3.0 V / 1.8 V                  | DE      |           |                       |  |  |
| NCP154MX330280TAG | 3.3 V / 2.8 V                  | DF      |           |                       |  |  |
| NCP154MX330330TAG | 3.3 V / 3.3 V                  | DG      |           |                       |  |  |
| NCP154MX330300TAG | 3.3 V / 3.0 V                  | DH      |           | 3000 / Tape & Reel    |  |  |
| NCP154MX300300TAG | 3.0 V / 3.0 V                  | DJ      | XDFN-8    |                       |  |  |
| NCP154MX100180TAG | 1.0 V / 1.8 V                  | DK      | (Pb-Free) |                       |  |  |
| NCP154MX150280TAG | 1.5 V / 2.8 V                  | DL      |           |                       |  |  |
| NCP154MX180290TAG | 1.8 V / 2.9 V                  | DM      |           |                       |  |  |
| NCP154MX180300TAG | 1.8 V / 3.0 V                  | DN      |           |                       |  |  |
| NCP154MX280270TAG | 2.8 V / 2.7 V                  | DP      |           |                       |  |  |
| NCP154MX310310TAG | 3.1 V / 3.1 V                  | DQ      | 1         |                       |  |  |
| NCP154MX330285TAG | 3.3 V / 2.85 V                 | DR      | 1         |                       |  |  |
| NCP154MX180270TAG | 1.8 V / 2.7 V                  | DT      | 1         |                       |  |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*Contact factory for other voltage options. Output voltage range 1.0 V to 3.3 V with step 50 mV.

#### PACKAGE DIMENSIONS

XDFN8 1.6x1.2, 0.4P CASE 711AS ISSUE A

MOLD CMPD



NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS.

 CONTROLLING DIMENSION: MILLIMETERS.
 COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.



#### RECOMMENDED MOUNTING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Bluetooth is a registered trademark of Bluetooth SIG. ZigBee is a registered trademark of ZigBee Alliance.

**BOTTOM VIEW** 

**ON Semiconductor** and **W** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applic

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative