# **Digital FET, Dual N-Channel**

## **FDG6301N**

## **General Description**

These dual N-Channel logic level enhancement mode field effect transistors are produced using ON Semiconductor's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETs.

#### **Features**

- 25 V, 0.22 A Continuous, 0.65 A Peak
  - $R_{DS(ON)} = 4 \Omega @ V_{GS} = 4.5 V$
  - $\bullet R_{DS(ON)} = 5 \Omega @ V_{GS} = 2.7 V$
- Very Low Level Gate Drive Requirements Allowing Direct Operation in 3 V Circuits (V<sub>GS(th)</sub> < 1.5 V)</li>
- Gate-Source Zener for ESD Ruggedness (>6 kV Human Body Model)
- Compact Industry Standard SC70-6 Surface Mount Package
- These Devices are Pb-Free and are RoHS Compliant

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                                                                            | FDG6301N    | Units |    |
|-----------------------------------|--------------------------------------------------------------------------------------|-------------|-------|----|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                                                 | 25          | V     |    |
| $V_{GSS}$                         | Gate-Source Voltage                                                                  | 8           | V     |    |
| I <sub>D</sub>                    | Drain/Output Current Continuous                                                      |             | 0.22  | Α  |
|                                   |                                                                                      | Pulsed      | 0.65  |    |
| P <sub>D</sub>                    | Maximum Power Dissipat                                                               | 0.3         | W     |    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Te<br>Range                                                    | -55 to +150 | °C    |    |
| ESD                               | Electrostatic Discharge Rating<br>MIL-STD-883D<br>Human Body Model (100 pF / 1500 Ω) |             | 6.0   | kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



## ON Semiconductor®

#### www.onsemi.com



SC-88/SC70-6/SOT-363 CASE 419B-02

#### **MARKING DIAGRAM**



01 = Specific Device CodeM = Assembly Operation Month

#### **PIN CONNECTIONS**



\*The pinouts are symmetrical; pin 1 and 4 are interchangeable.

Units inside the carrier can be of either orientation and will not affect the functionality of the device.

## ORDERING INFORMATION

See detailed ordering and shipping information on page 5 of this data sheet.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                        | Ratings | Unit |
|-----------------|--------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1) | 415     | °C/W |

<sup>1.</sup>  $R_{\theta JA}$  is the sum of the junction–to–case and case–to–ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.  $R_{\theta JA} = 415^{\circ}C/W$  on minimum pad mounting on FR–4 board in still air.

## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                             | Parameter                                                                             | Conditions                                                                 | Min  | Тур  | Max  | Unit  |
|------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|-------|
| OFF CHARACT                        | ERISTICS                                                                              | •                                                                          | -    |      |      |       |
| BV <sub>DSS</sub>                  | Drain-Source Breakdown Voltage                                                        | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                              | 25   | -    | _    | V     |
| $\Delta BV_{DSS}/\Delta T_{J}$     | Breakdown Voltage Temperature I <sub>D</sub> = 250 μA, Referenced to 25° (Coefficient |                                                                            | -    | 25   | -    | mV/°C |
| I <sub>DSS</sub>                   | Zero Gate Voltage Drain Current                                                       | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                              | -    | -    | 1    | μΑ    |
|                                    |                                                                                       | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 55°C       | -    | -    | 10   | μΑ    |
| I <sub>GSS</sub>                   | Gate-Body Leakage Current                                                             | V <sub>GS</sub> = 8 V, V <sub>DS</sub> = 0 V                               | -    | -    | 100  | nA    |
| ON CHARACTE                        | RISTICS (Note 2)                                                                      |                                                                            |      |      |      |       |
| V <sub>GS(th)</sub>                | Gate Threshold Voltage                                                                | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                         | 0.65 | 0.85 | 1.5  | V     |
| $\Delta V_{GS(th)}$ / $\Delta T_J$ | Gate Threshold Voltage<br>Temperature Coefficient                                     | I <sub>D</sub> = 250 μA, Referenced to 25°C                                | -    | -2.1 | -    | mV/°C |
| R <sub>DS(on)</sub>                | Static Drain-Source                                                                   | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 0.22 A                           | _    | 2.6  | 4    | Ω     |
|                                    | On-Resistance                                                                         | $V_{GS}$ = 4.5 V, $I_D$ = 0.22 A, $T_J$ = 125°C                            | _    | 5.3  | 7    | 1     |
|                                    |                                                                                       | $V_{GS} = 2.7 \text{ V}, I_D = 0.19 \text{ A}$                             | _    | 3.7  | 5    | 1     |
| I <sub>D(on)</sub>                 | On-State Drain Current                                                                | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 5 V                             | 0.22 | -    | -    | Α     |
| 9FS                                | Forward Transconductance                                                              | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 0.22 A                             | _    | 0.2  | -    | S     |
| DYNAMIC CHA                        | RACTERISTICS                                                                          | •                                                                          |      |      |      |       |
| C <sub>iss</sub>                   | Input Capacitance                                                                     | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz                 | _    | 9.5  | -    | pF    |
| C <sub>oss</sub>                   | Output Capacitance                                                                    | 7                                                                          | _    | 6    | -    | pF    |
| C <sub>rss</sub>                   | Reverse Transfer Capacitance                                                          | 7                                                                          | _    | 1.3  | -    | pF    |
| SWITCHING CH                       | IARACTERISTICS (Note 2)                                                               | •                                                                          |      |      |      |       |
| t <sub>D(on)</sub>                 | Turn-On Delay Time                                                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 0.5 A,                             | _    | 5    | 10   | ns    |
| t <sub>r</sub>                     | Turn-On Rise Time                                                                     | $V_{GS} = 4.5 \text{ V}, R_{GEN} = 50 \Omega$                              | _    | 4.5  | 10   | ns    |
| t <sub>D(off)</sub>                | Turn-Off Delay Time                                                                   | 7                                                                          | _    | 4    | 8    | ns    |
| t <sub>f</sub>                     | Turn-Off Fall Time                                                                    | 7                                                                          | _    | 3.2  | 7    | ns    |
| Qg                                 | Total Gate Charge                                                                     | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 0.22 A,<br>V <sub>GS</sub> = 4.5 V | _    | 0.29 | 0.4  | nC    |
| Q <sub>gs</sub>                    | Gate-Source Charge                                                                    | $V_{GS} = 4.5 \text{ V}$                                                   | _    | 0.12 | -    | nC    |
| Q <sub>gd</sub>                    | Gate-Drain Charge                                                                     | <u></u>                                                                    |      | 0.03 | -    | nC    |
| DRAIN-SOURC                        | E DIODE CHARACTERISTICS AND N                                                         | MAXIMUM RATINGS                                                            |      |      |      |       |
| IS                                 | Maximum Continuous Source Curren                                                      | t                                                                          | -    | -    | 0.25 | Α     |
| $V_{SD}$                           | Drain-Source Diode Forward<br>Voltage                                                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 0.25 A (Note 2)                    | _    | 0.8  | 1.2  | V     |
|                                    |                                                                                       |                                                                            |      |      |      |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>2.</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On–Resistance Variation with Temperature



Figure 5. Transfer Characteristics



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage



Figure 4. On–Resistance Variation with Gate–to–Source Voltage



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance Characteristics



Figure 9. Maximum Safe Operating Area



Figure 10. Single Pulse Maximum Power Dissipation



Thermal characterization performed using the conditions described in Note 1. Transient thermal response will change depending on the circuit board design.

Figure 11. Transient Thermal Response Curve

## **ORDERING INFORMATION**

| Device Order Number | Device Marking | Package Type                      | Shipping <sup>†</sup> |
|---------------------|----------------|-----------------------------------|-----------------------|
| FDG6301N            | 01             | SC-88/SC70-6/SOT-363<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### SC-88/SC70-6/SOT-363 CASE 419B-02 **ISSUE Y**

**DATE 11 DEC 2012** 





#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: MILLIMETERS
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END. DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H. DATUMS A AND B ARE DETERMINED AT DATUM H. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP.

- DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.

| $\overline{}$ |      |          |      |           |           |       |  |
|---------------|------|----------|------|-----------|-----------|-------|--|
| 1 1           | MIL  | LIMETE   | RS   | INCHES    |           |       |  |
| DIM           | MIN  | NOM      | MAX  | MIN       | NOM       | MAX   |  |
| Α             |      |          | 1.10 |           |           | 0.043 |  |
| A1            | 0.00 |          | 0.10 | 0.000     |           | 0.004 |  |
| A2            | 0.70 | 0.90     | 1.00 | 0.027     | 0.035     | 0.039 |  |
| b             | 0.15 | 0.20     | 0.25 | 0.006     | 0.008     | 0.010 |  |
| С             | 0.08 | 0.15     | 0.22 | 0.003     | 0.006     | 0.009 |  |
| D             | 1.80 | 2.00     | 2.20 | 0.070     | 0.078     | 0.086 |  |
| Е             | 2.00 | 2.10     | 2.20 | 0.078     | 0.082     | 0.086 |  |
| E1            | 1.15 | 1.25     | 1.35 | 0.045     | 0.049     | 0.053 |  |
| е             |      | 0.65 BS  | С    | 0.026 BSC |           |       |  |
| L             | 0.26 | 0.36     | 0.46 | 0.010     | 0.014     | 0.018 |  |
| L2            |      | 0.15 BSC |      |           | 0.006 BSC |       |  |
| aaa           | 0.15 |          |      | 0.006     |           |       |  |
| bbb           | 0.30 |          |      | 0.012     |           |       |  |
| ccc           | 0.10 |          |      | 0.004     |           |       |  |
| ddd           | 0.10 |          |      | 0.004     |           |       |  |

#### **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code\* = Pb-Free Package

(Note: Microdot may be in either location)

- \*Date Code orientation and/or position may vary depending upon manufacturing location.
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

#### **STYLES ON PAGE 2**

| DOCUMEN | IT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|---------|------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DE      | SCRIPTION: | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                 | PAGE 1 OF 2 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

**DATE 11 DEC 2012** 

| STYLE 1: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 2:<br>CANCELLED                                                                             | STYLE 3:<br>CANCELLED                                                                     | STYLE 4: PIN 1. CATHODE 2. CATHODE 3. COLLECTOR 4. EMITTER 5. BASE 6. ANODE                                 | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6:<br>PIN 1. ANODE 2<br>2. N/C<br>3. CATHODE 1<br>4. ANODE 1<br>5. N/C<br>6. CATHODE 2          |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. SOURCE 2 2. DRAIN 2 3. GATE 1 4. SOURCE 1 5. DRAIN 1 6. GATE 2           | STYLE 8:<br>CANCELLED                                                                             | STYLE 9: PIN 1. EMITTER 2 2. EMITTER 1 3. COLLECTOR 1 4. BASE 1 5. BASE 2 6. COLLECTOR 2  | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2           | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12:<br>PIN 1. ANODE 2<br>2. ANODE 2<br>3. CATHODE 1<br>4. ANODE 1<br>5. ANODE 1<br>6. CATHODE 2 |
| STYLE 13: PIN 1. ANODE 2. N/C 3. COLLECTOR 4. EMITTER 5. BASE 6. CATHODE                 | STYLE 14:<br>PIN 1. VREF<br>2. GND<br>3. GND<br>4. IOUT<br>5. VEN<br>6. VCC                       | STYLE 15: PIN 1. ANODE 1 2. ANODE 2 3. ANODE 3 4. CATHODE 3 5. CATHODE 2 6. CATHODE 1     | STYLE 16:<br>PIN 1. BASE 1<br>2. EMITTER 2<br>3. COLLECTOR 2<br>4. BASE 2<br>5. EMITTER 1<br>6. COLLECTOR 1 | STYLE 17: PIN 1. BASE 1 2. EMITTER 1 3. COLLECTOR 2 4. BASE 2 5. EMITTER 2 6. COLLECTOR 1                 | STYLE 18:<br>PIN 1. VIN1<br>2. VCC<br>3. VOUT2<br>4. VIN2<br>5. GND<br>6. VOUT1                       |
| STYLE 19:<br>PIN 1. I OUT<br>2. GND<br>3. GND<br>4. V CC<br>5. V EN<br>6. V REF          | STYLE 20: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR              | STYLE 21: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. N/C 6. CATHODE 1               | STYLE 22:<br>PIN 1. D1 (i)<br>2. GND<br>3. D2 (i)<br>4. D2 (c)<br>5. VBUS<br>6. D1 (c)                      | STYLE 23:<br>PIN 1. Vn<br>2. CH1<br>3. Vp<br>4. N/C<br>5. CH2<br>6. N/C                                   | STYLE 24: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                         |
| STYLE 25: PIN 1. BASE 1 2. CATHODE 3. COLLECTOR 2 4. BASE 2 5. EMITTER 6. COLLECTOR 1    | STYLE 26:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 2<br>6. DRAIN 1 | STYLE 27: PIN 1. BASE 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. EMITTER 2 6. COLLECTOR 2 | STYLE 28:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN                       | STYLE 29: PIN 1. ANODE 2. ANODE 3. COLLECTOR 4. EMITTER 5. BASE/ANODE 6. CATHODE                          | STYLE 30:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1    |

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                 | PAGE 2 OF 2 |  |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative