# **ANALOG** 10-Bit, Integrated, Multiformat SDTV/HDTV DEVICES Video Decoder and RGB Graphics Digitizer

**Data Sheet** 

### FEATURES

Four 10-bit ADCs sampling up to 110 MHz 6 analog input channels SCART fast blank support Internal antialias filters NTSC, PAL, and SECAM color standards support 525p/625p component progressive scan support 720p/1080i component HDTV support Digitizes RGB graphics up to 1024 × 768 at 70 Hz (XGA) 3 × 3 color space conversion matrix Industrial temperature range: -40°C to +85°C 12-bit 4:4:4 DDR, 8-/10-/16-/20-bit SDR pixel output interface Programmable interrupt request output pin Small package Low pin count Single front end for video and graphics VBI data slicer (including teletext) **Qualified for automotive applications** 

### APPLICATIONS

Rev. E

Automotive entertainment HDTVs LCD/DLP projectors HDTV STBs with PVR DVD recorders with progressive scan input support AVR receivers

### **GENERAL DESCRIPTION**

The ADV7181C is a high quality, single-chip, multiformat video decoder and graphics digitizer. This multiformat decoder supports the conversion of PAL, NTSC, and SECAM standards in the form of composite or S-Video into a digital ITU-R BT.656 format. The ADV7181C also supports the decoding of a component RGB/YPrPb video signal into a digital YCrCb or RGB pixel output stream. The support for component video includes standards such as 525i, 625i, 525p, 625p, 720p, 1080i, and many other HD and SMPTE standards. Graphics digitization is also supported by the ADV7181C; it is capable of digitizing RGB graphics signals from VGA to XGA rates and converting them into a digital DDR RGB or YCrCb pixel output stream. SCART and overlay functionality are enabled by the ability of the ADV7181C to process simultaneously CVBS and standard definition RGB signals. The mixing of these signals is controlled by the fast blank pin.

**ADV7181C** 

The ADV7181C contains two main processing sections. The first section is the standard definition processor (SDP), which processes all PAL, NTSC, and SECAM signal types. The second section is the component processor (CP), which processes YPrPb and RGB component formats, including RGB graphics.

Note that the ADV7181C has unique software and hardware configuration requirements. See Page 19 of this data sheet for more information.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

| Features                                      |
|-----------------------------------------------|
| Applications1                                 |
| General Description 1                         |
| Revision History 2                            |
| Functional Block Diagram                      |
| Specifications                                |
| Electrical Characteristics                    |
| Video Specifications                          |
| Timing Characteristics                        |
| Analog Specifications                         |
| Absolute Maximum Ratings                      |
| Package Thermal Performance9                  |
| Thermal Specifications9                       |
| ESD Caution9                                  |
| Pin Configuration and Function Descriptions10 |
| Detailed Functionality12                      |
| Analog Front End12                            |
| SDP Pixel Data Output Modes12                 |

### **REVISION HISTORY**

#### 8/12—Rev. D to Rev. E

| Changes to Table 36 |  |
|---------------------|--|
| Change to Figure 6  |  |

### 5/12—Rev. C to Rev. D

| Changes to Features and General Description Sections 1 |   |
|--------------------------------------------------------|---|
| Added Text to Typical Connection Diagram Section19     | ) |
| Added Automotive Products Section                      | ) |

#### 12/09—Rev. B to Rev. C

| Changes to Product Title, Features Section, and General    |
|------------------------------------------------------------|
| Description Section                                        |
| Changes to Figure 1                                        |
| Changes to Power Requirements Parameter, Table 1 4         |
| Changes to System Clock and Crystal Parameter and Note 3,  |
| Table 3                                                    |
| Deleted Note 3, Table 3; Renumbered Sequentially           |
| Added Timing Diagrams Section7                             |
| Changed AVDD = $3.1.5$ V to $3.45$ V to AVDD = $3.15$ V to |
| 3.45 V                                                     |
| Changes to Package Thermal Performance9                    |
| Added Thermal Specifications Section9                      |
|                                                            |

| CP Pixel Data Output Modes                  | 12 |
|---------------------------------------------|----|
| Composite and S-Video Processing            | 12 |
| Component Video Processing                  | 13 |
| RGB Graphics Processing                     | 13 |
| General Features                            | 13 |
| Detailed Description                        | 14 |
| Analog Front End                            | 14 |
| Standard Definition Processor (SDP)         | 14 |
| Component Processor (CP)                    | 14 |
| Analog Input Muxing                         | 15 |
| Pixel Output Formatting                     | 17 |
| Recommended External Loop Filter Components |    |
| Typical Connection Diagram                  | 19 |
| Outline Dimensions                          | 20 |
| Ordering Guide                              | 20 |
| Automotive Products                         |    |

| Changes to SDP Pixel Data Output Modes Section12           |
|------------------------------------------------------------|
| Changes to RGB Graphics Processing Section                 |
| Changes to Component Processor (CP) Section14              |
| Changes to Analog Input Muxing Section 15                  |
| 4/09—Rev. A to Rev. B                                      |
|                                                            |
| Changes to Package Thermal Performance Section             |
| Changes to Package Thermal Performance Section             |
| 6 6                                                        |
| Changes to the Pin Configuration and Function Descriptions |

### 1/09—Rev. 0 to Rev. A

| Changes to Analog Supply Current Parameter, Table 1 | 4  |
|-----------------------------------------------------|----|
| Changes to Package Thermal Performance Section      | 8  |
| Deleted Thermal Specifications Section              | 8  |
| Added Pin 65 (EPAD)                                 | 10 |
| Changes to Analog Input Muxing Section              | 15 |
| Changes to Ordering Guide                           | 20 |

#### 8/08—Revision 0: Initial Version

### FUNCTIONAL BLOCK DIAGRAM





### **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.71 V to 1.89 V, nominal input range 1.6 V.  $T_{MIN}$  to  $T_{MAX} = -40$  °C to +85 °C, unless otherwise noted.

| Table 1. |
|----------|
|----------|

| Parameter <sup>1, 2</sup>          | Symbol           | Test Conditions                 | Min  | Тур        | Max        | Unit |
|------------------------------------|------------------|---------------------------------|------|------------|------------|------|
| STATIC PERFORMANCE <sup>3, 4</sup> |                  |                                 |      |            |            | Î    |
| Resolution (Each ADC)              | Ν                |                                 |      |            | 10         | Bits |
| Integral Nonlinearity              | INL              | BSL at 27 MHz (10-bit level)    |      | ±0.6       | ±2.5       | LSB  |
|                                    |                  | BSL at 54 MHz (10-bit level)    |      | -0.6/+0.7  |            | LSB  |
|                                    |                  | BSL at 74 MHz (10-bit level)    |      | ±1.4       |            | LSB  |
|                                    |                  | BSL at 110 MHz (8-bit level)    |      | ±0.9       |            | LSB  |
| Differential Nonlinearity          | DNL              | At 27 MHz (10-bit level)        |      | -0.2/+0.25 | -0.99/+2.5 | LSB  |
|                                    |                  | At 54 MHz (10-bit level)        |      | -0.2/+0.25 |            | LSB  |
|                                    |                  | At 74 MHz (10-bit level)        |      | ±0.9       |            | LSB  |
|                                    |                  | At 110 MHz (8-bit level)        |      | -0.2/+1.5  |            | LSB  |
| DIGITAL INPUTS⁵                    |                  |                                 |      |            |            |      |
| Input High Voltage <sup>6</sup>    | V <sub>IH</sub>  |                                 | 2    |            |            | V    |
|                                    |                  | HS_IN, VS_IN low trigger mode   | 0.7  |            |            | V    |
| Input Low Voltage <sup>7</sup>     | VIL              |                                 |      |            | 0.8        | V    |
|                                    |                  | HS_IN, VS_IN low trigger mode   |      |            | 0.3        | V    |
| Input Current                      | I <sub>IN</sub>  |                                 | -10  |            | +10        | μΑ   |
| Input Capacitance <sup>5</sup>     | CIN              |                                 |      |            | 10         | pF   |
| DIGITAL OUTPUTS                    |                  |                                 |      |            |            |      |
| Output High Voltage <sup>8</sup>   | V <sub>OH</sub>  | $I_{SOURCE} = 0.4 \text{ mA}$   | 2.4  |            |            | V    |
| Output Low Voltage <sup>8</sup>    | V <sub>OL</sub>  | $I_{SINK} = 3.2 \text{ mA}$     |      |            | 0.4        | V    |
| High Impedance Leakage Current     | ILEAK            | Pin 1                           |      |            | 60         | μA   |
|                                    |                  | All other output pins           |      |            | 10         | μA   |
| Output Capacitance <sup>5</sup>    | C <sub>OUT</sub> |                                 |      |            | 20         | pF   |
| POWER REQUIREMENTS <sup>5</sup>    |                  |                                 |      |            |            |      |
| Digital Core Power Supply          | DVDD             |                                 | 1.65 | 1.8        | 2          | v    |
| Digital I/O Power Supply           | DVDDIO           |                                 | 3.0  | 3.3        | 3.6        | v    |
| PLL Power Supply                   | PVDD             |                                 | 1.71 | 1.8        | 1.89       | v    |
| Analog Power Supply                | AVDD             |                                 | 3.15 | 3.3        | 3.45       | v    |
| Digital Core Supply Current        | IDVDD            | CVBS input sampling at 54 MHz   |      | 105        |            | mA   |
| 5 117                              |                  | Graphics RGB sampling at 75 MHz |      | 90         |            | mA   |
|                                    |                  | SCART RGB FB sampling at 54 MHz |      | 106        |            | mA   |
| Digital I/O Supply Current         | IDVDDIO          | CVBS input sampling at 54 MHz   |      | 4          |            | mA   |
| - •••                              |                  | Graphics RGB sampling at 75 MHz |      | 38         |            | mA   |
| PLL Supply Current                 | IPVDD            | CVBS input sampling at 54 MHz   |      | 11         |            | mA   |
|                                    |                  | Graphics RGB sampling at 75 MHz |      | 12         |            | mA   |
| Analog Supply Current <sup>9</sup> | IAVDD            | CVBS input sampling at 54 MHz   |      | 99         |            | mA   |
|                                    |                  | Graphics RGB sampling at 75 MHz |      | 166        |            | mA   |
|                                    |                  | SCART RGB FB sampling at 54 MHz |      | 200        |            | mA   |
| Power-Down Current                 | IPWRDN           |                                 |      | 2.25       |            | mA   |
| Green Mode Power-Down              | IPWRDNG          | Synchronization bypass function |      | 16         |            | mA   |
| Power-Up Time                      | TPWRUP           |                                 |      | 20         |            | ms   |

<sup>1</sup> The minimum/maximum specifications are guaranteed over this range.

<sup>2</sup> All specifications are obtained using the Analog Devices, Inc., recommended programming scripts.

<sup>3</sup> All ADC linearity tests performed at input range of full scale – 12.5%, and at zero scale + 12.5%.
<sup>4</sup> Maximum INL and DNL specifications obtained with part configured for component video input.

<sup>5</sup> Guaranteed by characterization.

<sup>6</sup> To obtain specified V<sub>H</sub> level on Pin 22, program Register 0x13 (WO) with a value of 0x04. If Register 0x13 is programmed with a value of 0x00, then V<sub>H</sub> on Pin 22 is 1.2 V. <sup>7</sup> To obtain specified V<sub>IL</sub> level on Pin 22, program Register 0x13 (WO) with a value of 0x04. If Register 0x13 is programmed with a value of 0x00, then V<sub>IL</sub> on Pin 22 is 0.4 V.  $^{8}V_{OH}$  and  $V_{OL}$  levels obtained using default drive strength value (0xD5) in Register Subaddress 0xF4.

<sup>9</sup> For CVBS current measurement only, ADC0 is powered up. For RGB current measurements only, ADC0, ADC1, and ADC2 are powered up. For SCART FB current measurements, all ADCs are powered up.

### **VIDEO SPECIFICATIONS**

AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.71 V to 1.89 V.  $T_{MIN}$  to  $T_{MAX}$  = -40°C to +85°C, unless otherwise noted.

| Table | 2. |   |  |
|-------|----|---|--|
| -     |    | 1 |  |

| Parameter <sup>1, 2</sup>             | Symbol | Test Conditions              | Min | Тур  | Мах | Unit    |
|---------------------------------------|--------|------------------------------|-----|------|-----|---------|
| NONLINEAR SPECIFICATIONS              |        |                              |     |      |     |         |
| Differential Phase                    | DP     | CVBS input, modulated 5 step |     | 0.5  |     | Degrees |
| Differential Gain                     | DG     | CVBS input, modulated 5 step |     | 0.5  |     | %       |
| Luma Nonlinearity                     | LNL    | CVBS input, 5 step           |     | 0.5  |     | %       |
| NOISE SPECIFICATIONS                  |        |                              |     |      |     |         |
| SNR Unweighted                        |        | Luma ramp                    | 54  | 56   |     | dB      |
| SNR Unweighted                        |        | Luma flat field              | 58  | 60   |     | dB      |
| Analog Front-End Crosstalk            |        |                              |     | 60   |     | dB      |
| LOCK TIME SPECIFICATIONS              |        |                              |     |      |     |         |
| Horizontal Lock Range                 |        |                              | -5  |      | +5  | %       |
| Vertical Lock Range                   |        |                              | 40  |      | 70  | Hz      |
| f <sub>sc</sub> Subcarrier Lock Range |        |                              |     | ±1.3 |     | kHz     |
| Color Lock in Time                    |        |                              |     | 60   |     | Lines   |
| Sync Depth Range <sup>3</sup>         |        |                              | 20  |      | 200 | %       |
| Color Burst Range                     |        |                              | 5   |      | 200 | %       |
| Vertical Lock Time                    |        |                              |     | 2    |     | Fields  |
| Horizontal Lock Time                  |        |                              |     | 100  |     | Lines   |
| CHROMA SPECIFICATIONS                 |        |                              |     |      |     |         |
| Hue Accuracy                          | HUE    |                              |     | 1    |     | Degrees |
| Color Saturation Accuracy             | CL_AC  |                              |     | 1    |     | %       |
| Color AGC Range                       |        |                              | 5   |      | 400 | %       |
| Chroma Amplitude Error                |        |                              |     | 0.5  |     | %       |
| Chroma Phase Error                    |        |                              |     | 0.4  |     | Degrees |
| Chroma Luma Intermodulation           |        |                              |     | 0.2  |     | %       |
| LUMA SPECIFICATIONS                   |        |                              |     |      |     |         |
| Luma Brightness Accuracy              |        | CVBS, 1 V input              |     | 1    |     | %       |
| Luma Contrast Accuracy                |        | CVBS, 1 V input              |     | 1    |     | %       |

<sup>1</sup> The minimum/maximum specifications are guaranteed over this range.

<sup>2</sup> Guaranteed by characterization.
<sup>3</sup> Nominal synchronization depth is 300 mV at 100% synchronization depth range.

### **TIMING CHARACTERISTICS**

AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.71 V to 1.89 V.  $T_{MIN}$  to  $T_{MAX}$  = -40°C to +85°C, unless otherwise noted.

| Table 3.                                             |                                 |                                               |        |          |       |              |
|------------------------------------------------------|---------------------------------|-----------------------------------------------|--------|----------|-------|--------------|
| Parameter <sup>1, 2</sup>                            | Symbol                          | Test Conditions                               | Min    | Тур      | Max   | Unit         |
| SYSTEM CLOCK AND CRYSTAL                             |                                 |                                               |        |          |       |              |
| Crystal Nominal Frequency                            |                                 |                                               |        | 28.63636 |       | MHz          |
| Crystal Frequency Stability                          |                                 |                                               |        |          | ±50   | ppm          |
| Horizontal Sync Input Frequency                      |                                 |                                               | 14.8   |          | 110   | kHz          |
| LLC Frequency Range                                  |                                 |                                               | 12.825 |          | 110   | MHz          |
| I <sup>2</sup> C PORT <sup>3</sup>                   |                                 |                                               |        |          |       |              |
| SCLK Frequency                                       |                                 |                                               |        |          | 400   | kHz          |
| SCLK Minimum Pulse Width High                        | t <sub>1</sub>                  |                                               | 0.6    |          |       | μs           |
| SCLK Minimum Pulse Width Low                         | t <sub>2</sub>                  |                                               | 1.3    |          |       | μs           |
| Hold Time (Start Condition)                          | t <sub>3</sub>                  |                                               | 0.6    |          |       | μs           |
| Setup Time (Start Condition)                         | t <sub>4</sub>                  |                                               | 0.6    |          |       | μs           |
| SDA Setup Time                                       | t <sub>5</sub>                  |                                               | 100    |          |       | ns           |
| SCLK and SDA Rise Time                               | t <sub>6</sub>                  |                                               |        |          | 300   | ns           |
| SCLK and SDA Fall Time                               | t <sub>7</sub>                  |                                               |        |          | 300   | ns           |
| Setup Time for Stop Condition                        | t <sub>8</sub>                  |                                               |        | 0.6      |       | μs           |
| RESET FEATURE                                        |                                 |                                               |        |          |       |              |
| Reset Pulse Width                                    |                                 |                                               | 5      |          |       | ms           |
| CLOCK OUTPUTS                                        |                                 |                                               |        |          |       |              |
| LLC Mark Space Ratio                                 | t <sub>9</sub> :t <sub>10</sub> |                                               | 45:55  |          | 55:45 | % duty cycle |
| DATA AND CONTROL OUTPUTS                             |                                 |                                               |        |          |       |              |
| Data Output Transition Time SDR (SDP) <sup>4</sup>   | t <sub>11</sub>                 | Negative clock edge to start of valid data    |        |          | 3.6   | ns           |
| Data Output Transition Time SDR (SDP) <sup>4</sup>   | t <sub>12</sub>                 | End of valid data to<br>negative clock edge   |        |          | 2.4   | ns           |
| Data Output Transition Time SDR (CP) $^5$            | t <sub>13</sub>                 | End of valid data to<br>negative clock edge   |        |          | 2.8   | ns           |
| Data Output Transition Time SDR (CP) <sup>5</sup>    | t <sub>14</sub>                 | Negative clock edge<br>to start of valid data |        |          | 0.1   | ns           |
| Data Output Transition Time DDR $(CP)^{5, 6}$        | t <sub>15</sub>                 | Positive clock edge<br>to end of valid data   | 1.9    |          |       | ns           |
| Data Output Transition Time DDR (CP) <sup>5, 6</sup> | t <sub>16</sub>                 | Start of valid data to positive clock edge    | 1.7    |          |       | ns           |
| Data Output Transition Time DDR (CP) <sup>5, 6</sup> | t <sub>17</sub>                 | Negative clock edge<br>to end of valid data   | 1.4    |          |       | ns           |
| Data Output Transition Time DDR (CP) <sup>5, 6</sup> | t <sub>18</sub>                 | Start of valid data to<br>negative clock edge | 1.7    |          |       | ns           |

<sup>1</sup> The minimum/maximum specifications are guaranteed over this range.

<sup>2</sup> Guaranteed by characterization.

<sup>3</sup> TTL input values are 0 V to 3 V, with rise/fall times of ≤3 ns, measured between the 10% and 90% points. <sup>4</sup> SDP timing figures obtained using default drive strength value (0xD5) in Register Subaddress 0xF4. <sup>5</sup> CP timing figures obtained using maximum drive strength value (0x3F) in Register Subaddress 0xF4.

<sup>6</sup> Guaranteed by characterization up to 75 MHz pixel clock.

### **Timing Diagrams**



Figure 5. Pixel Port and Control DDR Output Timing (CP Core)

### **ANALOG SPECIFICATIONS**

AVDD = 3.15 V to 3.45 V, DVDD = 1.65 V to 2.0 V, DVDDIO = 3.0 V to 3.6 V, PVDD = 1.71 V to 1.89 V.  $T_{MIN}$  to  $T_{MAX}$  = -40°C to +85°C, unless otherwise noted. Recommended analog input video signal range: 0.5 V to 1.6 V, typically 1 V p-p.

| Parameter <sup>1, 2</sup>           | Test Conditions                     | Min Typ     | Max | Unit |
|-------------------------------------|-------------------------------------|-------------|-----|------|
| CLAMP CIRCUITRY                     |                                     |             |     |      |
| External Clamp Capacitor            |                                     | 0.1         |     | μF   |
| Input Impedance; Except Pin 34 (FB) | Clamps switched off                 | 10          |     | MΩ   |
| Input Impedance of Pin 34 (FB)      |                                     | 20          |     | kΩ   |
| CML                                 |                                     | 1.86        |     | V    |
| ADC Full-Scale Level                |                                     | CML + 0.8   |     | V    |
| ADC Zero-Scale level                |                                     | CML – 0.8   |     | V    |
| ADC Dynamic Range                   |                                     | 1.6         |     | V    |
| Clamp Level (When Locked)           | CVBS input                          | CML – 0.292 |     | V    |
|                                     | SCART RGB input (R, G, B signals)   | CML – 0.4   |     | V    |
|                                     | S-Video input (Y signal)            | CML – 0.292 |     | V    |
|                                     | S-Video input (C signal)            | CML – 0     |     | V    |
|                                     | Component input (Y, Pr, Pb signals) | CML – 0.3   |     | V    |
|                                     | PC RGB input (R, G, B signals)      | CML – 0.3   |     | V    |
| Large Clamp Source Current          | SDP only                            | 0.75        |     | mA   |
| Large Clamp Sink Current            | SDP only                            | 0.9         |     | mA   |
| Fine Clamp Source Current           | SDP only                            | 17          |     | μΑ   |
| Fine Clamp Sink Current             | SDP only                            | 17          |     | μA   |

<sup>1</sup> The minimum/maximum specifications are guaranteed over this range. <sup>2</sup> Guaranteed by characterization.

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 5.

| Parameter                                          | Rating                            |
|----------------------------------------------------|-----------------------------------|
| AVDD to AGND                                       | 4 V                               |
| DVDD to DGND                                       | 2.2 V                             |
| PVDD to AGND                                       | 2.2 V                             |
| DVDDIO to DGND                                     | 4 V                               |
| DVDDIO to AVDD                                     | –0.3 V to +0.3 V                  |
| PVDD to DVDD                                       | –0.3 V to +0.3 V                  |
| DVDDIO to PVDD                                     | –0.3 V to +2 V                    |
| DVDDIO to DVDD                                     | –0.3 V to +2 V                    |
| AVDD to PVDD                                       | –0.3 V to +2 V                    |
| AVDD to DVDD                                       | –0.3 V to +2 V                    |
| Digital Inputs Voltage to DGND                     | DGND – 0.3 V to<br>DVDDIO + 0.3 V |
| Digital Outputs Voltage to DGND                    | DGND – 0.3 V to<br>DVDDIO + 0.3 V |
| Analog Inputs to AGND                              | AGND – 0.3 V to<br>AVDD + 0.3 V   |
| Operating Temperature Range                        | -40°C to +85°C                    |
| Maximum Junction Temperature (T <sub>J MAX</sub> ) | 125°C                             |
| Storage Temperature Range                          | –65°C to +150°C                   |
| Infrared Reflow, Soldering (20 sec)                | 260°C                             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### PACKAGE THERMAL PERFORMANCE

To reduce power consumption when using the part, turn off any unused ADCs.

It is imperative that the recommended scripts be used for the following high current modes: SCART, 720p, 1080i, and all RGB graphic standards. Using the recommended scripts ensures correct thermal performance. These scripts are available from a local FAE.

The junction temperature must always stay below the maximum junction temperature ( $T_{J MAX}$ ) of 125°C. The junction temperature can be calculated by

$$T_{J} = T_{A MAX} + (\theta_{JA} \times W_{MAX})$$

where:

 $T_{A MAX} = 85^{\circ}\text{C}.$  $\theta_{IA} = 45.5^{\circ}\text{C/W}.$ 

 $W_{MAX} = ((AVDD \times IAVDD) + (DVDD \times IDVDD) + (DVDDIO \times IDVDDIO) + (PVDD \times IPVDD)).$ 

### THERMAL SPECIFICATIONS

Table 6.

| Parameter                         | Test Conditions          | Value    |  |  |
|-----------------------------------|--------------------------|----------|--|--|
| Junction-to-Case                  | 4-layer PCB with solid   | 9.2°C/W  |  |  |
| Thermal Resistance, $\theta_{JC}$ | ground plane             | typical  |  |  |
| Junction-to-Ambient               | 4-layer PCB with solid   | 45.5°C/W |  |  |
| Thermal Resistance, $\theta_{JA}$ | ground plane (still air) | typical  |  |  |

### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 6. Pin Configuration

| Pin No.                                 | Mnemonic     | <b>Type</b> <sup>1</sup> | Description                                                                                                                                                                                                                                  |
|-----------------------------------------|--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                       | INT          | 0                        | Interrupt. This pin can be active low or active high. When SDP/CP status bits change, this pin is triggered. The set of events that triggers an interrupt is under user control.                                                             |
| 2                                       | HS/CS        | 0                        | HS: Horizontal Synchronization Output Signal (SDP and CP Modes).<br>CS: Digital Composite Synchronization Signal (CP Mode).                                                                                                                  |
| 3, 10, 24, 57                           | DGND         | G                        | Digital Ground.                                                                                                                                                                                                                              |
| 4, 11                                   | DVDDIO       | Р                        | Digital I/O Supply Voltage (3.3 V).                                                                                                                                                                                                          |
| 28 to 25, 19 to 12, 8 to 5,<br>62 to 59 | P0 to P19    | 0                        | Video Pixel Output Port. Refer to Table 10 for output configuration modes.                                                                                                                                                                   |
| 9                                       | SFL/SYNC_OUT | 0                        | SFL: Subcarrier Frequency Lock. This pin contains a serial output stream that can be used to lock the subcarrier frequency when this decoder is connected to any Analog Devices digital video encoder.                                       |
|                                         |              |                          | SYNC_OUT: Sliced Synchronization Output Signal Available Only in CP Mode.                                                                                                                                                                    |
| 20                                      | LLC          | 0                        | Line-Locked Output Clock. This pin is for the pixel data (the range is 12.825 MHz to 110 MHz).                                                                                                                                               |
| 21                                      | XTAL1        | 0                        | This pin should be connected to the 28.63636 MHz crystal or left as a no connect<br>if an external 3.3 V, 28.63636 MHz clock oscillator source is used to clock the<br>ADV7181C. In crystal mode, the crystal must be a fundamental crystal. |
| 22                                      | XTAL         | I                        | Input pin for 28.63636 MHz crystal, or can be overdriven by an external 3.3 V, 28.63636 MHz clock oscillator source to clock the ADV7181C.                                                                                                   |
| 23, 58                                  | DVDD         | Р                        | Digital Core Supply Voltage (1.8 V).                                                                                                                                                                                                         |
| 29                                      | PWRDWN       | 1                        | A Logic 0 on this pin places the ADV7181C in a power-down mode.                                                                                                                                                                              |
| 30                                      | ELPF         | 0                        | The recommended external loop filter must be connected to this ELPF pin.                                                                                                                                                                     |
| 31                                      | PVDD         | Р                        | PLL Supply Voltage (1.8 V).                                                                                                                                                                                                                  |
| 32, 37, 43                              | AGND         | G                        | Analog Ground.                                                                                                                                                                                                                               |

## **Data Sheet**

## ADV7181C

| Pin No.                | Mnemonic                               | <b>Type</b> <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                          |  |  |  |
|------------------------|----------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 33, 45                 | NC                                     |                          | No Connect. These pins are not connected internally.                                                                                                                                                                                                                                                                                 |  |  |  |
| 34                     | FB                                     | I                        | Fast Switch Overlay Input. This pin switches between CVBS and RGB analog signals.                                                                                                                                                                                                                                                    |  |  |  |
| 35, 36, 46, 47, 48, 49 | A <sub>IN</sub> 1 to A <sub>IN</sub> 6 | I                        | Analog Video Input Channels.                                                                                                                                                                                                                                                                                                         |  |  |  |
| 38, 39                 | CAPY1, CAPY2                           | I                        | ADC Capacitor Network. See Figure 9 for a recommended capacitor network for this pin.                                                                                                                                                                                                                                                |  |  |  |
| 40                     | AVDD                                   | Р                        | Analog Supply Voltage (3.3 V).                                                                                                                                                                                                                                                                                                       |  |  |  |
| 41                     | REFOUT                                 | 0                        | Internal Voltage Reference Output. See Figure 9 for a recommended capacit network for this pin.                                                                                                                                                                                                                                      |  |  |  |
| 42                     | CML                                    | 0                        | Common-Mode Level Pin (CML) for the Internal ADCs. See Figure 9 for a recommended capacitor network for this pin.                                                                                                                                                                                                                    |  |  |  |
| 44                     | CAPC2                                  | I                        | ADC Capacitor Network. See Figure 9 for a recommended capacitor network for this pin.                                                                                                                                                                                                                                                |  |  |  |
| 50                     | SOG/SOY                                | I                        | Sync on Green/Sync on Luma Input. Used in embedded synchronization mode.                                                                                                                                                                                                                                                             |  |  |  |
| 51                     | RESET                                  | I                        | System Reset Input, Active Low. A minimum low reset pulse width of 5 ms is required to reset the ADV7181C circuitry.                                                                                                                                                                                                                 |  |  |  |
| 52                     | ALSB                                   | I                        | This pin selects the I <sup>2</sup> C address for the ADV7181C control and VBI readback ports. ALSB set to Logic 0 sets the address for a write to Control Port 0x40 and the readback address for VBI Port 0x21. ALSB set to a Logic 1 sets the address for a write to Control Port 0x42 and the readback address for VBI Port 0x23. |  |  |  |
| 53                     | SDATA                                  | I/O                      | I <sup>2</sup> C Port Serial Data Input/Output Pin.                                                                                                                                                                                                                                                                                  |  |  |  |
| 54                     | SCLK                                   | I                        | I <sup>2</sup> C Port Serial Clock Input. Maximum clock rate of 400 kHz.                                                                                                                                                                                                                                                             |  |  |  |
| 55                     | VS_IN                                  | 1                        | VS Input Signal. Used in CP mode for 5-wire timing mode.                                                                                                                                                                                                                                                                             |  |  |  |
| 56                     | HS_IN/CS_IN                            | I                        | This pin can be configured in CP mode to be either a digital HS input signal or a digital CS input signal used to extract timing in a 5-wire or 4-wire RGB mode.                                                                                                                                                                     |  |  |  |
| 63                     | FIELD/DE                               | 0                        | Field Synchronization Output Signal (All Interlaced Video Modes). This pin<br>also can be enabled as a data enable signal (DE) in CP mode to allow direct<br>connection to a HDMI/DVI Tx IC.                                                                                                                                         |  |  |  |
| 64                     | VS                                     | 0                        | Vertical Synchronization Output Signal (SDP and CP Modes).                                                                                                                                                                                                                                                                           |  |  |  |

 $^{1}$  G = ground, I = input, O = output, I/O = input/output, and P = power.

### **DETAILED FUNCTIONALITY** ANALOG FRONT END

The analog front-end section contains four high quality 10-bit ADCs, and the six analog input channel mux enables multisource connection without the requirement of an external mux. It also contains

- Four current and voltage clamp control loops to ensure that any dc offsets are removed from the video signal
- SCART functionality and SD RGB overlay on CVBS that are controlled by fast blank input
- Four internal antialias filters to remove out-of-band noise on standard definition input video signals

### SDP PIXEL DATA OUTPUT MODES

The SDP pixel data output modes are the following:

- 8-/10-bit ITU-R BT.656 4:2:2 YCrCb with embedded time codes and/or HS, VS, and FIELD
- 16-/20-bit YCrCb with embedded time codes and/or HS, VS, and FIELD

### **CP PIXEL DATA OUTPUT MODES**

CP pixel data output modes include single data rate (SDR) and double data rate (DDR) as follows:

- SDR 8-/10-bit 4:2:2 YCrCb for 525i, 625i
- SDR 16-/20-bit 4:2:2 YCrCb for all standards
- DDR 8-/10-bit 4:2:2 YCrCb for all standards
- DDR 12-bit 4:4:4 RGB for graphics inputs

### **COMPOSITE AND S-VIDEO PROCESSING**

Composite and S-Video processing features offer support for NTSC M/J, NTSC 4.43, PAL B/D/I/G/H, PAL60, PAL M, PAL N, and SECAM (B, D, G, K, and L) standards in the form of CVBS and S-Video as well as super-adaptive, 2D, 5-line comb filters for NTSC and PAL give superior chrominance and luminance separation for composite video. They also include full automatic detection and autoswitching of all worldwide standards (PAL, NTSC, and SECAM) and automatic gain control with white peak mode to ensure the video is always processed without loss of the video processing range. Other features are

- Adaptive Digital Line Length Tracking (ADLLT<sup>™</sup>)
- Proprietary architecture for locking to weak, noisy, and unstable sources from VCRs and tuners
- IF filter block to compensate for high frequency luma attenuation due to tuner SAW filter
- Chroma transient improvement (CTI)
- Luminance digital noise reduction (DNR)
- Color controls including hue, brightness, saturation, contrast, and Cr and Cb offset controls
- Certified Macrovision<sup>®</sup> copy protection detection on composite and S-Video for all worldwide formats (PAL/NTSC/SECAM)
- 4× oversampling (54 MHz) for CVBS, S-Video, and YUV modes
- Line-locked clock output (LLC)
- Letterbox detection support
- Free-run output mode to provide stable timing when no video input is present
- Vertical blanking interval data processor, including teletext, video programming system (VPS), vertical interval time codes (VITC), closed captioning (CC) and extended data service (EDS), wide screen signaling (WSS), copy generation management system (CGMS), and compatibility with GemStar<sup>™</sup> 1×/2× electronic program guide
- Clocked from a single 28.63636 MHz crystal
- Subcarrier frequency lock (SFL) output for downstream video encoder
- Differential gain typically 0.5%
- Differential phase typically 0.5°

### **COMPONENT VIDEO PROCESSING**

Component video processing supports formats including 525i, 625i, 525p, 625p, 720p, 1080i, and many other HDTV formats, as well as automatic adjustments that include gain (contrast) and offset (brightness), and manual adjustment controls. Other features supported by component video processing are

- Analog component YPrPb/RGB video formats with embedded synchronization or with separate HS, VS, or CS
- Color space conversion matrix to support YCrCb-to-DDR RGB and RGB-to-YCrCb conversions
- Standard identification (STDI) enables system level component format detection
- Synchronization source polarity detector (SSPD) to determine the source and polarity of the synchronization signals that accompany the input video
- Certified Macrovision copy protection detection on component formats (525i, 625i, 525p, and 625p)
- Free-run output mode to provide stable timing when no video input is present
- Arbitrary pixel sampling support for nonstandard video sources

### **RGB GRAPHICS PROCESSING**

RGB graphics processing offers a 110 MSPS conversion rate that supports RGB input resolutions up to  $1024 \times 768$  at 70 Hz (XGA), automatic or manual clamp and gain controls for graphics modes, and contrast and brightness controls. Other features include

- 32-phase DLL to allow optimum pixel clock sampling
- Automatic detection of synchronization source and polarity by SSPD block
- Standard identification enabled by the STDI block
- RGB that can be color space converted to YCrCb and decimated to a 4:2:2 format for video centric back-end IC interfacing
- Data enable (DE) output signal supplied for direct connection to HDMI/DVI Tx IC
- Arbitrary pixel sampling support for nonstandard video sources
- RGB graphics supported on 12-bit DDR format

### **GENERAL FEATURES**

General features of the ADV7181C include HS/CS, VS, and FIELD/DE output signals with programmable position, polarity, and width as well as a programmable interrupt request output pin, INT, that signals SDP/CP status changes. Other features are

- Low power consumption: 1.8 V digital core, 3.3 V analog and digital I/O, low power, power-down mode, and green PC mode
- Industrial temperature range of -40°C to +85°C
- 64-lead, 10 mm × 10 mm, Pb-free LQFP
- 3.3 V ADCs giving enhanced dynamic range and performance

## **DETAILED DESCRIPTION**

### ANALOG FRONT END

The ADV7181C analog front end comprises four 10-bit ADCs that digitize the analog video signal before applying it to the SDP or CP. The analog front end uses differential channels to each ADC to ensure high performance in a mixed-signal application.

The front end also includes a 6-channel input mux that enables multiple video signals to be applied to the ADV7181C. Current and voltage clamps are positioned in front of each ADC to ensure that the video signal remains within the range of the converter. Fine clamping of the video signals is performed downstream by digital fine clamping in either the CP or SDP.

Optional antialiasing filters are positioned in front of each ADC. These filters can be used to band-limit standard definition video signals, removing spurious out-of-band noise.

The ADCs are configured to run in  $4 \times$  oversampling mode when decoding composite and S-Video inputs;  $2 \times$  oversampling is performed for component 525i, 625i, 525p, and 625p sources. All other video standards are  $1 \times$  oversampled. Oversampling the video signals reduces the cost and complexity of external antialiasing filters with the benefit of an increased signal-tonoise ratio (SNR).

The ADV7181C can support simultaneous processing of CVBS and RGB standard definition signals to enable SCART compatibility and overlay functionality. A combination of CVBS and RGB inputs can be mixed and output under the control of the I<sup>2</sup>C registers and the fast blank pin.

### STANDARD DEFINITION PROCESSOR (SDP)

The SDP section is capable of decoding a large selection of baseband video signals in composite, S-Video, and YUV formats. The video standards supported by the SDP include PAL B/D/I/G/H, PAL60, PAL M, PAL N, NTSC M/J, NTSC 4.43, and SECAM B/D/G/K/L. The ADV7181C automatically detects the video standard and processes it accordingly.

The SDP has a 5-line super adaptive 2D comb filter that gives superior chrominance and luminance separation when decoding a composite video signal. This highly adaptive filter automatically adjusts its processing mode according to video standards and signal quality with no user intervention required. The SDP has an IF filter block that compensates for attenuation in the high frequency luma spectrum due to the tuner SAW filter.

The SDP has specific luminance and chrominance parameter control for brightness, contrast, saturation, and hue.

The ADV7181C implements a patented ADLLT algorithm to track varying video line lengths from sources such as a VCR. ADLLT enables the ADV7181C to track and decode poor quality video sources such as VCRs, noisy sources from tuner outputs, VCD players, and camcorders. The SDP also contains a chroma transient improvement (CTI) processor. This processor increases the edge rate on chroma transitions, resulting in a sharper video image.

The SDP can process a variety of VBI data services, such as teletext, closed captioning (CC), wide screen signaling (WSS), video programming system (VPS), vertical interval time codes (VITC), copy generation management system (CGMS), GemStar  $1\times/2\times$ , and extended data service (XDS). The ADV7181C SDP section has a Macrovision 7.1 detection circuit that allows it to detect Type I, Type II, and Type III protection levels. The decoder is also fully robust to all Macrovision signal inputs.

### **COMPONENT PROCESSOR (CP)**

The CP section is capable of decoding/digitizing a wide range of component video formats in any color space. Component video standards supported by the CP are 525i, 625i, 525p, 625p, 720p, 1080i, graphics up to XGA at 70 Hz, and many other standards.

The CP section of the ADV7181C contains an AGC block. When no embedded synchronization is present, the video gain can be set manually. The AGC section is followed by a digital clamp circuit that ensures the video signal is clamped to the correct blanking level. Automatic adjustments within the CP include gain (contrast) and offset (brightness); manual adjustment controls are also supported.

A fixed mode graphics RGB to component output is available.

A color space conversion matrix is placed between the analog front end and the CP section. This enables YPrPb-to-DDR RGB and RGB-to-YCrCb conversions. Many other standards of color space can be implemented using the color space converter.

The output section of the CP is highly flexible. It can be configured in SDR mode with one data packet per clock cycle or in a DDR mode where data is presented on the rising and falling edges of the clock. In SDR mode, a 20-bit 4:2:2 is possible. In these modes, HS/CS, VS, and FIELD/DE (where applicable) timing reference signals are provided. In DDR mode, the ADV7181C can be configured in an 8-bit 4:2:2 YCrCb or 12-bit 4:4:4 RGB pixel output interface with corresponding timing signals.

The CP section contains circuitry to enable the detection of Macrovision encoded YPrPb signals for 525i, 625i, 525p, and 625p. It is designed to be fully robust when decoding these types of signals.

VBI extraction of component data is performed by the CP section of the ADV7181C for interlaced, progressive, and high definition scanning rates. The data extracted can be read back over the I<sup>2</sup>C interface.

### ANALOG INPUT MUXING

The ADV7181C has an integrated analog muxing section that allows more than one source of video signal to be connected to the decoder. Figure 7 outlines the overall structure of the input muxing provided in the ADV7181C.



Figure 7. Internal Pin Connections

On the ADV7181C, it is recommended to use the ADC mapping shown in Table 8.

#### Table 8. Recommended ADC Mapping

| Mode          | Required ADC Mapping | AIN Channel      | Core | Configuration <sup>1</sup> |
|---------------|----------------------|------------------|------|----------------------------|
| CVBS          | ADC0                 | $CVBS = A_{IN}1$ | SD   | INSEL[3:0] = 0000          |
|               |                      |                  |      | SDM_SEL[1:0] = 00          |
|               |                      |                  |      | PRIM_MODE[3:0] = 0000      |
|               |                      |                  |      | VID_STD[3:0] = 0010        |
| YC/YC auto    | Y = ADC0             | $Y = A_{IN}2$    | SD   | INSEL[3:0] = 0000          |
|               | C = ADC1             | $C = A_{IN}3$    |      | SDM_SEL[1:0] = 11          |
|               |                      |                  |      | PRIM_MODE[3:0] = 0000      |
|               |                      |                  |      | VID_STD[3:0] = 0010        |
| Component YUV | Y = ADC0             | $Y = A_{IN}6$    | SD   | INSEL[3:0] = 1001          |
|               | U = ADC2             | $U = A_{IN}4$    |      | SDM_SEL[1:0] = 00          |
|               | V = ADC1             | $V = A_{IN}5$    |      | PRIM_MODE[3:0] = 0000      |
|               |                      |                  |      | VID_STD[3:0] = 0010        |
| Component YUV | Y = ADC0             | $Y = A_{IN}6$    | СР   | INSEL[3:0] = 0000          |
|               | U = ADC2             | $U = A_{IN}4$    |      | SDM_SEL[1:0] = 00          |
|               | V = ADC1             | $V = A_{IN}5$    |      | PRIM_MODE[3:0] = 0000      |
|               |                      |                  |      | VID_STD[3:0] = 1010        |
| SCART RGB     | CBVS = ADC0          | $CVBS = A_{IN}2$ | SD   | INSEL[3:0] = 0000          |
|               | G = ADC1             | $G = A_{IN}6$    |      | SDM_SEL[1:0] = 00          |
|               | B = ADC3             | $B = A_{IN}4$    |      | PRIM_MODE[3:0] = 0000      |
|               | R = ADC2             | $R = A_{IN}5$    |      | VID_STD[3:0] = 0010        |
| Graphics      | G = ADC0             | $G = A_{IN}6$    | СР   | INSEL[3:0] = 0000          |
| RGB Mode      | B = ADC2             | $B = A_{IN}4$    |      | SDM_SEL[1:0] = 00          |
|               | R = ADC1             | $R = A_{IN}5$    |      | PRIM_MODE[3:0] = 0001      |
|               |                      |                  |      | VID_STD[3:0] = 1100        |

<sup>1</sup>Configuration to format follow-on blocks in correct format.

#### Table 9. Manual MUX Settings for All ADCs

|                  | ADC_SWITCH_MAN to 1 |                  |                   |                  |                   |                  |                   |  |  |  |
|------------------|---------------------|------------------|-------------------|------------------|-------------------|------------------|-------------------|--|--|--|
|                  | ADC0                |                  | ADC1              |                  | ADC2              |                  | ADC3              |  |  |  |
| ADC0_SW_SEL[3:0] | Connection          | ADC1_SW_SEL[3:0] | Connection        | ADC2_SW_SEL[3:0] | Connection        | ADC3_SW_SEL[3:0] | Connection        |  |  |  |
| 0001             | A <sub>IN</sub> 1   | 0001             | N/A               | 0001             | N/A               | 0001             | N/A               |  |  |  |
| 0010             | A <sub>IN</sub> 2   | 0010             | N/A               | 0010             | A <sub>IN</sub> 2 | 0010             | N/A               |  |  |  |
| 0100             | A <sub>IN</sub> 4   | 0100             | A <sub>IN</sub> 4 | 0100             | A <sub>IN</sub> 4 | 0100             | A <sub>IN</sub> 4 |  |  |  |
| 0101             | A <sub>IN</sub> 5   | 0101             | A <sub>IN</sub> 5 | 0101             | A <sub>IN</sub> 5 | 0101             | N/A               |  |  |  |
| 0110             | А <sub>IN</sub> б   | 0110             | A <sub>IN</sub> 6 | 0110             | А <sub>IN</sub> б | 0110             | N/A               |  |  |  |
| 1100             | A <sub>IN</sub> 3   | 1100             | A <sub>IN</sub> 3 | 1100             | N/A               | 1100             | N/A               |  |  |  |

The analog input muxes of the ADV7181C must be controlled directly. This is referred to as manual input muxing. The manual muxing is activated by setting the ADC\_SWITCH\_MAN bit (see Table 9). It affects only the analog switches in front of the ADCs. INSEL, SDM\_SEL, PRIM\_MODE, and VID\_STD still have to be set so that the follow-on blocks process the video data in the correct format.

Not every input pin can be routed to any ADC. There are restrictions in the channel routing imposed by the analog signal routing inside the IC. See Table 9 for an overview of the routing capabilities inside the chip. The four mux sections can be controlled by the reserved control signal buses ADC0\_SW[3:0]/ ADC1\_SW[3:0]/ADC2\_SW[3:0]. Table 9 explains the ADC mapping configuration for the following:

- ADC\_SW\_MAN\_EN, manual input muxing enable, IO map, Address C4[7]
- ADC0\_SW[3:0], ADC0 mux configuration, IO map, Address C3[3:0]
- ADC1\_SW[3:0], ADC1 mux configuration, IO map, Address C3[7:4]
- ADC2\_SW[3:0], ADC2 mux configuration, IO map, Address C4[3:0]
- ADC3\_SW[3:0], ADC3 mux configuration, IO map, Address F3[7:4]

## PIXEL OUTPUT FORMATTING

Table 10. Pixel Output Formats

| Process | or, Format,                             | Pixel  | Port P                            | ins P[1 | 9:0]     |                       |                                   |                                   |                                   |    |    |                                    |          |                       |                                   |      |       |   |   |   |   |
|---------|-----------------------------------------|--------|-----------------------------------|---------|----------|-----------------------|-----------------------------------|-----------------------------------|-----------------------------------|----|----|------------------------------------|----------|-----------------------|-----------------------------------|------|-------|---|---|---|---|
| and Mo  |                                         | 19     | 18                                | 17      | 16       | 15                    | 14                                | 13                                | 12                                | 11 | 10 | 9                                  | 8        | 7                     | 6                                 | 5    | 4     | 3 | 2 | 1 | 0 |
| SDP     | Video output<br>8-bit 4:2:2             | YCrCk  | o[7:0]                            |         |          |                       |                                   |                                   |                                   |    |    |                                    |          |                       |                                   |      |       |   |   |   |   |
| SDP     | Video output<br>10-bit 4:2:2            | YCrCk  | o[9:0]                            |         |          |                       |                                   |                                   |                                   |    |    |                                    |          |                       |                                   |      |       |   |   |   |   |
| SDP     | Video output<br>16-bit 4:2:2            | Y[7:0] |                                   |         |          |                       |                                   |                                   |                                   |    |    | CrCb[                              | 7:0]     |                       |                                   |      |       |   |   |   |   |
| SDP     | Video output<br>20-bit 4:2:2            | Y[9:0] |                                   |         |          |                       |                                   |                                   |                                   |    |    | CrCb[                              | 7:0]     |                       |                                   |      |       |   |   |   |   |
| СР      | Video output<br>12-bit 4:4:4<br>RGB DDR | B[7]↑  | D6 <sup>1</sup><br>B[6]↑<br>R[2]↓ |         | B[4]↑    | D3¹<br>B[3]↑<br>G[7]↓ | D2 <sup>1</sup><br>B[2]↑<br>G[6]↓ | D1 <sup>1</sup><br>B[1]↑<br>G[5]↓ | D0 <sup>1</sup><br>B[0]↑<br>G[4]↓ |    |    | D11 <sup>1</sup><br>G[3]↑<br>R[7]↓ | G[2]↑    | D9¹<br>G[1]↑<br>R[5]↓ | D8 <sup>1</sup><br>G[0]↑<br>R[4]↓ |      |       |   |   |   |   |
| СР      | Video output<br>16-bit 4:2:2            | CHA[   | 7:0] (fo                          | r exam  | ple, Y[7 | /:0])                 |                                   |                                   |                                   |    |    | CHB/C                              | [7:0] (1 | for exar              | nple, C                           | r/Cb | [7:0] | ) |   |   |   |
| СР      | Video output<br>20-bit 4:2:2            | CHA[   | 9:0] (fo                          | r exam  | ple, Y[9 | 9:0])                 |                                   |                                   |                                   |    |    | CHB/C                              | [9:0] (1 | <sup>f</sup> or exar  | mple, C                           | r/Cb | [9:0] | ) |   |   |   |

 $^{1}\uparrow$  indicates data clocked on the rising edge of LLC,  $\downarrow$  indicates data clocked on the falling edge of LLC.

### **RECOMMENDED EXTERNAL LOOP FILTER COMPONENTS**

The external loop filter components for the ELPF pin should be placed as close as possible to the respective pins. Figure 8 shows the recommended component values.



Figure 8. ELPF Components

## **TYPICAL CONNECTION DIAGRAM**



For the latest software configuration files, visit the ADV7181C Design Support Files web page on the EngineerZone video forum.

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range | Package Description           | Package Option |
|-----------------------|-------------------|-------------------------------|----------------|
| ADV7181CBSTZ          | -40°C to +85°C    | 64-Lead LQFP                  | ST-64-2        |
| ADV7181CBSTZ-REEL     | -40°C to +85°C    | 64-Lead LQFP                  | ST-64-2        |
| ADV7181CWBSTZ         | -40°C to +85°C    | 64-Lead LQFP                  | ST-64-2        |
| ADV7181CWBSTZ-REEL    | -40°C to +85°C    | 64-Lead LQFP                  | ST-64-2        |
| EVAL-ADV7181CLQEBZ    |                   | Evaluation Board for the LQFP |                |

<sup>1</sup> Z = RoHS Compliant Part.

 $^{2}$  W = Qualified for Automotive Applications.

### **AUTOMOTIVE PRODUCTS**

The ADV7181CW models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

©2008–2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07513-0-8/12(E)



www.analog.com

Rev. E | Page 20 of 20