

# 3.45 GHz to 6.25 GHz, Tunable Band-Pass Filter

Data Sheet HMC892ALP5E

#### **FEATURES**

Amplitude settling time: 200 ns
Excellent wideband rejection: ≥30 dB
Single-chip replacement for mechanically tuned designs
32-lead, 5 mm × 5 mm, RoHS compliant LFCSP package

#### **APPLICATIONS**

Test and measurement equipment
Military radar and electronic warfare (EW)/electronic
countermeasures (ECM)
Satellite communications (SATCOM) and space
Industrial and medical equipment

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **GENERAL DESCRIPTION**

The HMC892ALP5E is a tunable band-pass filter that features a user selectable pass-band frequency. The 3 dB filter bandwidth is approximately 8.7%. The 20 dB filter bandwidth is approximately 23.8%. The center frequency can be varied between 3.45 GHz and 6.25 GHz by applying an analog tuning voltage between 0 V and 14 V.

This tunable filter can be used as a smaller alternative to physically large switched filter banks and cavity tuned filters.

The HMC892ALP5E has excellent microphonics due to the monolithic design and provides a dynamically adjustable solution in advanced communications applications.

Trademarks and registered trademarks are the property of their respective owners.

## **TABLE OF CONTENTS**

| Features                                    | 1 |
|---------------------------------------------|---|
| Applications                                |   |
|                                             |   |
| Functional Block Diagram                    |   |
| General Description                         |   |
| Revision History                            |   |
| Specifications                              | 3 |
| Absolute Maximum Ratings                    | 4 |
| ESD Caution                                 | 4 |
| Pin Configuration and Function Descriptions | 5 |

| Typical Performance Characteristics | (  |
|-------------------------------------|----|
| Theory of Operation                 |    |
| •                                   |    |
| Applications Information            |    |
| Typical Application Circuit         |    |
| Evaluation PCB Information          | 10 |
| Outline Dimensions                  | 1  |
| Ordering Guide                      | 1  |

#### **REVISION HISTORY**

9/2018—Revision 0: Initial Version

## **SPECIFICATIONS**

 $T_{\text{A}}$  = 25°C,  $V_{\text{FCTL}}$  =  $V_{\text{BWCTL}}$ , unless otherwise noted.

Table 1.

| Parameter                                          | Min  | Тур                      | Max  | Unit     | Test Conditions/Comments                                                          |
|----------------------------------------------------|------|--------------------------|------|----------|-----------------------------------------------------------------------------------|
| FREQUENCY RANGE                                    |      |                          |      |          |                                                                                   |
| Center (f <sub>CENTER</sub> )                      | 3.45 |                          | 6.25 | GHz      |                                                                                   |
| BANDWIDTH                                          |      |                          |      |          |                                                                                   |
| 3 dB                                               |      | 8.7                      |      | %        |                                                                                   |
| 3 dB Bandwidth Control, VBWCTL                     |      | 3                        |      | %        | Percent change of bandwidth over fcenter, as VBWCTL changes                       |
| REJECTION                                          |      |                          |      |          |                                                                                   |
| Low-Side                                           |      | $0.89 \times f_{CENTER}$ |      | GHz      | ≥20 dB                                                                            |
| High-Side                                          |      | $1.13 \times f_{CENTER}$ |      | GHz      | ≥20 dB                                                                            |
| Re-Entry                                           |      | $5.70 \times f_{CENTER}$ |      | GHz      | ≤30 dB                                                                            |
| LOSS                                               |      |                          |      |          |                                                                                   |
| Insertion                                          |      | 9.5                      |      | dB       |                                                                                   |
| Return                                             |      | 9.6                      |      | dB       |                                                                                   |
| DYNAMIC PERFORMANCE                                |      |                          |      |          |                                                                                   |
| Maximum Input Power for Linear Operation           |      |                          | 10   | dBm      |                                                                                   |
| Input Third-Order Intercept (IP3)                  |      | 32                       |      | dBm      | Input power $(P_{IN}) = 20 \text{ dBm per tone}$                                  |
| Group Delay                                        |      | 1.55                     |      | ns       |                                                                                   |
| Phase Sensitivity                                  |      | 3.5                      |      | Radian/V |                                                                                   |
| Amplitude Settling                                 |      | 200                      |      | ns       | Time to settle to minimum insertion loss, within ≤0.5 dB of static insertion loss |
| Drift Rate                                         |      | 0.5                      |      | MHz/°C   |                                                                                   |
| RESIDUAL PHASE NOISE                               |      |                          |      |          |                                                                                   |
| 1 MHz Offset                                       |      | -165                     |      | dBc/Hz   |                                                                                   |
| TUNING                                             |      |                          |      |          |                                                                                   |
| Voltages (V <sub>FCTL</sub> , V <sub>BWCTL</sub> ) | 0    |                          | 14   | V        | Each pin can be driven independently                                              |
| Currents (IFCTL, IBWCTL)                           |      |                          | ±1   | μΑ       | Rated current for each pin                                                        |

### **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| Parameter                                                                        | Rating          |  |
|----------------------------------------------------------------------------------|-----------------|--|
| Tuning                                                                           |                 |  |
| Voltages (V <sub>FCTL</sub> , V <sub>BWCTL</sub> )                               | −0.5 V to +15 V |  |
| Currents (I <sub>FCTL</sub> , I <sub>BWCTL</sub> )                               | ±1 mA           |  |
| RF Input Power                                                                   | 27 dBm          |  |
| Temperature                                                                      |                 |  |
| Operating                                                                        | -40°C to +85°C  |  |
| Storage                                                                          | −65°C to +150°C |  |
| Junction for 1,000,000 Mean Time to Failure (MTTF)                               | 175°C           |  |
| Nominal Junction (Paddle Temperature ( $T_{PADDLE}$ ) = 85°C, $P_{IN}$ = 10 dBm) | 90°C            |  |
| Electrostatic Discharge (ESD)Sensitivity<br>Rating                               |                 |  |
| Human Body Model (HBM)                                                           | 1500 V          |  |
| Field Induced Charged Device Model<br>(FICDM)                                    | 1250 V          |  |
| Moisture Sensitivity Level (MSL) Rating                                          | MSL3            |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### NOTES

- 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY.
  ALL DATA SHOW IN THIS DATA SHEET WAS MEASURED WITH THESE PINS CONNECTED TO
  RF OR DC GROUND EXTERNALLY.
- 2. EXPOSED PAD. THE PACKAGE BOTTOM HAS AN EXPOSED METAL PAD THAT MUST BE CONNECTED TO RF AND DC GROUND.

Figure 2. Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No.                                    | Mnemonic          | Description                                                                                                                                                                |
|--------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 4, 7 to 11, 13, 15<br>to 18, 21 to 32 | NIC               | Not Internally Connected. These pins are not connected internally. All data shown in this data sheet was measured with these pins connected to RF or dc ground externally. |
| 5, 20                                      | GND               | Ground. These pins and exposed paddle must be connected to RF or dc ground. See Figure 5 for the interface schematic.                                                      |
| 6                                          | RFIN              | Radio Frequency Input. This pin is dc-coupled and is matched to $50 \Omega$ . Do not apply external voltage to this pin. See Figure 3 for the interface schematic.         |
| 12                                         | V <sub>FCTL</sub> | Center Frequency Control Voltage. See Figure 4 for the interface schematic.                                                                                                |
| 14                                         | $V_{BWCTL}$       | Bandwidth Control Voltage. See Figure 7 for the interface schematic.                                                                                                       |
| 19                                         | RFOUT             | Radio Frequency Output. This pin is dc-coupled and is matched to 50 $\Omega$ . Do not apply external voltage to this pin. See Figure 6 for the interface schematic.        |
|                                            | EPAD              | Exposed Pad. The package bottom has an exposed metal pad that must be connected to RF and dc ground.                                                                       |

#### **INTERFACE SCHEMATICS**



Figure 3. RFIN Interface Schematic



Figure 4. V<sub>FCTL</sub> Interface Schematic



Figure 5. GND Interface Schematic



Figure 6. RFOUT Interface Schematic



Figure 7.  $V_{BWCTL}$  Interface Schematic

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Insertion Loss vs. Broadband RF Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 9. Insertion Loss vs. RF Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 10. Insertion Loss vs. RF Frequency at Various Temperatures,  $V_{FCTL} = V_{RWCTI} = 7 V$ 



Figure 11. Return Loss (S11 and S22) vs. Broadband RF Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 12. Return Loss vs. RF Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 13. Return Loss vs. RF Frequency at Various Temperatures,  $V_{FCTL} = V_{RWCTL} = 7 V$ 



Figure 14. Center Frequency vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 15. 3 dB Bandwidth vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 16. Low-Side Rejection Ratio vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 17. Insertion Loss vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 18. Maximum Return Loss vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures, 2 dB Bandwidth



Figure 19. High-Side Rejection Ratio vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 20. Tuning Sensitivity vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 21. Group Delay vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures



Figure 22. Phase Noise vs. Offset Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 23. Group Delay vs. RF Frequency at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 



Figure 24. Input IP3 vs.  $V_{FCTL} = V_{BWCTL}$  at Various Temperatures with an Input Power of 20 dBm



Figure 25. Phase Shift vs. Input Power at Various Voltages,  $V_{FCTL} = V_{BWCTL}$ 

## THEORY OF OPERATION

The HMC892ALP5E is a tunable band-pass filter that features a user selectable pass-band frequency. Varying the applied analog tuning voltage between 0 V and 14 V at the  $V_{\text{FCTL}}$  pin varies the center frequency between 3.45 GHz and 6.25 GHz. The bandwidth

of the filter is adjustable by using the  $V_{\text{BWCTL}}$  control voltage, which varies from 0 V to 14 V. Typical operation is to tie both  $V_{\text{FCTL}}$  and  $V_{\text{BWCTL}}$  control voltages together.

## APPLICATIONS INFORMATION TYPICAL APPLICATION CIRCUIT

Figure 26 shows the typical application circuit for the HMC892ALP5E. RFIN and RFOUT are dc-coupled and require external 100 pF series capacitors (C1 and C2).



Figure 26. Typical Application Circuit

#### **EVALUATION PCB INFORMATION**

All RF traces are routed on Layer 1 (primary side), and all other layers are ground planes that provide a solid ground for RF transmission lines, as shown in Figure 27. The top dielectric material is Rogers 4350, offering low loss performance. The preimpregnated (PREPREG) material in Layer 2 sticks the Isola 370HR with copper trace layers above and below together. Both the PREPREG material and the Isola 370HR core layer are used to achieve required board finish thickness.



The printed circuit board (PCB) used in the application uses radio frequency (RF) circuit design techniques. Signal lines must have a 50  $\Omega$  impedance while the package ground leads and exposed pad must be connected directly to the ground plane (see Figure 28). Use a sufficient number of via holes to connect the top and bottom ground planes. The evaluation PCB shown in Figure 28 is available from Analog Devices, Inc., upon request. The HMC890ALP5E evaluation board in Figure 28 is used to evaluate the HMC892ALP5E device.

Table 4. Bill of Materials

| Item             | Description                           |
|------------------|---------------------------------------|
| J1 to J2         | PCB mounts SRI, SMA connector         |
| J3 to J4         | PCB mounts, Johnson SMA connector     |
| C1, C2           | 100 pF capacitors, 0402 package       |
| U1               | HMC892ALP5E                           |
| PCB <sup>1</sup> | 08-049598 <sup>2</sup> evaluation PCB |

- <sup>1</sup> Circuit board material is Arlon 25FR or Rogers 25FR.
- $^2$  08-049598 is the raw bare PCB identifier. Reference EV1HMC891ALP5 when ordering the complete evaluation PCB.



Rev. 0 | Page 10 of 11

## **OUTLINE DIMENSIONS**



Figure 29. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm × 5 mm Body and 0.75 mm Package Height (CP-32-12) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> Temperature Range |                | Package Description                           | Package Option |
|--------------------------------------|----------------|-----------------------------------------------|----------------|
| HMC892ALP5E                          | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP] | CP-32-12       |
| HMC892ALP5ETR                        | -40°C to +85°C | 32-Lead Lead Frame Chip Scale Package [LFCSP] | CP-32-12       |
| EV1HMC892ALP5                        |                | Evaluation PCB                                |                |

 $<sup>^{\</sup>mbox{\tiny 1}}$  All models are RoHS compliant parts.