

# **PUSB3FA0** ESD protection for ultra high-speed interfaces Rev. 1 – 1 February 2018

Product data sheet

nexperia

# **1 Product profile**

### 1.1 General description

The device is designed to protect high-speed interfaces such as SuperSpeed USB, High-Definition Multimedia Interface (HDMI), DisplayPort, external Serial Advanced Technology Attachment (eSATA) and Low Voltage Differential Signaling (LVDS) interfaces against ElectroStatic Discharge (ESD).

The device includes four high-level ESD protection diode structures for ultra high-speed signal lines and is encapsulated in a leadless small DFN2510A-10 (SOT1176-1) plastic package.

All signal lines are protected by a special diode configuration offering ultra low line capacitance of only 0.5 pF. These diodes utilize a unique snap-back structure in order to provide protection to downstream components from ESD voltages up to  $\pm 10$  kV contact exceeding IEC 61000-4-2, level 4.

### 1.2 Features and benefits

- System ESD protection for USB 2.0 and SuperSpeed USB 3.1, HDMI 2.0, DisplayPort, eSATA and LVDS
- All signal lines with integrated rail-to-rail clamping diodes for downstream ESD protection of ±10 kV exceeding IEC 61000-4-2, level 4
- Matched 0.5 mm trace spacing
- Signal lines with ≤ 0.05 pF matching capacitance between signal pairs
- · Line capacitance of only 0.5 pF for each channel
- Design-friendly 'pass-through' signal routing

### 1.3 Applications

The device is designed for high-speed receiver and transmitter port protection:

- TVs and monitors
- DVD recorders and players
- Notebooks, main board graphic cards and ports
- · Set-top boxes and game consoles

# PUSB3FA0

ESD protection for ultra high-speed interfaces

# 2 Pinning information

| Pin | Symbol | Description              | Simplified outline   | Graphic symbol            |  |  |  |
|-----|--------|--------------------------|----------------------|---------------------------|--|--|--|
| 1   | CH1    | channel 1 ESD protection |                      |                           |  |  |  |
| 2   | CH2    | channel 2 ESD protection | 10 9 8 7 6           |                           |  |  |  |
| 3   | GND    | ground                   |                      |                           |  |  |  |
| 4   | CH3    | channel 3 ESD protection |                      |                           |  |  |  |
| 5   | CH4    | channel 4 ESD protection | Transparent top view |                           |  |  |  |
| 6   | n.c.   | not connected            |                      | 3, 8 <sub>018aaa001</sub> |  |  |  |
| 7   | n.c.   | not connected            |                      |                           |  |  |  |
| 8   | GND    | ground                   |                      |                           |  |  |  |
| 9   | n.c.   | not connected            |                      |                           |  |  |  |
| 10  | n.c.   | not connected            |                      |                           |  |  |  |

# **3** Ordering information

## Table 2. Ordering information

| Type number | Package |                                                                                                        |           |  |  |  |
|-------------|---------|--------------------------------------------------------------------------------------------------------|-----------|--|--|--|
|             | Name    | Description                                                                                            | Version   |  |  |  |
| PUSB3FA0    |         | plastic extremely thin small outline package; no leads;10 terminals; body $1 \times 2.5 \times 0.5$ mm | SOT1176-1 |  |  |  |

## 4 Marking

| Table 3. Marking codes |              |  |  |  |
|------------------------|--------------|--|--|--|
| Type number            | Marking code |  |  |  |
| PUSB3FA0               | 96           |  |  |  |

## 5 Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions             |     | Min  | Мах  | Unit |
|------------------|---------------------------------|------------------------|-----|------|------|------|
| VI               | input voltage                   |                        |     | -0.5 | +1.5 | V    |
| V <sub>ESD</sub> | electrostatic discharge voltage | IEC 61000-4-2, level 4 | [1] |      |      |      |
|                  |                                 | contact discharge      |     | -10  | +10  | kV   |
|                  |                                 | air discharge          |     | -15  | +15  | kV   |
| T <sub>amb</sub> | ambient temperature             |                        |     | -40  | +85  | °C   |
| T <sub>stg</sub> | storage temperature             |                        |     | -55  | +125 | °C   |

[1] All pins to ground.

ESD protection for ultra high-speed interfaces

#### **Characteristics** 6

#### Table 5. Characteristics

#### T<sub>amb</sub> = 25 °C unless otherwise specified.

| Symbol             | Parameter                   | Conditions                             |     | Min | Тур  | Max | Unit |
|--------------------|-----------------------------|----------------------------------------|-----|-----|------|-----|------|
| V <sub>BR</sub>    | breakdown voltage           | I <sub>I</sub> = 1 mA                  |     | 6   | -    | -   | V    |
| I <sub>LR</sub>    | reverse leakage current     | per channel; V <sub>I</sub> = 1.5 V    |     | -   | -    | 1   | μA   |
| V <sub>F</sub>     | forward voltage             | I <sub>I</sub> = 1 mA                  |     | -   | 0.7  | -   | V    |
| Cline              | line capacitance            | f = 1 MHz; V <sub>I</sub> = 1.5 V      | [1] | -   | 0.5  | 0.6 | pF   |
| ΔC <sub>line</sub> | line capacitance difference | f = 1 MHz; V <sub>I</sub> = 1.5 V      | [1] | -   | 0.05 | -   | pF   |
| r <sub>dyn</sub>   | dynamic resistance          | surge                                  | [2] |     |      |     |      |
|                    |                             | <ul> <li>positive transient</li> </ul> |     | -   | 0.41 | -   | Ω    |
|                    |                             | <ul> <li>negative transient</li> </ul> |     | -   | 0.26 | -   | Ω    |
|                    |                             | TLP                                    | [3] |     |      |     |      |
|                    |                             | <ul> <li>positive transient</li> </ul> |     | -   | 0.43 | -   | Ω    |
|                    |                             | <ul> <li>negative transient</li> </ul> |     | -   | 0.28 | -   | Ω    |
| V <sub>CL</sub>    | clamping voltage            | I <sub>PP</sub> = 5.2 A                | [2] |     |      |     |      |
|                    |                             | <ul> <li>positive transient</li> </ul> |     | -   | 4.6  | -   | V    |
|                    |                             | I <sub>PP</sub> = -4.4 A               | [2] |     |      |     |      |
|                    |                             | <ul> <li>negative transient</li> </ul> |     | -   | -2.2 | -   | V    |

[1]

[2] [3]

This parameter is guaranteed by design. According to IEC 61000-4-5 (8/20  $\mu$ s current waveform). 100 ns Transmission Line Pulse (TLP); 50  $\Omega$ ; pulser at 80 ns.

# **PUSB3FA0**

### ESD protection for ultra high-speed interfaces



PUSB3FA0 Product data sheet

# **PUSB3FA0**

ESD protection for ultra high-speed interfaces



aaa-026773

Data rate: 10 Gbit/s; Vertical scale: 200 mV/div; Horizontal scale: 20 ps/div 3.1 dB de-emphasis

2.2 dB pre-shoot

Figure 5. USB 3.1 eye diagram, Printed-Circuit Board (PCB) with PUSB3FA0



aaa-026774

Data rate: 10 Gbit/s; Vertical scale: 200 mV/div; Horizontal scale: 20 ps/div 3.1 dB de-emphasis 2.2 dB pre-shoot

Figure 6. USB 3.1 eye diagram, PCB without PUSB3FA0 (reference)

# **PUSB3FA0**

ESD protection for ultra high-speed interfaces



# **PUSB3FA0**

#### ESD protection for ultra high-speed interfaces



# **PUSB3FA0**

### ESD protection for ultra high-speed interfaces



IEC 61000-4-5;  $t_p = 8/20 \ \mu s$ ; positive pulse

Figure 11. Dynamic resistance with positive clamping; typical values





IEC 61000-4-5; t<sub>p</sub> = 8/20 μs; negative pulse Figure 12. Dynamic resistance with negative clamping;



The device uses an advanced clamping structure showing a negative dynamic resistance. This snap-back behavior strongly reduces the clamping voltage to the system behind the ESD protection during an ESD event. Do not connect unlimited DC current sources to the data lines to avoid keeping the ESD protection device in snap-back state after exceeding breakdown voltage (due to an ESD pulse for instance).

#### ESD protection for ultra high-speed interfaces

## 7 Application information

The device is designed to provide high-level ESD protection for high-speed serial data buses such as HDMI, DisplayPort, eSATA and LVDS data lines.

When designing the Printed-Circuit Board (PCB), give careful consideration to impedance matching and signal coupling. Do not connect the signal lines to unlimited current sources like, for example, a battery.

## 8 Package outline



**PUSB3FA0** 

ESD protection for ultra high-speed interfaces

## 9 Soldering

#### Table 7. Soldering





### ESD protection for ultra high-speed interfaces

# **10 Revision history**

| Table 8. Revision history |              |                    |               |            |  |  |
|---------------------------|--------------|--------------------|---------------|------------|--|--|
| Document ID               | Release date | Data sheet status  | Change notice | Supersedes |  |  |
| PUSB3FA0 v.1              | 20180201     | Product data sheet | -             | -          |  |  |

Rev. 1 — 1 February 2018

# **PUSB3FA0**

### ESD protection for ultra high-speed interfaces

### Contents

| 1   | Product profile         |   |
|-----|-------------------------|---|
| 1.1 | General description     | 1 |
| 1.2 | Features and benefits   | 1 |
| 1.3 | Applications            | 1 |
| 2   | Pinning information     | 2 |
| 3   | Ordering information    |   |
| 4   | Marking                 |   |
| 5   | Limiting values         |   |
| 6   | Characteristics         |   |
| 7   | Application information | 9 |
| 8   | Package outline         |   |
| 9   | Soldering               |   |
| 10  | Revision history        |   |
|     |                         |   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© Nexperia B.V. 2018.

All rights reserved.

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com

Date of release: 1 February 2018 Document identifier: PUSB3FA0