



Sample &

Buy









Community



## CDCE913, CDCEL913

SCAS849G -JUNE 2007-REVISED OCTOBER 2016

# CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction

#### Features 1

**Fexas** 

- Member of Programmable Clock Generator Family
  - CDCE913/CDCEL913: 1-PLL, 3 Outputs
  - CDCE925/CDCEL925: 2-PLL, 5 Outputs
  - CDCE937/CDCEL937: 3-PLL, 7 Outputs
  - CDCE949/CDCEL949: 4-PLL, 9 Outputs
- In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Nonvolatile EEPROM to Store Customer Settings
- Flexible Input Clocking Concept
  - External Crystal: 8 MHz to 32 MHz
  - On-Chip VCXO: Pull Range ±150 ppm
  - Single-Ended LVCMOS Up to 160 MHz
- Free Selectable Output Frequency Up to 230 MHz
- Low-Noise PLL Core
  - PLL Loop Filter Components Integrated
  - Low Period Jitter (Typical 50 ps)
- Separate Output Supply Pins
  - CDCE913: 3.3 V and 2.5 V
  - CDCEL913: 1.8 V
- Flexible Clock Driver
  - Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable, or Power Down
  - Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth<sup>®</sup>, WLAN, Ethernet<sup>™</sup>, and GPS
  - Generates Common Clock Frequencies Used With TI-DaVinci™, OMAP™, DSPs
  - Programmable SSC Modulation
  - **Enables 0-PPM Clock Generation** \_
- 1.8-V Device Power Supply
- Wide Temperature Range: -40°C to 85°C
- Packaged in TSSOP
- Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock<sup>™</sup>)

## 2 Applications

D-TVs, STBs, IP-STBs, DVD Players, DVD Recorders, and Printers

## 3 Description

The CDCE913 and CDCEL913 devices are modular PLL-based. low-cost. high-performance, programmable clock synthesizers. They generate up to three output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using the integrated configurable PLL.

The CDCx913 has separate output supply pins, V<sub>DDOUT</sub>, which is 1.8 V for CDCEL913 and 2.5 V to 3.3 V for CDCE913.

The input accepts an external crystal or LVCMOS clock signal. A selectable on-chip VCXO allows synchronization of the output frequency to an external control signal.

The PLL supports SSC (spread-spectrum clocking) for better electromagnetic interference (EMI) performance.

The device supports nonvolatile EEPROM programming for easy customization of the device to the application. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

The CDCx913 operates in a 1.8-V environment. It operates in a temperature range of -40°C to 85°C.

### Device Information<sup>(1)</sup>

| PART NUMBER         | PACKAGE    | BODY SIZE (NOM)   |
|---------------------|------------|-------------------|
| CDCE913<br>CDCEL913 | TSSOP (14) | 5.00 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Schematic**





Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2

Pin Configuration and Functions ...... 3

Absolute Maximum Ratings ...... 3

ESD Ratings..... 4

Recommended Operating Conditions ...... 4

6.5 Electrical Characteristics ...... 5

6.7 Timing Requirements: CLK\_IN ...... 7

6.8 Timing Requirements: SDA/SCL ...... 7

6.9 Typical Characteristics ...... 8

Detailed Description ..... 10

8.1 Overview ...... 10 8.2 Functional Block Diagram ..... 10

1

2

3

4

5

6

7

8

6.1

6.2

6.3

6.4

# Table of Contents

0 2

Eesture Description

|    | 0.0  |                                                 |    |
|----|------|-------------------------------------------------|----|
|    | 8.4  | Device Functional Modes                         | 13 |
|    | 8.5  | Programming                                     | 14 |
|    | 8.6  | Register Maps                                   | 15 |
| 9  | App  | lication and Implementation                     | 20 |
|    | 9.1  | Application Information                         | 20 |
|    | 9.2  | Typical Application                             | 20 |
| 10 | Pow  | ver Supply Recommendations                      | 26 |
| 11 | Lay  | out                                             | 26 |
|    | 11.1 | Layout Guidelines                               | 26 |
|    | 11.2 | Layout Example                                  | 27 |
| 12 | Dev  | ice and Documentation Support                   | 28 |
|    | 12.1 | Documentation Support                           | 28 |
|    | 12.2 | Receiving Notification of Documentation Updates | 28 |
|    | 12.3 | Related Links                                   | 28 |
|    | 12.4 | Trademarks                                      | 28 |
|    | 12.5 | Electrostatic Discharge Caution                 | 28 |
|    | 12.6 | Glossary                                        | 28 |
| 13 |      | hanical, Packaging, and Orderable               |    |
|    | Info | rmation                                         | 28 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (April 2015) to Revision G

Changed data sheet title from: CDCEx913 Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs to: CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction ..... 1

| C | hanges from Revision E (March 2010) to Revision F                                                                                                                                                                                                                                  | Page |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, an Mechanical, Packaging, and Orderable Information section |      |
| • | Added in Figure 9, second S to Sr                                                                                                                                                                                                                                                  | 14   |
| • | Changed 100 MHz < $f_{VCO}$ > 200 MHz; TO 80 MHz ≤ $f_{VCO}$ ≤ 230 MHz; and changed 0 ≤ p ≤ 7 TO 0 ≤ p ≤ 4                                                                                                                                                                         | 23   |
| • | Changed under Example, fifth row, N", 2 places TO N'                                                                                                                                                                                                                               | 23   |
| C | hanges from Revision D (October 2009) to Revision E                                                                                                                                                                                                                                | Page |
| • | Added PLL settings limits: 16≤q≤63, 0≤p≤7, 0≤r≤511, 0 <n<4096 configure="" foot="" pll1="" register="" table<="" td="" to=""><td> 19</td></n<4096>                                                                                                                                 | 19   |
| • | Added PLL settings limits: 16≤q≤63, 0≤p≤7, 0≤r≤511 to PLL Multiplier/Divider Definition Section                                                                                                                                                                                    | 22   |
| C | hanges from Revision C (August 2007) to Revision D                                                                                                                                                                                                                                 | Page |
|   |                                                                                                                                                                                                                                                                                    |      |

Deleted sentence - A different default setting can be programmed upon customer request. Contact Texas 

www.ti.com

. 11

Page



## 5 Pin Configuration and Functions

| PW Package<br>14-Pin TSSOP<br>Top View |      |        |  |  |  |  |
|----------------------------------------|------|--------|--|--|--|--|
| Xin/CLK                                |      | Xout   |  |  |  |  |
| S0                                     | 2 13 | S1/SDA |  |  |  |  |
| V <sub>DD</sub>                        | 3 12 | S2/SCL |  |  |  |  |
| V <sub>ctr</sub>                       | 4 11 | Y1     |  |  |  |  |
| GND                                    | 5 10 | GND    |  |  |  |  |
| VDDOUT                                 | 6 9  | Y2     |  |  |  |  |
| VDDOUT                                 | 7 8  | Y3     |  |  |  |  |
|                                        |      |        |  |  |  |  |

#### **Pin Functions**

| PIN                |       | - I/O    | DESCRIPTION                                                                                                                                                                                      |  |  |
|--------------------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME               | NO.   | 1/0      | DESCRIPTION                                                                                                                                                                                      |  |  |
| GND                | 5, 10 | Ground   | Ground                                                                                                                                                                                           |  |  |
| SCL/S2             | 12    | I        | <b>SCL:</b> serial clock input LVCMOS (default configuration), internal pullup 500 k $\Omega$ or <b>S2:</b> user-programmable control input; LVCMOS inputs; 500-k $\Omega$ internal pullup       |  |  |
|                    |       | I/O or I | <b>SDA:</b> bidirectional serial data input/output (default configuration), LVCMOS internal pullup; or <b>S1:</b> user-programmable control input; LVCMOS inputs; 500-k $\Omega$ internal pullup |  |  |
| S0                 | 2     | I        | User-programmable control input S0; LVCMOS inputs; 500-k $\Omega$ internal pullup                                                                                                                |  |  |
| V <sub>Ctrl</sub>  | 4     | I        | VCXO control voltage (leave open or pull up when not used)                                                                                                                                       |  |  |
| V <sub>DD</sub>    | 3     | Power    | 1.8-V power supply for the device                                                                                                                                                                |  |  |
| N                  | 0.7   | Devuer   | CDCE913: 3.3-V or 2.5-V supply for all outputs                                                                                                                                                   |  |  |
| V <sub>DDOUT</sub> | 6, 7  | Power    | CDCEL913: 1.8-V supply for all outputs                                                                                                                                                           |  |  |
| Xin/CLK            | 1     | I        | Crystal oscillator input or LVCMOS clock Input (selectable through SDA/SCL bus)                                                                                                                  |  |  |
| Xout               | 14    | 0        | Crystal oscillator output (leave open or pull up when not used)                                                                                                                                  |  |  |
| Y1                 | 11    | 0        | LVCMOS outputs                                                                                                                                                                                   |  |  |
| Y2                 | 9     | 0        | LVCMOS outputs                                                                                                                                                                                   |  |  |
| Y3                 | 8     | 0        | LVCMOS outputs                                                                                                                                                                                   |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                    |                                              |          | MIN  | MAX                      | UNIT |
|--------------------|----------------------------------------------|----------|------|--------------------------|------|
| $V_{DD}$           | Supply voltage                               |          | -0.5 | 2.5                      | V    |
| N/                 |                                              | CDCEL913 | -0.5 | V <sub>DD</sub>          | V    |
| V <sub>DDOUT</sub> | Output clocks supply voltage                 | CDCE913  | -0.5 | 3.6 + 0.5                | V    |
| VI                 | Input voltage <sup>(2)(3)</sup>              |          | -0.5 | V <sub>DD</sub> + 0.5    | V    |
| Vo                 | Output voltage <sup>(2)</sup>                |          | -0.5 | V <sub>DDOUT</sub> + 0.5 | V    |
| l <sub>l</sub>     | Input current ( $V_I < 0$ , $V_I > V_{DD}$ ) |          |      | 20                       | mA   |
| I <sub>O</sub>     | Continuous output current                    |          |      | 50                       | mA   |
| TJ                 | Maximum junction temperature                 |          |      | 125                      | °C   |
| T <sub>stg</sub>   | Storage temperature                          |          | -65  | 150                      | U    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) SDA and SCL can go up to 3.6 V as stated in the *Recommended Operating Conditions* table.

SCAS849G – JUNE 2007 – REVISED OCTOBER 2016

www.ti.com

**ISTRUMENTS** 

EXAS

## 6.2 ESD Ratings

|                        |                         |                                                                                | VALUE | UNIT |
|------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                      | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> Ele | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                  |                                                                                    | MIN                   | NOM                 | MAX                 | UNIT |
|----------------------------------|------------------------------------------------------------------------------------|-----------------------|---------------------|---------------------|------|
| V <sub>DD</sub>                  | Device supply voltage                                                              | 1.7                   | 1.8                 | 1.9                 | V    |
|                                  | Output Yx supply voltage for CDCE913, V <sub>DDOUT</sub>                           | 2.3                   |                     | 3.6                 | V    |
| Vo                               | Output Yx supply voltage for CDCEL913, V <sub>DDOUT</sub>                          | 1.7                   |                     | 1.9                 | V    |
| V <sub>IL</sub>                  | Low-level input voltage, LVCMOS                                                    |                       |                     | $0.3 \times V_{DD}$ | V    |
| V <sub>IH</sub>                  | High-level input voltage, LVCMOS                                                   | 0.7 × V <sub>DD</sub> |                     |                     | V    |
| V <sub>I (thresh)</sub>          | Input voltage threshold, LVCMOS                                                    |                       | $0.5 \times V_{DD}$ |                     | V    |
|                                  | Input voltage range, S0                                                            | 0                     |                     | 1.9                 | V    |
| V <sub>I(S)</sub>                | Input voltage range S1, S2, SDA, SCL; V <sub>I(thresh)</sub> = 0.5 V <sub>DD</sub> | 0                     |                     | 3.6                 | V    |
| V <sub>I(CLK)</sub>              | Input voltage range CLK                                                            | 0                     |                     | 1.9                 | V    |
| I <sub>OH</sub> /I <sub>OL</sub> | Output current (V <sub>DDOUT</sub> = 3.3 V)                                        |                       |                     | ±12                 |      |
|                                  | Output current (V <sub>DDOUT</sub> = 2.5 V)                                        |                       |                     | ±10                 | mA   |
|                                  | Output current (V <sub>DDOUT</sub> = 1.8 V)                                        |                       |                     | ±8                  |      |
| CL                               | Output load, LVCMOS                                                                |                       |                     | 15                  | pF   |
| T <sub>A</sub>                   | Operating free-air temperature                                                     | -40                   |                     | 85                  | °C   |
| RECOMM                           | IENDED CRYSTAL/VCXO SPECIFICATIONS <sup>(1)</sup>                                  |                       |                     |                     |      |
| f <sub>Xtal</sub>                | Crystal input frequency range (fundamental mode)                                   | 8                     | 27                  | 32                  | MHz  |
| ESR                              | Effective series resistance                                                        |                       |                     | 100                 | Ω    |
| f <sub>PR</sub>                  | Pulling range (0 V $\leq$ V <sub>Ctrl</sub> $\leq$ 1.8 V) <sup>(2)</sup>           | ±120                  | ±150                |                     | ppm  |
|                                  | Frequency control voltage, V <sub>Ctrl</sub>                                       | 0                     |                     | V <sub>DD</sub>     | V    |
| C <sub>0</sub> /C <sub>1</sub>   | Pullability ratio                                                                  |                       |                     | 220                 |      |
| CL                               | On-chip load capacitance at Xin and Xout                                           | 0                     |                     | 20                  | pF   |

 For more information about VCXO configuration, and crystal recommendation, see application report VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).

(2) Pulling range depends on crystal type, on-chip crystal load capacitance, and PCB stray capacitance; pulling range of minimum ±120 ppm applies for crystal listed in the application report VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).

Copyright © 2007-2016, Texas Instruments Incorporated



## 6.4 Thermal Information<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                           |                                              |                 | CDCEx913   |      |
|---------------------------|----------------------------------------------|-----------------|------------|------|
|                           | THERMAL METRIC <sup>(3)</sup>                |                 | PW [TSSOP] | UNIT |
|                           |                                              |                 | 14 PINS    |      |
|                           |                                              | Airflow 0 lfm   | 106        |      |
|                           |                                              | Airflow 150 lfm | 93         |      |
| $R_{\thetaJA}$            | Junction-to-ambient thermal resistance       | Airflow 200 lfm | 92         | °C/W |
|                           |                                              | Airflow 250 lfm | 90         |      |
|                           | Airf                                         | Airflow 500 lfm | 85         |      |
| R <sub>θJC(to</sub><br>p) | Junction-to-case (top) thermal resistance    |                 | 1.4        | °C/W |
| $R_{\thetaJB}$            | Junction-to-board thermal resistance         |                 | 66         | °C/W |
| ΨJT                       | Junction-to-top characterization parameter   |                 | 1.35       | °C/W |
| ΨЈВ                       | Junction-to-board characterization parameter |                 | 61.83      | °C/W |
| R <sub>θJC(b</sub> ot)    | Junction-to-case (bottom) thermal resistance |                 | 62         | °C/W |

(1) The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-K board).

For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (2) website at www.ti.com.

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. (3)

## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      |                                                                       | TEST CONDI                                                 | TIONS               | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT  |
|----------------------|-----------------------------------------------------------------------|------------------------------------------------------------|---------------------|------|--------------------|------|-------|
| OVERALL              | PARAMETER                                                             |                                                            |                     |      |                    |      |       |
|                      |                                                                       | All outputs off, $f_{CLK} = 27$ MHz,                       | All PLLS on         |      | 11                 |      |       |
| I <sub>DD</sub>      | Supply current (see Figure 1)                                         | $f_{VCO} = 135 \text{ MHz};$<br>$f_{OUT} = 27 \text{ MHz}$ | Per PLL             |      | 9                  |      | mA    |
| I                    | Supply current (see Figure 2 and                                      | No load, all outputs on,                                   | $V_{DDOUT} = 3.3 V$ |      | 1.3                |      | mA    |
| I <sub>DD(OUT)</sub> | Figure 3)                                                             | f <sub>OUT</sub> = 27 MHz                                  | $V_{DDOUT} = 1.8 V$ |      | 0.7                |      | ША    |
| I <sub>DD(PD)</sub>  | Power-down current. Every circuit<br>powered down except SDA/SCL      | $f_{IN}$ = 0 MHz, $V_{DD}$ = 1.9 V                         |                     |      | 30                 |      | μΑ    |
| V <sub>(PUC)</sub>   | Supply voltage V <sub>dd</sub> threshold for power-up control circuit |                                                            |                     | 0.85 |                    | 1.45 | V     |
| f <sub>VCO</sub>     | VCO frequency range of PLL                                            |                                                            |                     | 80   |                    | 230  | MHz   |
| 4                    |                                                                       | V <sub>DDOUT</sub> = 3.3 V                                 |                     |      |                    | 230  | N411- |
| f <sub>ouт</sub>     | LVCMOS output frequency                                               | V <sub>DDOUT</sub> = 1.8 V                                 |                     |      |                    | 230  | MHz   |
| LVCMOS               | PARAMETER                                                             |                                                            |                     |      |                    |      |       |
| V <sub>IK</sub>      | LVCMOS input voltage                                                  | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA           |                     |      |                    | -1.2 | V     |
| I <sub>I</sub>       | LVCMOS input current                                                  | $V_{I} = 0 V \text{ or } V_{DD}; V_{DD} = 1.9 V$           |                     |      |                    | ±5   | μA    |
| I <sub>IH</sub>      | LVCMOS input current for S0/S1/S2                                     | V <sub>I</sub> = V <sub>DD</sub> ; V <sub>DD</sub> = 1.9 V |                     |      |                    | 5    | μA    |
| IIL                  | LVCMOS input current for S0/S1/S2                                     | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 1.9 V              |                     |      |                    | -4   | μA    |
|                      | Input capacitance at Xin/Clk                                          | $V_{ICIk} = 0 V \text{ or } V_{DD}$                        |                     |      | 6                  |      |       |
| CI                   | Input capacitance at Xout                                             | $V_{IXout} = 0 V \text{ or } V_{DD}$                       |                     |      | 2                  |      | pF    |
|                      | Input capacitance at S0/S1/S2                                         | $V_{IS} = 0 V \text{ or } V_{DD}$                          |                     | 3    |                    |      |       |
| CDCE913              | - LVCMOS PARAMETER FOR VDDOUT =                                       | 3.3 V – MODE                                               |                     |      |                    |      |       |
|                      |                                                                       | V <sub>DDOUT</sub> = 3 V, I <sub>OH</sub> = -0.1 mA        |                     | 2.9  |                    |      |       |
| V <sub>OH</sub>      | LVCMOS high-level output voltage                                      | $V_{DDOUT} = 3 V, I_{OH} = -8 mA$                          |                     | 2.4  |                    |      | V     |
|                      |                                                                       | $V_{DDOUT} = 3 V, I_{OH} = -12 mA$                         |                     | 2.2  |                    |      |       |
|                      |                                                                       | $V_{DDOUT} = 3 V, I_{OL} = 0.1 mA$                         |                     |      |                    | 0.1  |       |
| V <sub>OL</sub>      | LVCMOS low-level output voltage                                       | V <sub>DDOUT</sub> = 3 V, I <sub>OL</sub> = 8 mA           |                     |      |                    | 0.5  | V     |
|                      |                                                                       | $V_{DDOUT} = 3 V, I_{OL} = 12 mA$                          |                     |      |                    | 0.8  |       |

(1) All typical values are at respective nominal V<sub>DD</sub>.

Copyright © 2007-2016, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

### over recommended operating free-air temperature range (unless otherwise noted)

|                                     |                                               | TEST CONDITIONS                                                           | MIN                   | TYP <sup>(1)</sup> | MAX                   | UNIT |
|-------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | PLL bypass                                                                |                       | 3.2                |                       | ns   |
| t <sub>r</sub> /t <sub>f</sub>      | Rise and fall time                            | V <sub>DDOUT</sub> = 3.3 V (20%-80%)                                      |                       | 0.6                |                       | ns   |
| t <sub>jit(cc)</sub>                | Cycle-to-cycle jitter <sup>(2)(3)</sup>       | 1 PLL switching, Y2-to-Y3                                                 |                       | 50                 | 70                    | ps   |
| t <sub>jit(per)</sub>               | Peak-to-peak period jitter <sup>(3)</sup>     | 1 PLL switching, Y2-to-Y3                                                 |                       | 60                 | 100                   | ps   |
| t <sub>sk(o)</sub>                  | Output skew <sup>(4)</sup> , See Table 2      | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                                       |                       |                    | 60                    | ps   |
| odc                                 | Output duty cycle <sup>(5)</sup>              | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                                      | 45%                   |                    | 55%                   |      |
| CDCE913 -                           | - LVCMOS PARAMETER for V <sub>DDOUT</sub> = 2 | 2.5 V – MODE                                                              |                       |                    |                       |      |
|                                     |                                               | V <sub>DDOUT</sub> = 2.3 V, I <sub>OH</sub> = -0.1 mA                     | 2.2                   |                    |                       |      |
| V <sub>OH</sub>                     | LVCMOS high-level output voltage              | $V_{\text{DDOUT}} = 2.3 \text{ V}, \text{ I}_{\text{OH}} = -6 \text{ mA}$ | 1.7                   |                    |                       | V    |
|                                     |                                               | V <sub>DDOUT</sub> = 2.3 V, I <sub>OH</sub> = -10 mA                      | 1.6                   |                    |                       |      |
|                                     |                                               | V <sub>DDOUT</sub> = 2.3 V, I <sub>OL</sub> = 0.1 mA                      |                       |                    | 0.1                   |      |
| V <sub>OL</sub>                     | LVCMOS low-level output voltage               | V <sub>DDOUT</sub> = 2.3 V, I <sub>OL</sub> = 6 mA                        |                       |                    | 0.5                   | V    |
|                                     |                                               | V <sub>DDOUT</sub> = 2.3 V, I <sub>OL</sub> = 10 mA                       |                       |                    | 0.7                   |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | PLL bypass                                                                |                       | 3.6                |                       | ns   |
| t <sub>r</sub> /t <sub>f</sub>      | Rise and fall time                            | V <sub>DDOUT</sub> = 2.5 V (20%–80%)                                      |                       | 0.8                |                       | ns   |
| t <sub>jit(cc)</sub>                | Cycle-to-cycle jitter <sup>(2)(3)</sup>       | 1 PLL switching, Y2-to-Y3                                                 |                       | 50                 | 70                    | ps   |
| t <sub>jit(per)</sub>               | Peak-to-peak period jitter <sup>(3)</sup>     | 1 PLL switching, Y2-to-Y3                                                 |                       | 60                 | 100                   | ps   |
| t <sub>sk(o)</sub>                  | Output skew <sup>(4)</sup> , See Table 2      | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                                       |                       |                    | 60                    | ps   |
| odc                                 | Output duty cycle <sup>(5)</sup>              | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                                      | 45%                   |                    | 55%                   |      |
| CDCEL913                            | - LVCMOS PARAMETER for VDDOUT                 | = 1.8 V – MODE                                                            |                       |                    |                       |      |
|                                     |                                               | V <sub>DDOUT</sub> = 1.7 V, I <sub>OH</sub> = -0.1 mA                     | 1.6                   |                    |                       |      |
| V <sub>он</sub>                     | LVCMOS high-level output voltage              | $V_{DDOUT} = 1.7 \text{ V}, \text{ I}_{OH} = -4 \text{ mA}$               | 1.4                   |                    |                       | V    |
|                                     |                                               | $V_{\text{DDOUT}} = 1.7 \text{ V}, I_{\text{OH}} = -8 \text{ mA}$         | 1.1                   |                    |                       |      |
|                                     |                                               | $V_{\text{DDOUT}} = 1.7 \text{ V}, I_{\text{OL}} = 0.1 \text{ mA}$        |                       |                    | 0.1                   |      |
| V <sub>OL</sub>                     | LVCMOS low-level output voltage               | $V_{\text{DDOUT}} = 1.7 \text{ V}, \text{ I}_{\text{OL}} = 4 \text{ mA}$  |                       |                    | 0.3                   | V    |
|                                     |                                               | $V_{\text{DDOUT}} = 1.7 \text{ V}, I_{\text{OL}} = 8 \text{ mA}$          |                       |                    | 0.6                   |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | PLL bypass                                                                |                       | 2.6                |                       | ns   |
| t <sub>r</sub> /t <sub>f</sub>      | Rise and fall time                            | V <sub>DDOUT</sub> = 1.8 V (20%–80%)                                      |                       | 0.7                |                       | ns   |
| t <sub>jit(cc)</sub>                | Cycle-to-cycle jitter <sup>(2)(3)</sup>       | 1 PLL switching, Y2-to-Y3                                                 |                       | 80                 | 110                   | ps   |
| t <sub>jit(per)</sub>               | Peak-to-peak period jitter <sup>(3)</sup>     | 1 PLL switching, Y2-to-Y3                                                 |                       | 100                | 130                   | ps   |
| t <sub>sk(o)</sub>                  | Output skew <sup>(4)</sup> , See Table 2      | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                                       |                       |                    | 50                    | ps   |
| odc                                 | Output duty cycle <sup>(5)</sup>              | $f_{VCO} = 100 \text{ MHz}; \text{ Pdiv} = 1$                             | 45%                   |                    | 55%                   |      |
| SDA/SCL F                           | PARAMETER                                     |                                                                           | J.                    |                    |                       |      |
| VIK                                 | SCL and SDA input clamp voltage               | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA                          |                       |                    | -1.2                  | V    |
| I <sub>IH</sub>                     | SCL and SDA input current                     | $V_{I} = V_{DD}; V_{DD} = 1.9 V$                                          |                       |                    | ±10                   | μA   |
| V <sub>IH</sub>                     | SDA/SCL input high voltage <sup>(6)</sup>     |                                                                           | 0.7 × V <sub>DD</sub> |                    |                       | V    |
| V <sub>IL</sub>                     | SDA/SCL input low voltage <sup>(6)</sup>      |                                                                           |                       |                    | 0.3 × V <sub>DD</sub> | V    |
| V <sub>OL</sub>                     | SDA low-level output voltage                  | I <sub>OL</sub> = 3 mA, V <sub>DD</sub> = 1.7 V                           |                       |                    | 0.2 × V <sub>DD</sub> | V    |
|                                     | SCL/SDA input capacitance                     | $V_{I} = 0 \text{ V or } V_{DD}$                                          |                       | 3                  | 10                    | pF   |

(2) 10,000 cycles.

(3) (4)

Jitter depends on configuration. Jitter data is for input frequency = 27 MHz,  $f_{VCO}$  = 108 MHz,  $f_{OUT}$  = 27 MHz (measured at Y2). The tsk(o) specification is only valid for equal loading of each bank of outputs, and the outputs are generated from the same divider.

(5) odc depends on output rise and fall time  $(t_r/t_f)$ ; data sampled on rising edge  $(t_r)$ 

(6) SDA and SCL pins are 3.3-V tolerant.

## 6.6 **EEPROM Specification**

|       |                              | MIN | TYP  | MAX | UNIT   |
|-------|------------------------------|-----|------|-----|--------|
| EEcyc | Programming cycles of EEPROM | 100 | 1000 |     | cycles |
| EEret | Data retention               | 10  |      |     | years  |



## 6.7 Timing Requirements: CLK\_IN

over recommended ranges of supply voltage, load, and operating free-air temperature

|                                   |                                       |                 | MIN | NOM MAX | UNIT   |
|-----------------------------------|---------------------------------------|-----------------|-----|---------|--------|
| £                                 | LVCMOS clock input frequency          | PLL bypass mode | 0   | 160     | MHz    |
| T <sub>CLK</sub> LVGNOS CIOCK INP | LVCMOS clock input frequency          | PLL mode        | 8   | 160     | IVITIZ |
| t <sub>r</sub> / t <sub>f</sub>   | Rise and fall time CLK signal (20% to | 80%)            |     | 3       | ns     |
|                                   | Duty cycle CLK at V <sub>DD</sub> /2  |                 | 40% | 60%     |        |

## 6.8 Timing Requirements: SDA/SCL<sup>(1)</sup>

|                        |                                                  |     | STANDARD<br>MODE |     | FAST MODE |     |
|------------------------|--------------------------------------------------|-----|------------------|-----|-----------|-----|
|                        |                                                  | MIN | MAX              | MIN | MAX       |     |
| f <sub>SCL</sub>       | SCL clock frequency                              | 0   | 100              | 0   | 400       | kHz |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7 |                  | 0.6 |           | μS  |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4   |                  | 0.6 |           | μS  |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | 4.7 |                  | 1.3 |           | μS  |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4   |                  | 0.6 |           | μS  |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0   | 3.45             | 0   | 0.9       | μS  |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250 |                  | 100 |           | ns  |
| t <sub>r</sub>         | SCL/SDA input rise time                          |     | 1000             |     | 300       | ns  |
| t <sub>f</sub>         | SCL/SDA input fall time                          |     | 300              |     | 300       | ns  |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4   |                  | 0.6 |           | μS  |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | 4.7 |                  | 1.3 |           | μS  |

(1) See Figure 13

CDCE913, CDCEL913 SCAS849G-JUNE 2007-REVISED OCTOBER 2016



www.ti.com

## 6.9 Typical Characteristics



Copyright © 2007–2016, Texas Instruments Incorporated



## 7 Parameter Measurement Information











#### Detailed Description 8

## 8.1 Overview

The CDCE913 and CDCEL913 devices are modular PLL-based, low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. They generate up to three output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using the integrated configurable PLL.

The CDCx913 has separate output supply pins, V<sub>DDOUT</sub>, which is 1.8 V for CDCEL913 and 2.5 V to 3.3 V for CDCE913.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF. Additionally, a selectable on-chip VCXO allows synchronization of the output frequency to an external control signal, that is, the PWM signal.

The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, Bluetooth, Ethernet, GPS) or interface (USB, IEEE1394, memory stick) clocks from, for example, a 27-MHz reference input frequency.

The PLL supports spread-spectrum clocking (SSC). SSC can be center-spread or down-spread clocking, which is a common technique to reduce electromagnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristics.

The device supports nonvolatile EEPROM programming for easy customization of the device to the application. It is preset to a factory default configuration (see Default Device Configuration). It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

Three programmable control inputs, S0, S1, and S2, can be used to select different frequencies, change SSC setting for lowering EMI, or control other features like outputs disable to low, outputs 3-state, power down, PLL bypass, and so forth).

The CDCx913 operates in a 1.8-V environment. It operates in a temperature range of -40° C to 85° C.

#### GND V<sub>DD</sub> VDDOUT Input Clock V<sub>ctr</sub> LV Pdiv1 Xin/CLK CMO 10-Bit vсхо хо $\Box$ PLL 1 Pdiv2 ŝ MOS LVCMOS 7-Bit MUX1 with SSC Xout Pdiv3 PLL Bypass EEPRON 7-Bit Programming S0 and S1/SDA SDA/SCL Register S2/SCL

## 8.2 Functional Block Diagram

Y1

Y2

Y3



## 8.3 Feature Description

## 8.3.1 Control Terminal Configuration

The CDCE913/CDCEL913 has three user-definable control terminals (S0, S1, and S2), which allow external control of device settings. They can be programmed to any of the following functions:

- Spread-spectrum clocking selection  $\rightarrow$  spread type and spread amount selection
- Frequency selection  $\rightarrow$  switching between any of two user-defined frequencies
- Output state selection  $\rightarrow$  output configuration and power-down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

### Table 1. Control Terminal Definition

| EXTERNAL CONTROL<br>BITS |                         | PLL1 SETTING  |                        | Y1 SETTING                         |
|--------------------------|-------------------------|---------------|------------------------|------------------------------------|
| Control function         | PLL frequency selection | SSC selection | Output Y2/Y3 selection | Output Y1 and power-down selection |

## Table 2. PLLx Setting (Can Be Selected for Each PLL Individually)<sup>(1)</sup>

|               | SSCx [3 Bits]               |   | CENTER   | DOWN     |  |  |  |  |
|---------------|-----------------------------|---|----------|----------|--|--|--|--|
| SSC SELECTION | SSC SELECTION (CENTER/DOWN) |   |          |          |  |  |  |  |
| 0             | 0                           | 0 | 0% (off) | 0% (off) |  |  |  |  |
| 0             | 0                           | 1 | ±0.25%   | -0.25%   |  |  |  |  |
| 0             | 1                           | 0 | ±0.5%    | -0.5%    |  |  |  |  |
| 0             | 1                           | 1 | ±0.75%   | -0.75%   |  |  |  |  |
| 1             | 0                           | 0 | ±1.0%    | -1.0%    |  |  |  |  |
| 1             | 0                           | 1 | ±1.25%   | -1.25%   |  |  |  |  |
| 1             | 1                           | 0 | ±1.5%    | -1.5%    |  |  |  |  |
| 1             | 1                           | 1 | ±2.0%    | -2.0%    |  |  |  |  |

(1) Center/down-spread, Frequency0/1 and State0/1 are user-definable in PLLx configuration register.

# Table 3. PLLx Setting, Frequency Selection (Can Be Selected for Each PLL Individually)<sup>(1)</sup>

| FSx | FUNCTION   |
|-----|------------|
| 0   | Frequency0 |
| 1   | Frequency1 |

(1) Frequency0 and Frequency1 can be any frequency within the specified  $f_{VCO}$  range.

### Table 4. PLLx Setting, Output Selection<sup>(1)</sup> (Y2 ... Y3)

| YxYx | FUNCTION |
|------|----------|
| 0    | State0   |
| 1    | State1   |

(1) State0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low ,or active.

## Table 5. Y1 Setting<sup>(1)</sup>

| Y1 SELECTION |          |  |  |  |  |
|--------------|----------|--|--|--|--|
| Y1           | FUNCTION |  |  |  |  |
| 0            | State 0  |  |  |  |  |
| 1            | State 1  |  |  |  |  |

(1) State0 and State1 are user definable in the generic configuration register and can be power down, 3-state, low, or active.

Texas Instruments

www.ti.com

S1/SDA and S2/SCL pins of the CDCE913/CDCEL913 are dual-function pins. In the default configuration, they are defined as SDA/SCL for the serial programming interface. They can be programmed as control pins (S1/S2) by setting the appropriate bits in the EEPROM. Note that changes to the control register (Bit [6] of byte 02h) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is **not** a multi-use pin; it is a control pin only.

## 8.3.2 Default Device Configuration

The internal EEPROM of CDCE913/CDCEL913 is pre-configured with a factory default configuration as shown in Figure 6 (The input frequency is passed through the output as a default). This allows the device to operate in default mode without the extra production step of programming it. The default setting appears after power is supplied or after power-down/up sequence until it is reprogrammed by the user to a different application configuration. A new register setting is programmed through the serial SDA/SCL interface.



Figure 6. Default Configuration

Table 6 shows the factory default setting for the Control Terminal Register. Note that even though eight different register settings are possible, in the default configuration, only the first two settings (0 and 1) can be selected with S0, as S1 and S2 are configured as programming pins in default mode.

|           |           |     | Y1                  | PLL1 SETTINGS          |                  |                     |  |
|-----------|-----------|-----|---------------------|------------------------|------------------|---------------------|--|
| EXTERNA   |           | INS | OUTPUT<br>SELECTION | FREQUENCY<br>SELECTION | SSC<br>SELECTION | OUTPUT<br>SELECTION |  |
| S2        | S1        | S0  | Y1                  | FS1                    | SSC1             | Y2Y3                |  |
| SCL (I2C) | SDA (I2C) | 0   | 3-state             | f <sub>VCO1_0</sub>    | off              | 3-state             |  |
| SCL (I2C) | SDA (I2C) | 1   | Enabled             | f <sub>VCO1_0</sub>    | off              | Enabled             |  |

(1) In default mode or when programmed respectively, S1 and S2 act as serial programming interface, SDA/SCL. They do not have any control-pin function but they are internally interpreted as if S1 = 0 and S2 = 0. S0, however, is a control pin, which in the default mode switches all outputs ON or OFF (as previously predefined).

### 8.3.3 SDA/SCL Serial Interface

The CDCE913/CDCEL913 operates as a slave device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C specification. It operates in the standard-mode transfer (up to 100 kbit/s) and fast-mode transfer (up to 400 kbit/s) and supports 7-bit addressing.

The S1/SDA and S2/SCL pins of the CDCE913/CDCEL913 are dual function pins. In the default configuration, they are used as the SDA/SCL serial programming interface. They can be reprogrammed as general-purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, byte **02h**, bit **[6]**.



#### 8.3.4 Data Protocol

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte Write/Read operations, the system controller can individually access addressed bytes.

For *Block Write/Read* operations, the bytes are accessed in sequential order from lowest to highest byte (with most-significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of bytes read out are defined by Byte Count in the generic configuration register. At the *Block Read* instruction, all bytes defined in Byte Count must be read out to finish the read cycle correctly.

Once a byte has been sent, it is written into the internal register and is effective immediately. This applies to each transferred byte, regardless of whether this is a *Byte Write* or a *Block Write* sequence.

If the EEPROM write cycle is initiated, the internal SDA registers are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read out during the programming sequence (*Byte Read* or *Block Read*). The programming status can be monitored by *EEPIP*, byte 01h–bit 6.

The offset of the indexed byte is encoded in the command code, as described in Table 7.

|                  |    |    |    |    | · · · |                   |                   |     |
|------------------|----|----|----|----|-------|-------------------|-------------------|-----|
| DEVICE           | A6 | A5 | A4 | A3 | A2    | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
| CDCE913/CDCEL913 | 1  | 1  | 0  | 0  | 1     | 0                 | 1                 | 1/0 |
| CDCE925/CDCEL925 | 1  | 1  | 0  | 0  | 1     | 0                 | 0                 | 1/0 |
| CDCE937/CDCEL937 | 1  | 1  | 0  | 1  | 1     | 0                 | 1                 | 1/0 |
| CDCE949/CDCEL949 | 1  | 1  | 0  | 1  | 1     | 0                 | 0                 | 1/0 |

#### Table 7. Slave Receiver Address (7 Bits)

(1) Address bits A0 and A1 are programmable through the SDA/SCL bus (byte **01**, bits [**1:0**]. This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.

## 8.4 Device Functional Modes

### 8.4.1 SDA/SCL Hardware Interface

Figure 7 shows how the CDCE913/CDCEL913 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus, but it may be necessary to reduce the speed (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistors (R<sub>P</sub>) depend on the supply voltage, bus capacitance, and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at V<sub>OL</sub>max = 0.4 V for the output stages (for more details see the SMBus or I<sup>2</sup>C Bus specification).



Figure 7. SDA / SCL Hardware Interface

XAS STRUMENTS

## 8.5 Programming

| / 1 =                        |                                                                           | te operation                                         |                     | 8<br>Data Byte    | 1 1<br>A P     |      |  |
|------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|---------------------|-------------------|----------------|------|--|
| / 1 =                        | Byte Read or Byte Wri<br>e offset for Byte Read,<br>1<br>S<br>MSB<br>Star | te operation<br>Block Read, By<br>7<br>Slave Address | 1 1<br>R/W A        | 8<br>Data Byte    | 1 1<br>A P     |      |  |
| (6:0) Byt                    | 1<br>S<br>MSB<br>S Star                                                   | 7<br>Slave Address                                   | 1 1<br>R/W A        | 8<br>Data Byte    | 1 1<br>A P     |      |  |
|                              | S<br>MSB<br>S Star                                                        | Slave Address                                        | R/W A               | Data Byte         | 1 1<br>A P     |      |  |
|                              | S<br>MSB<br>S Star                                                        | Slave Address                                        | R/W A               | Data Byte         |                |      |  |
|                              | S Star                                                                    | t Condition                                          | LSB MSB             |                   |                |      |  |
|                              |                                                                           | t Condition                                          |                     | 3                 | LSB            |      |  |
|                              | Sr Rep                                                                    |                                                      |                     |                   |                |      |  |
|                              |                                                                           | eated Start Cor                                      | dition              |                   |                |      |  |
|                              | R/W 1 =                                                                   | Read (Rd) From                                       | n CDCE9xx Device; ( | 0 = Write (Wr) to | CDCE9xxx       |      |  |
|                              |                                                                           |                                                      | = 0 and NACK =1)    | ( )               |                |      |  |
|                              |                                                                           | Condition                                            |                     |                   |                |      |  |
| Master-to-Slave Transmission |                                                                           |                                                      |                     |                   |                |      |  |
|                              |                                                                           |                                                      |                     |                   |                |      |  |
|                              | Slav                                                                      | e-to-Master Tra                                      | insmission          |                   |                |      |  |
|                              |                                                                           | Figure 8.                                            | Generic Program     | mming Sequ        | ence           |      |  |
|                              |                                                                           |                                                      |                     |                   |                |      |  |
| 1<br>S                       | 7<br>Slave Address                                                        | 1 1<br>Wr A                                          | 8<br>CommandCode    | 1<br>A            | 8<br>Data Byte |      |  |
|                              |                                                                           |                                                      |                     |                   |                |      |  |
|                              |                                                                           | Figi                                                 | ure 9. Byte Writ    | e Protocol        |                |      |  |
| 1                            | 7                                                                         | 1 1                                                  | 8                   | 1 1               | 7              | 1 1  |  |
| S                            | Slave Address                                                             | Wr A                                                 | CommandCode         | A Sr              | Slave Address  | Rd A |  |
|                              | 8                                                                         | 1 1                                                  |                     |                   |                |      |  |
|                              | Data Byte                                                                 | A P                                                  |                     |                   |                |      |  |
|                              |                                                                           | Figu                                                 | ire 10. Byte Rea    | ad Protocol       |                |      |  |
|                              |                                                                           |                                                      | -                   |                   |                |      |  |
| 1                            | 7                                                                         | 1 1                                                  | 8                   | 1                 | 8              | 1    |  |
| S                            | Slave Address                                                             | Wr A                                                 | CommandCode         | A                 | Byte Count = N | A    |  |
| _                            | 8                                                                         | 1                                                    | 8                   | 1                 | 8              | 1 1  |  |
| Ľ                            | Data Byte 0                                                               | A                                                    | Data Byte 1         | Α                 | Data Byte N-1  | A P  |  |











Figure 13. Timing Diagram for SDA/SCL Serial Control Interface

## 8.6 Register Maps

## 8.6.1 SDA/SCL Configuration Registers

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCE913/CDCEL913. All settings can be manually written into the device through the SDA/SCL bus or easily programmed by using the TI Pro-Clock<sup>™</sup> software. TI Pro-Clock<sup>™</sup> software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

#### Table 9. SDA/SCL Registers

| ADDRESS OFFSET | REGISTER DESCRIPTION           | TABLE    |
|----------------|--------------------------------|----------|
| 00h            | Generic configuration register | Table 11 |
| 10h            | PLL1 configuration register    | Table 12 |

The grey-highlighted bits, described in the configuration register tables in the following pages, belong to the control terminal register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2. See *Control Terminal Configuration*.

TEXAS INSTRUMENTS

www.ti.com

|   |       |                 |                   | ¥1               |                     | PLL1 Settings |                     |  |  |  |  |  |  |
|---|-------|-----------------|-------------------|------------------|---------------------|---------------|---------------------|--|--|--|--|--|--|
|   |       | TERNA<br>TROL F |                   | OUTPUT SELECTION | FREQUENCY SELECTION | SSC SELECTION | OUTPUT<br>SELECTION |  |  |  |  |  |  |
|   | S2    | S1 S0           |                   | Y1               | FS1                 | SSC1          | Y2Y3                |  |  |  |  |  |  |
| 0 | 0     | 0               | 0                 | Y1_0             | FS1_0               | SSC1_0        | Y2Y3_0              |  |  |  |  |  |  |
| 1 | 0     | 0               | 1                 | Y1_1             | FS1_1               | SSC1_1        | Y2Y3_1              |  |  |  |  |  |  |
| 2 | 0     | 1               | 0                 | Y1_2             | FS1_2               | SSC1_2        | Y2Y3_2              |  |  |  |  |  |  |
| 3 | 0     | 1               | 1                 | Y1_3             | FS1_3               | SSC1_3        | Y2Y3_3              |  |  |  |  |  |  |
| 4 | 1     | 0               | 0                 | Y1_4             | FS1_4               | SSC1_4        | Y2Y3_4              |  |  |  |  |  |  |
| 5 | 1     | 0               | 1                 | Y1_5             | FS1_5               | SSC1_5        | Y2Y3_5              |  |  |  |  |  |  |
| 6 | 1     | 1               | 0                 | Y1_6             | FS1_6               | SSC1_6        | Y2Y3_6              |  |  |  |  |  |  |
| 7 | 1     | 1               | 1                 | Y1_7             | FS1_7               | SSC1_7        | Y2Y3_7              |  |  |  |  |  |  |
|   | Addre | ess offs        | et <sup>(1)</sup> | 04h              | 13h                 | 10h–12h       | 15h                 |  |  |  |  |  |  |

## Table 10. Configuration Register, External Control Terminals

(1) Address offset refers to the byte address in the configuration register in Table 11 and Table 12.



| Table 11. | Generic | Configuration | Register |
|-----------|---------|---------------|----------|
|           |         |               |          |

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM     | DEFAULT <sup>(3)</sup> |                                                                                                                                                                                |                                                   | DESCRIPTION                                |                                                           |  |  |  |
|-----------------------|--------------------|-------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------|-----------------------------------------------------------|--|--|--|
|                       | 7                  | E_EL        | Xb                     | Device identification (read-only): 1 is CDCE913 (3.3 V out), 0 is CDCEL913 (1.8 V out)<br>Revision identification number (read-only)                                           |                                                   |                                            |                                                           |  |  |  |
| 00h                   | 6:4                | RID         | Xb                     | Revision identification number (read-on                                                                                                                                        | ly)                                               |                                            |                                                           |  |  |  |
| -                     | 3:0                | VID         | 1h                     | Vendor identification number (read-only                                                                                                                                        | ')                                                |                                            |                                                           |  |  |  |
|                       | 7                  | -           | 0b                     | Reserved – always write 0                                                                                                                                                      |                                                   |                                            |                                                           |  |  |  |
|                       | 6                  | EEPIP       | Ob                     | EEPROM programming Status4: <sup>(4)</sup> (rea                                                                                                                                | d-only)                                           |                                            | ogramming is completed.<br>n programming mode.            |  |  |  |
|                       | 5 EELC             |             | Ob                     | Permanently lock EEPROM data <sup>(5)</sup>                                                                                                                                    | 0 EEBBOM is not looked                            |                                            |                                                           |  |  |  |
| 01h                   | 4                  | PWDN        | Ob                     | Device power down (overwrites S0/S1/S2 settin<br>Note: PWDN cannot be set to 1 in the EEPRON<br>0 – Device active (PLL1 and all output<br>1 – Device power down (PLL1 in power |                                                   | Il outputs are enabled)                    |                                                           |  |  |  |
| -                     |                    |             |                        |                                                                                                                                                                                | 00 – Xtal                                         | · ·                                        | 10 – LVCMOS                                               |  |  |  |
|                       | 3:2                | INCLK       | 00b                    | 00b Input clock selection:                                                                                                                                                     |                                                   |                                            | 11 – Reserved                                             |  |  |  |
| -                     | 1:0                | SLAVE_ADR   | 01b                    | Address bits A0 and A1 of the slave rec                                                                                                                                        | eiver address                                     |                                            |                                                           |  |  |  |
|                       | 7                  | M1          | 1b                     | Clock source selection for output Y1:                                                                                                                                          |                                                   | 0 – Input clock                            | 1 – PLL1 clock                                            |  |  |  |
|                       |                    |             |                        | Operation mode selection for pin 12/13                                                                                                                                         | (6)                                               |                                            |                                                           |  |  |  |
|                       | 6                  | SPICON      | 0b                     | 0 – Serial programming interfa<br>1 – Control pins S1 (pin 13) ar                                                                                                              |                                                   |                                            |                                                           |  |  |  |
| 02h                   | 5:4                | Y1_ST1      | 11b                    | Y1-State0/1 definition                                                                                                                                                         |                                                   |                                            |                                                           |  |  |  |
| -                     | 3:2                | Y1_ST0      | 01b                    | 00 – Device power down (all F<br>outputs in 3-State)<br>01 – Y1 disabled to 3-state                                                                                            | PLLs in power                                     | 10 – Y1 disabled to low<br>11 – Y1 enabled |                                                           |  |  |  |
| -                     | 1:0                | Pdiv1 [9:8] |                        |                                                                                                                                                                                |                                                   | 0 – Divider reset                          |                                                           |  |  |  |
| 03h                   | 7:0                | Pdiv1 [7:0] | 001h                   | 10-bit Y1-output-divider Pdiv1:                                                                                                                                                |                                                   | 1 to 1023 – Divid                          | er value                                                  |  |  |  |
|                       | 7                  | Y1_7        | 0b                     |                                                                                                                                                                                |                                                   |                                            |                                                           |  |  |  |
| -                     | 6                  | Y1_6        | 0b                     | _                                                                                                                                                                              |                                                   |                                            |                                                           |  |  |  |
| -                     | 5                  | Y1_5        | 0b                     | _                                                                                                                                                                              |                                                   |                                            |                                                           |  |  |  |
|                       | 4                  | Y1_4        | 0b                     |                                                                                                                                                                                |                                                   | 0 – State0 (prede                          | efined by Y1_ST0)                                         |  |  |  |
| 04h                   | 3                  | Y1_3        | 0b                     | Y1_x State Selection <sup>(7)</sup>                                                                                                                                            |                                                   |                                            | fined by Y1_ST1)                                          |  |  |  |
| -                     | 2                  | Y1_2        | 0b                     | _                                                                                                                                                                              |                                                   |                                            |                                                           |  |  |  |
| -                     | 1                  | Y1_1        | 1b                     | _                                                                                                                                                                              |                                                   |                                            |                                                           |  |  |  |
|                       | 0                  | Y1_0        | 0b                     |                                                                                                                                                                                |                                                   |                                            |                                                           |  |  |  |
| 05h                   | 7:3                | XCSEL       | 0Ah                    | Crystal load capacitor selection <sup>(8)</sup>                                                                                                                                | 00h – 0 pF<br>01h – 1 pF<br>02h – 2 pF<br>:14h to | 1Fh – 20 pF                                |                                                           |  |  |  |
|                       | 2:0                |             | 0b                     | Reserved – do not write other than 0                                                                                                                                           |                                                   |                                            | ·                                                         |  |  |  |
| Och                   | 7:1                | BCOUNT      | 20h                    | 7-bit byte count (defines the number of must be read out to finish the read cycle                                                                                              |                                                   | Il be sent from this o                     | device at the next <i>Block Read</i> transfer); all bytes |  |  |  |
| 06h                   | 0                  | EEWRITE     | Ob                     | Initiate EEPROM write cycle <sup>(4)(9)</sup>                                                                                                                                  |                                                   | COM write cycle<br>PROM write cycle (i     | nternal registers are saved to the EEPROM)                |  |  |  |
| 07h-0Fh               |                    | —           | 0h                     | Unused address range                                                                                                                                                           |                                                   |                                            |                                                           |  |  |  |

(1) Writing data beyond '20h may affect device function.

(2) All data transferred with the MSB first

(3) Unless customer-specific setting

(4) During EEPROM programming, no data is allowed to be sent to the device through the SDA/SCL bus until the programming sequence is completed. Data, however, can be read out during the programming sequence (*Byte Read* or *Block Read*).

- (5) If this bit is set to high in the EEPROM, the actual data in the EEPROM is permanently locked. No further programming is possible. Data, however can still be written through the SDA/SCL bus to the internal register to change device function on the fly, but new data can no longer be saved to the EEPROM. EELOCK is effective only if written into the EEPROM.
- (6) Selection of *control pins* is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporarily act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0 = 0 and A1 = 0.
- (7) These are the bits of the control terminal register (see Table 10). The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2.
- (8) The internal load capacitor (C1, C2) must be used to achieve the best clock performance. External capacitors should be used only to finely adjust C<sub>L</sub> by a few picofarads. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a crystal load range of 0 pF to 20 pF. For C<sub>L</sub> > 20 pF, use additional external capacitors. The device input capacitance value must be considered, which always adds 1.5 pF (6 pF//2 pF) to the selected C<sub>L</sub>. For more about VCXO config. and crystal recommendation, see application report SCAA085.
- (9) The EEPROM WRITE bit must be sent last. This ensures that the content of all internal registers are stored in the EEPROM. The EEWRITE cycle is initiated with the rising edge of the EEWRITE bit. A static level-high does not trigger an EEPROM WRITE cycle. The EEWRITE bit must be reset to low after the programming is completed. The programming status can be monitored by reading out EEPIP. If EELOCK is set to high, no EEPROM programming is possible.

Copyright © 2007-2016, Texas Instruments Incorporated

STRUMENTS

EXAS

| (1)                   | (0)                |              |                        |                                                                                                                                          |  |  |  |  |  |
|-----------------------|--------------------|--------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                              |  |  |  |  |  |
|                       | 7:5                | SSC1_7 [2:0] | 000b                   | SSC1: PLL1 SSC selection (modulation amount). <sup>(4)</sup>                                                                             |  |  |  |  |  |
| 10h                   | 4:2                | SSC1_6 [2:0] | 000b                   | Down         Center           000 (off)         000 (off)                                                                                |  |  |  |  |  |
|                       | 1:0                | SSC1_5 [2:1] | 000b                   | 001 – 0.25% 001 ± 0.25%                                                                                                                  |  |  |  |  |  |
|                       | 7                  | SSC1_5 [0]   | 0005                   | $\begin{array}{cccc} 010-0.5\% & 010\pm0.5\% \\ 011-0.75\% & 011\pm0.75\% \end{array}$                                                   |  |  |  |  |  |
| 11h                   | 6:4                | SSC1_4 [2:0] | 000b                   | $100 - 1.0\%$ $100 \pm 1.0\%$                                                                                                            |  |  |  |  |  |
|                       | 3:1                | SSC1_3 [2:0] | 000b                   | 101 – 1.25%<br>110 – 1.5%<br>110 ± 1.5%                                                                                                  |  |  |  |  |  |
|                       | 0                  | SSC1_2 [2]   | 000b                   | $110 \pm 1.5\%$ $110 \pm 1.5\%$<br>$111 - 2.0\%$ $111 \pm 2.0\%$                                                                         |  |  |  |  |  |
|                       | 7:6                | SSC1_2 [1:0] | 0005                   |                                                                                                                                          |  |  |  |  |  |
| 12h                   | 5:3                | SSC1_1 [2:0] | 000b                   |                                                                                                                                          |  |  |  |  |  |
|                       | 2:0                | SSC1_0 [2:0] | 000b                   |                                                                                                                                          |  |  |  |  |  |
|                       | 7                  | FS1_7        | 0b                     | FS1_x: PLL1 frequency selection                                                                                                          |  |  |  |  |  |
|                       | 6                  | FS1_6        | 0b                     |                                                                                                                                          |  |  |  |  |  |
|                       | 5                  | FS1_5        | 0b                     |                                                                                                                                          |  |  |  |  |  |
| 13h                   | 4                  | FS1_4        | 0b                     |                                                                                                                                          |  |  |  |  |  |
| 1511                  | 3                  | FS1_3        | 0b                     | $0 - f_{VCO1_0}$ (predefined by PLL1_0 – multiplier/divider value)<br>1 - $f_{VCO1_1}$ (predefined by PLL1_1 – multiplier/divider value) |  |  |  |  |  |
|                       | 2                  | FS1_2        | Ob                     |                                                                                                                                          |  |  |  |  |  |
|                       | 1                  | FS1_1        | Ob                     |                                                                                                                                          |  |  |  |  |  |
|                       | 0                  | FS1_0        | Ob                     |                                                                                                                                          |  |  |  |  |  |
| 14h                   | 7                  | MUX1         | 1b                     | PLL1 multiplexer: 0 - PLL1<br>1 - PLL1 bypass (PLL1 is in power down)                                                                    |  |  |  |  |  |
|                       | 6                  | M2           | 1b                     | Output Y2 multiplexer: 0 - Pdiv1<br>1 - Pdiv2                                                                                            |  |  |  |  |  |
|                       | 5:4                | МЗ           | 10b                    | Output Y3 Multiplexer:<br>00 - Pdiv1-divider<br>01 - Pdiv2-divider<br>10 - Pdiv3-divider<br>11 - Reserved                                |  |  |  |  |  |
|                       | 3:2                | Y2Y3_ST1     | 11b                    | 00 – Y2/Y3 disabled to 3-state (PLL1 is in power down)                                                                                   |  |  |  |  |  |
|                       | 1:0                | Y2Y3_ST0     | 01b                    | Y2, Y3-     01 - Y2/Y3 disabled to 3-State       State0/1definition:     10-Y2/Y3 disabled to low       11 - Y2/Y3 enabled     10        |  |  |  |  |  |
|                       | 7                  | Y2Y3_7       | 0b                     | Y2Y3_x output state selection. (4)                                                                                                       |  |  |  |  |  |
|                       | 6                  | Y2Y3_6       | 0b                     |                                                                                                                                          |  |  |  |  |  |
|                       | 5                  | Y2Y3_5       | 0b                     |                                                                                                                                          |  |  |  |  |  |
| 455                   | 4                  | Y2Y3_4       | 0b                     |                                                                                                                                          |  |  |  |  |  |
| 15h                   | 3                  | Y2Y3_3       | 0b                     | 0 – State0 (predefined by Y2Y3_ST0)<br>1 – State1 (predefined by Y2Y3_ST1)                                                               |  |  |  |  |  |
|                       | 2                  | Y2Y3_2       | 0b                     |                                                                                                                                          |  |  |  |  |  |
|                       | 1                  | Y2Y3_1       | 1b                     |                                                                                                                                          |  |  |  |  |  |
|                       | 0                  | Y2Y3_0       | 0b                     |                                                                                                                                          |  |  |  |  |  |

## Table 12. PLL1 Configuration Register

(1) Writing data beyond 20h may adversely affect device function.

(2) All data is transferred MSB-first.
(3) Unless a custom setting is used
(4) The user can predefine up to eig Unless a custom setting is used The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.



| OFFSET <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> |                                                                                                                                                                        | DESCRIPTION                                                                                                                                                                                                                      |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 16b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7                  | SSC1DC         | Ob                     | PLL1 SSC down/center selection:                                                                                                                                        | 0 – Down<br>1 – Center                                                                                                                                                                                                           |  |  |  |  |  |
| OFFSET <sup>(1)</sup> I         16h       -         17h       -         18h       -         19h       -         1Ah       - | 6:0                | Pdiv2          | 01h                    | 7-bit Y2-output-divider Pdiv2:                                                                                                                                         | 0 – Reset and stand-by<br>1 to 127 – Divider value                                                                                                                                                                               |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7                  | _              | 0b                     | Reserved – do not write others than                                                                                                                                    | 10                                                                                                                                                                                                                               |  |  |  |  |  |
| 17h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6:0                | Pdiv3          | 01h                    | 7-bit Y3-output-divider Pdiv3:                                                                                                                                         | 0 – Reset and stand-by<br>1 to 127 – Divider value                                                                                                                                                                               |  |  |  |  |  |
| 18h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:0                | PLL1_0N [11:4] | 00.4h                  |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:4                | PLL1_0N [3:0]  | 004h                   |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 190                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3:0                | PLL1_0R [8:5]  | - 000h                 |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 146                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:3                | PLL1_0R[4:0]   | 0000                   | PLL1_0 <sup>(5)</sup> : 30-bit multiplier/divider value for frequency $f_{VCO1_0}$ (for more information, see the <i>PLL Multiplier/Divider Definition</i> paragraph). |                                                                                                                                                                                                                                  |  |  |  |  |  |
| TAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2:0                | PLL1_0Q [5:3]  | - 10h                  |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7:5                | PLL1_0Q [2:0]  | TON                    |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4:2                | PLL1_0P [2:0]  | 010b                   |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 1Bh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1:0                | VCO1_0_RANGE   | 00b                    | $f_{VCO1_0}$ range selection:                                                                                                                                          | $\begin{array}{l} 00 - f_{VCO1\_0} < 125 \mbox{ MHz} \\ 01 - 125 \mbox{ MHz} \leq f_{VCO1\_0} < 150 \mbox{ MHz} \\ 10 - 150 \mbox{ MHz} \leq f_{VCO1\_0} < 175 \mbox{ MHz} \\ 11 - f_{VCO1\_0} \geq 175 \mbox{ MHz} \end{array}$ |  |  |  |  |  |
| 1Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:0                | PLL1_1N [11:4] | 00.4h                  |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 106                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:4                | PLL1_1N [3:0]  | 004h                   |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| IDn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3:0                | PLL1_1R [8:5]  | 000h                   |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 1Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:3                | PLL1_1R[4:0]   | 0000                   | PLL1_1 <sup>(5)</sup> : 30-bit multiplier/divider v<br>(for more information see the PLL M                                                                             | alue for frequency f <sub>VCO1_1</sub><br>//ultiplier/Divider Definition).                                                                                                                                                       |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2:0                | PLL1_1Q [5:3]  | - 10h                  |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
| 1Fh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7:5                | PLL1_1Q [2:0]  | TON                    |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4:2                | PLL1_1P [2:0]  | 010b                   |                                                                                                                                                                        |                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1:0                | VCO1_1_RANGE   | 00b                    | $f_{VCO1_1}$ range selection:                                                                                                                                          | $\begin{array}{l} 00 - f_{VCO1\_1} < 125 \mbox{ MHz} \\ 01 - 125 \mbox{ MHz} \leq f_{VCO1\_1} < 150 \mbox{ MHz} \\ 10 - 150 \mbox{ MHz} \leq f_{VCO1\_1} < 175 \mbox{ MHz} \\ 11 - f_{VCO1\_1} \geq 175 \mbox{ MHz} \end{array}$ |  |  |  |  |  |

## Table 12. PLL1 Configuration Register (continued)

(5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The CDCE913 device is an easy-to-use high-performance, programmable CMOS clock synthesizer. it can be used as a crystal buffer, clock synthesizer with separate output supply pin. The CDCE913 features an on-chip loop filter and Spread-spectrum modulation. Programming can be done through SPI, pin-mode, or using on-chip EEPROM. This section shows some examples of using CDCE913 in various applications.

## 9.2 Typical Application

Figure 14 shows the use of the CDCEL913 in an audio/video application using a 1.8-V single supply.



### Figure 14. Single-Chip Solution Using CDCE913 for Generating Audio/Video Frequencies

## 9.2.1 Design Requirements

CDCE913 supports spread spectrum clocking (SSC) with multiple control parameters:

- Modulation amount (%)
- Modulation frequency (>20 kHz)
- Modulation shape (triangular, hershey, and others)
- Center spread / down spread (± or –)



## **Typical Application (continued)**



Figure 15. Modulation Frequency (fm) and Modulation Amount



Figure 16. Spread Spectrum Modulation Shapes

### 9.2.2 Detailed Design Procedure

## 9.2.2.1 Spread Spectrum Clock (SSC)

Spread Spectrum modulation is a method to spread emitted energy over a larger bandwidth. In clocking, spread spectrum can reduce Electromagnetic Interference (EMI) by reducing the level of emission from clock distribution network.

TEXAS INSTRUMENTS

www.ti.com

## **Typical Application (continued)**



CDCS502 with a 25-MHz Crystal, FS = 1, Fout = 100 MHz, and 0%,  $\pm$ 0.5,  $\pm$ 1%, and  $\pm$ 2% SSC

Figure 17. Comparison Between Typical Clock Power Spectrum and Spread-Spectrum Clock

## 9.2.2.2 PLL Frequency Planning

At a given input frequency ( $f_{IN}$ ), the output frequency ( $f_{OUT}$ ) of the CDCE913/CDCEL913 can be calculated:

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{\text{Pdiv}} \times \frac{\text{N}}{\text{M}}$$

where

٠

M (1 to 511) and N (1 to 4095) are the multiplier/divide values of the PLL; Pdiv (1 to 127) is the output divider.

The target VCO frequency ( $f_{VCO}$ ) of each PLL can be calculated:

$$f_{\rm VCO} = f_{\rm IN} \times \frac{\rm N}{\rm M}$$

(2)

(1)

The PLL internally operates as fractional divider and needs the following multiplier/divider settings:

- N
- $P = 4 int(log_2N/M; if P < 0 then P = 0$
- Q = int(N'/M)
- R = N' M × Q

where

 $N' = N \times 2^{P}$  $N \ge M;$ 



## **Typical Application (continued)**

```
80 MHz \leq f_{VCO} \leq 230 MHz
16 \leq Q \leq 63
0 \leq P \leq 4
0 \leq R \leq 51
```

## Example:

| for $f_{IN} = 27$ MHz; M = 1; N = 4; Pdiv = 2             | for $f_{IN} = 27$ MHz; M = 2; N = 11; Pdiv = 2              |
|-----------------------------------------------------------|-------------------------------------------------------------|
| $\rightarrow$ f <sub>OUT</sub> = 54 MHz                   | $\rightarrow$ f <sub>OUT</sub> = 74.25 MHz                  |
| $\rightarrow$ f <sub>VCO</sub> = 108 MHz                  | $\rightarrow$ f <sub>VCO</sub> = 148.50 MHz                 |
| $\rightarrow$ P = 4 - int(log <sub>2</sub> 4) = 4 - 2 = 2 | $\rightarrow$ P = 4 - int(log <sub>2</sub> 5.5) = 4 - 2 = 2 |
| $\rightarrow$ N' = 4 × 2 <sup>2</sup> = 16                | $\rightarrow$ N' = 11 x 2 <sup>2</sup> = 44                 |
| $\rightarrow$ Q = int(16) = 16                            | $\rightarrow$ Q = int(22) = 22                              |
| $\rightarrow$ R = 16 - 16 = 0                             | $\rightarrow R = 44 - 44 = 0$                               |
|                                                           |                                                             |

The values for P, Q, R, and N' are automatically calculated when using TI Pro-Clock<sup>™</sup> software.

## 9.2.2.3 Crystal Oscillator Start-up

When the CDCE913/CDCEL913 is used as a crystal buffer, crystal oscillator start-up dominates the start-up time compared to the internal PLL lock time. The following diagram shows the oscillator start-up sequence for a 27-MHz crystal input with an 8-pF load. The start-up time for the crystal is in the order of approximately 250 µs compared to approximately 10 µs of lock time. In general, lock time will be an order of magnitude less compared to the crystal start-up time.





NSTRUMENTS

**Fexas** 

## **Typical Application (continued)**

## 9.2.2.4 Frequency Adjustment with Crystal Oscillator Pulling

The frequency for the CDCE913/CDCEL913 is adjusted for media and other applications with the VCXO control input  $V_{Ctrl}$ . If a PWM modulated signal is used as a control signal for the VCXO, an external filter is needed.



#### Figure 19. Frequency Adjustment Using PWM Input to the VCXO Control

#### 9.2.2.5 Unused Inputs/Outputs

If VCXO pulling functionality is not required,  $V_{Ctrl}$  should be left floating. All other unused inputs should be set to GND. Unused outputs should be left floating.

If one output block is not used, TI recommends disabling it. However, TI always recommends providing the supply for the second output block even if it is disabled.

#### 9.2.2.6 Switching Between XO and VCXO Mode

When the CDCE(L)913 is in crystal oscillator or in VCXO configuration, the internal capacitors require different internal capacitance. The following steps are recommended to switch to VCXO mode when the configuration for the on-chip capacitor is still set for XO mode. To center the output frequency to 0 ppm:

- 1. While in XO mode, put Vctrl = Vdd/2
- 2. Switch from X0 mode to VCXO mode
- 3. Program the internal capacitors in order to obtain 0 ppm at the output.

### 9.2.3 Application Curves

Figure 20, Figure 21, Figure 22, and Figure 23 show CDCE913 measurements with the SSC feature enabled. Device Configuration: 27-MHz input, 27-MHz output.





## **Typical Application (continued)**





## **10** Power Supply Recommendations

There is no restriction on the power-up sequence. In case the  $V_{DDOUT}$  is applied first, TI recommends grounding  $V_{DD}$ . In case the  $V_{DDOUT}$  is powered while  $V_{DD}$  is floating, there is a risk of high current flowing on the  $V_{DDOUT}$ .

The device has a power-up control that is connected to the 1.8-V supply. This will keep the whole device disabled until the 1.8-V supply reaches a sufficient voltage level. Then the device switches on all internal components, including the outputs. If there is a 3.3-V  $V_{DDOUT}$  available before the 1.8-V, the outputs stay disabled until the 1.8-V supply reaches a certain level.

## 11 Layout

## 11.1 Layout Guidelines

When the CDCE913 is used as a crystal buffer, any parasitics across the crystal affects the pulling range of the VCXO. Therefore, take care placing the crystal units on the board. Crystals must be placed as close to the device as possible, ensuring that the routing lines from the crystal terminals to XIN and XOUT have the same length.

If possible, cut out both ground plane and power plane under the area where the crystal and the routing to the device are placed. In this area, always avoid routing any other signal line, as it could be a source of noise coupling.

Additional discrete capacitors can be required to meet the load capacitance specification of certain crystal. For example, a 10.7-pF load capacitor is not fully programmable on the chip, because the internal capacitor can range from 0 pF to 20 pF with steps of 1 pF. The 0.7-pF capacitor therefore can be discretely added on top of an internal 10-pF capacitor.

To minimize the inductive influence of the trace, TI recommends placing this small capacitor as close to the device as possible and symmetrically with respect to XIN and XOUT.

Figure 24 shows a conceptual layout detailing recommended placement of power supply bypass capacitors. For component side mounting, use 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.



## 11.2 Layout Example



## Figure 24. Annotated Layout

TEXAS INSTRUMENTS

www.ti.com

## 12 Device and Documentation Support

## 12.1 Documentation Support

## 12.1.1 Related Documentation

For related documentation, see the following:

VCXO Application Guideline for CDCE(L)9xx Family (SCAA085)

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |
|----------|----------------|--------------|------------------------|---------------------|------------------------|--|
| CDCE913  | Click here     | Click here   | Click here             | Click here          | Click here             |  |
| CDCEL913 | Click here     | Click here   | Click here             | Click here          | Click here             |  |

### Table 13. Related Links

## 12.4 Trademarks

DaVinci, OMAP, Pro-Clock are trademarks of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc. Ethernet is a trademark of Xerox Corporation.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CDCE913PW        | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CDCE913        | Samples |
| CDCE913PWG4      | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CDCE913        | Samples |
| CDCE913PWR       | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CDCE913        | Samples |
| CDCE913PWRG4     | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CDCE913        | Samples |
| CDCEL913PW       | ACTIVE | TSSOP        | PW      | 14   | 90      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CKEL913        | Samples |
| CDCEL913PWR      | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CKEL913        | Samples |
| CDCEL913PWRG4    | ACTIVE | TSSOP        | PW      | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | CKEL913        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCE913, CDCEL913 :

Automotive: CDCE913-Q1, CDCEL913-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *Al | dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----|------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|     | Device                 | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|     | CDCE913PWR             | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
|     | CDCEL913PWR            | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Oct-2016



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCE913PWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| CDCEL913PWR | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated