

# SRDA05-4 and SRDA12-4

### RailClamp<sup>®</sup> Low Capacitance TVS Array

### **PROTECTION PRODUCTS**

### Description

RailClamp® TVS arrays are low capacitance ESD protection devices designed to protect sensitive components from overvoltage caused by electrostatic discharge (ESD), electrical fast transients (EFT), and lightning surge. It offers desirable characteristics for board level protection including fast response time, low operating and clamping voltage, and no device degradation.

The unique design incorporates surge rated, low capacitance steering diodes and a TVS diode in a single package. During transient conditions, the steering diodes direct the transient current to ground via the internal low voltage TVS. The TVS clamps the transient voltage to a safe level. The low capacitance array configuration allows the user to protect up to four data lines. The SRDA05-4 may be used to protect lines operating up to 5 volts while the SRDA12-4 may be used on lines operating up to 12 volts.

These devices are in an 8-pin SOIC package. It measures 3.9 x 4.9mm. The high surge capability means it can be used in high threat environments in applications such as CO/CPE equipment, telecommunication lines, and video lines.

#### **Features**

- Transient protection for high-speed data lines to
  - IEC 61000-4-2 (ESD) ±15kV (air), ±8kV (contact)
    - EC 61000-4-4 (EFT) 40A (5/50ns)
  - IEC 61000-4-5 (Lightning) 20-25A (8/20μs)
- Array of surge rated diodes with internal TVS diode
- Protects four I/O lines
- Low capacitance (<15pF)
- Low operating voltage: 5V or 12V
- Low clamping voltage
- Solid-state technology

#### **Mechanical Characteristics**

- JEDEC SOIC-8 Package
- Pb-Free, Halogen Free, RoHS/WEEE Compliant
- Lead Finish: Matte Sn
- Marking : Marking Code
- Packaging : Tape and Reel

#### Applications

- T1/E1 secondary IC Side Protection
- T3/E3 secondary IC Side Protection
- Analog Video Protection
- Microcontroller Input Protection
- Base stations
- I<sup>2</sup>C Bus Protection

#### **Circuit Diagram**



### **Schematic and Pin Configuration**



www.semtech.com

# **Absolute Maximum Ratings**

| Rating                                           | Symbol           | Value         | Units |
|--------------------------------------------------|------------------|---------------|-------|
| Peak Pulse Power (tp = $8/20\mu$ s)              | P <sub>PK</sub>  | 500           | W     |
| Peak Forward Voltage ( $I_F = 1A$ , tp = 8/20µs) | V <sub>pp</sub>  | 1.5           | V     |
| Lead Soldering Temperature                       | TL               | 260 (10 sec.) | °C    |
| Operating Temperature                            | T <sub>op</sub>  | -40 to +85    | °C    |
| Storage Temperature                              | T <sub>stg</sub> | -55 to +150   | °C    |

# **Electrical Characteristics (T=25°C unless otherwise specified)**

| SRDA05-4                  |                  |                        |                       |      |      |      |       |
|---------------------------|------------------|------------------------|-----------------------|------|------|------|-------|
| Parameter                 | Symbol           | Conditions             |                       | Min. | Тур. | Max. | Units |
| Reverse Stand-Off Voltage | V <sub>RWM</sub> |                        |                       |      |      | 5    | V     |
| Reverse Breakdown Voltage | V <sub>BR</sub>  | I <sub>t</sub> =1 mA   |                       | 6    |      |      | V     |
| Reverse Leakage Current   | I <sub>R</sub>   | V <sub>RWM</sub> = 5V  |                       |      |      | 10   | μA    |
| Clamping Voltage          | V <sub>c</sub>   | $t_p = 8/20 \mu s$     | $I_{pp} = 1A$         |      |      | 9.8  | V     |
|                           |                  |                        | I <sub>pp</sub> = 10A |      |      | 12   |       |
|                           |                  |                        | I <sub>pp</sub> = 25A |      |      | 20   |       |
| Peak Pulse Current        | I <sub>PP</sub>  | $t_p = 8/20 \mu s$     |                       |      |      | 25   | A     |
| Junction Capacitance      | C <sub>J</sub>   | $V_{R} = 0V, f = 1MHz$ | I/O to GND            |      | 8    | 15   | рF    |
|                           |                  |                        | I/O to I/O            |      | 4    |      |       |

| SRDA12-4                  |                  |                         |                       |      |      |      |       |
|---------------------------|------------------|-------------------------|-----------------------|------|------|------|-------|
| Parameter                 | Symbol           | Conditions              |                       | Min. | Тур. | Max. | Units |
| Reverse Stand-Off Voltage | V <sub>RWM</sub> |                         |                       |      |      | 12   | V     |
| Reverse Breakdown Voltage | V <sub>BR</sub>  | I <sub>t</sub> =1 mA    |                       | 13.3 |      |      | V     |
| Reverse Leakage Current   | I <sub>R</sub>   | V <sub>RWM</sub> = 12V  |                       |      |      | 1    | μA    |
| Clamping Voltage          | V <sub>c</sub>   | $t_p = 8/20 \mu s$      | $I_{pp} = 1A$         |      |      | 17   | V     |
|                           |                  |                         | I <sub>pp</sub> = 10A |      |      | 20   |       |
|                           |                  |                         | I <sub>pp</sub> = 20A |      |      | 25   |       |
| Peak Pulse Current        | I <sub>PP</sub>  | t <sub>p</sub> = 8/20μs |                       |      |      | 20   | А     |
| Junction Capacitance      | C,               | $V_{R} = 0V, f = 1MHz$  | I/O to GND            |      | 8    | 15   | - pF  |
|                           |                  |                         | I/O to I/O            |      | 4    |      |       |

## **Typical Characteristics**

#### Non-Repetitive Peak Pulse Power vs. Pulse Time



#### **Pulse Waveform**



Variation of Capacitance vs. Reverse Voltage





#### **Clamping Voltage vs. Peak Pulse Current**







## **Application Information**

#### Device Connection Options for Protection of Four High-Speed Lines

The SRDA TVS is designed to protect four data lines from transient over voltages by clamping them to a fixed reference. When the voltage on the protected line exceeds the reference voltage (plus  $V_F$ ) the steering diodes are forward biased, conducting the transient current away from the sensitive circuitry. Data lines are connected at Pins 1, 4, 6 and 7. The negative reference is connected at Pins 5 and 8. These pins should be connected directly to a ground plane on the board for best results. The path length is kept as short as possible to minimize parasitic inductance.

The positive reference is connected at pins 2 and 3. The options for connecting the positive reference are as follows:

- To protect data lines and the power line, connect pins 2 & 3 directly to the positive supply rail (V<sub>cc</sub>). In this configuration the data lines are referenced to the supply voltage. The internal TVS prevents overvoltage on the supply rail.
- 2. The SRDA can be isolated from the power supply by adding a series resistor between Pins 2 and 3 and  $V_{cc}$ . A value of  $10k\Omega$  is recommended. The internal TVS and steering diodes remain biased, providing the advantage of lower capacitance.
- 3. In applications where no positive supply reference is available, or complete supply isolation is desired, the internal TVS may be used as the reference. In this case, pins 2 and 3 are not connected. The steering diodes will begin to conduct when the voltage on the protected line exceeds the working voltage of the TVS (plus one  $V_F$  drop).

#### **ESD Protection With RailClamps**

RailClamps are optimized for ESD protection using the rail-to-rail topology. Along with good board layout, these devices virtually eliminate the disadvantages of using discrete components to implement this topology. Consider the situation shown in Figure 1 where discrete diodes or diode arrays are configured for rail-to rail protection on a high speed line. During positive duration ESD events, the top diode will be forward biased when the voltage on the protected line exceeds the reference voltage plus the  $V_F$  drop of the diode. For negative events, the bottom diode will be biased.









#### Data Line Protection Using Internal TVS as Reference



## **Application Information**

When the voltage exceeds the  $V_{P}$  at first approximation, the clamping voltage due to the characteristics of the protection diodes is given by:

 $V_{c} = V_{cc} + V_{F}$  (for positive duration pulses)  $V_{c} = -V_{F}$  (for negative duration pulses)

However, for fast rise time transient events, the effects of parasitic inductance must also be considered as shown in Figure 2. Therefore, the actual clamping voltage seen by the protected circuit will be:

 $V_{c} = V_{cc} + V_{F} + L_{P}di_{ESD}/dt$  (for positive duration pulses)  $V_{c} = -V_{F} - L_{G}di_{ESD}/dt$  (for negative duration pulses)

ESD current reaches a peak amplitude of 30A in 1ns for a level 4 ESD contact discharge per IEC 61000-4-2. Therefore, the voltage overshoot due to 1nH of series inductance is:

 $V = L_p di_{ESD} / dt = 1X10^{-9} (30 / 1X10^{-9}) = 30V$ 

Example:

Consider a  $V_{cc}$  = 5V, a typical  $V_F$  of 30V (at 30A) for the steering diode and a series trace inductance of 10nH. The clamping voltage seen by the protected IC for a positive 8kV (30A) ESD pulse will be:

 $V_c = 5V + 30V + (10nH X 30V/nH) = 335V$ 

This does not take into account that the ESD current is directed into the supply rail, potentially damaging any components that are attached to that rail. Also note the high  $V_F$  of the discrete diode. It is not uncommon for the  $V_F$  of discrete diodes to exceed the damage threshold of the protected IC. This is due to the relatively small junction area of typical discrete components. It is also possible that the power dissipation capability of the discrete diode will be exceeded, thus destroying the device. The RailClamp is designed to overcome the inherent disadvantages of using discrete signal diodes for ESD suppression. The RailClamp's integrated TVS helps to mitigate the effects of parasitic inductance in the power supply connection. During an ESD event, the current will be directed through the integrated TVS to ground.









# **Application Information**

The total clamping voltage seen by the protected IC due to this path will be:

 $V_{c} = V_{F}(RailClamp) + V_{TVS}$ 

This is given in the datasheet as the rated clamping voltage of the device. For an SRDA05-4 the typical clamping voltage is <16V at  $I_{pp}$ =30A. The diodes internal to the RailClamp are low capacitance, fast switching devices that are rated to handle high transient currents and maintain excellent forward voltage characteristics. Using the RailClamp does not negate the need for good board layout. All other inductive paths must be considered. The connection between the positive supply and the SRDA and from the ground plane to the SRDA must be kept as short as possible. The path between the

SRDA and the protected line must also be minimized. The protected lines should be routed directly to the SRDA. Placement of the SRDA on the PC board is also critical for effective ESD protection. The device should be placed as close as possible to the input connector. The reason for this is twofold. First, inductance resists change in current flow. If a significant inductance exists between the connector and the TVS, the ESD current will be directed elsewhere (lower resistance path) in the system. Second, the effects of radiated emissions and transient coupling can cause upset to other areas of the board even if there is no direct path to the connector. By placing the TVS close to the connector, it will divert the ESD current immediately and absorb the ESD energy before it can be coupled into nearby traces.

## **Typical Application**





SRDA05-4 and SRDA12-4 Final Datasheet Rev 7.1 11/20/2018 www.semtech.com

### **Outline Drawing - SO-8**



### Land Pattern - SO-8



Rev 7.1

# **Marking Code**



Notes:

YYWW = Date Code

XXXXX = Country of Assembly

# **Tape and Reel Specification**



### **Ordering Information**

| Part Number  | Qty per Reel | Reel Size |
|--------------|--------------|-----------|
| SRDA05-4.TLT | 3000         | 13 Inch   |
| SRDA12-4.TLT | 3000         | 13 Inch   |



#### **Important Notice**

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved.

© Semtech 2017

#### **Contact Information**

Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com