

🕳 Sample &

🖥 Buy







ZHCSEP2A-NOVEMBER 2015-REVISED NOVEMBER 2015

#### TPS7A88 双路 1A 低噪声 (3.8 µV<sub>RMS</sub>) LDO 稳压器

Technical

Documents

#### 特性 1

- 两个独立的 LDO 通道
- 低输出噪声: < 3.8µV<sub>RMS</sub> (10Hz-100kHz)
- 低压降: 1A 电流时为 200mV (最大值)
- 宽输入电压范围: 1.4V 至 6.5V
- 宽输出电压范围: 0.8V 至 5.0V
- 高电源纹波抑制:
- 直流时为 75dB
- 100kHz 时为 40dB
- 1MHz 时为 40dB
- 整个线路、负载和温度范围内的精度达 1.0%
- 出色的负载瞬态响应
- 可调节的启动浪涌控制
- 可选软启动充电电流
- 独立开漏电源正常 (PG) 输出
- 与 10µF 或更大的陶瓷输出电容一起工作时保持稳 定
- 4mm × 4mm 20 引脚超薄型四方扁平无引线 (WQFN) 封装
- 2 应用
- 高速模拟电路:
  - 压控振荡器 (VCO)、模数转换器 (ADC)、数模 转换器 (DAC) 以及低压差分信令 (LVDS)
- 成像: 互补金属氧化物半导体 (CMOS) 传感器,视 频专用集成电路 (ASIC)
- 测试和测量 .
- 仪器仪表、医疗和音频
- 数字负载:串化解串器 (SerDes),现场可编程栅极 阵列 (FPGA), DSP™

### 典型应用图





### **鬼**併信自(1)

|         | 命件恒心等     |                 |
|---------|-----------|-----------------|
| 器件型号    | 封装        | 封装尺寸(标称值)       |
| TPS7A88 | WQFN (20) | 4.00mm x 4.00mm |
|         |           |                 |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

3 说明

Tools &

Software

TPS7A88 是一款双路、低噪声 (3.8 µV<sub>RMS</sub>)、低压降 (LDO) 稳压器,每通道具有 1A 的拉电流能力,其最高 压降仅为 200mV。

Support &

Community

20

TPS7A88 提供两个独立的 LDO, 极具灵活性, 解决方 案尺寸要比两个单通道 LDO 小 50% 左右。每个输出 可通过外部电阻在 0.8V 至 5.0V 范围内进行调节。 TPS7A88 的宽输入电压范围支持其在 1.4V 至 6.5V 范 围内的电压下工作。

**TPS7A88** 的输出电压精度(整个线路、负载和温度范 围内)达1%,并且可通过软启动功能减少涌入电流, 因此非常适合为敏感类模拟低压器件 [例如,压控振荡 器 (VCO)、模数转换器 (ADC)、数模转换器 (DAC)、 高端处理器和现场可编程门阵列 (FPGA)] 供电。

TPS7A88 旨在为噪声敏感类组件供电,广泛适用于高 速通信、视频、医疗或测试和测量等 应用。此器件具 有 4 μV<sub>RMS</sub> 的超低输出噪声和宽带电源抑制比 (PSRR)

(1MHz 时为 40dB),最大限度减少了相位噪声和时 钟抖动。这些 特性 最大限度提升了计时器件、ADC 和 DAC 的性能。



TEXAS INSTRUMENTS

www.ti.com.cn

## 目录

| 1 | 特性   | 1                                  |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description 13               |
|   | 7.1  | Overview 13                        |
|   | 7.2  | Functional Block Diagram 13        |
|   | 7.3  | Feature Description 14             |
|   | 7.4  | Device Functional Modes 16         |
|   |      |                                    |

| 8  | App  | lication and Implementation 17 |
|----|------|--------------------------------|
|    | 8.1  | Application Information 17     |
|    | 8.2  | Typical Application 22         |
|    | 8.3  | Do's and Don'ts                |
| 9  | Pow  | er Supply Recommendations      |
| 10 | Laye | out                            |
|    | 10.1 | Layout Guidelines 24           |
|    | 10.2 | Layout Example 25              |
| 11 | 器件   | 和文档支持 26                       |
|    | 11.1 | 器件支持 26                        |
|    | 11.2 | 文档支持                           |
|    | 11.3 | 社区资源                           |
|    | 11.4 | 商标27                           |
|    | 11.5 | 静电放电警告27                       |
|    | 11.6 | Glossary                       |
| 12 | 机械   | 、封装和可订购信息                      |
|    |      |                                |

## 4 修订历史记录

## Changes from Original (November 2015) to Revision A

• 已发布为"量产数据"......1

Page



## 5 Pin Configuration and Functions



### **Pin Functions**

| PIN          |        |     |                                                                                                                                                          |  |  |
|--------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME NO. I/O |        | I/O | DESCRIPTION                                                                                                                                              |  |  |
| EN1          | 20     |     | Enable pin for each channel. These pins turn the regulator on and off. If $V_{ENx}^{(1)} \ge V_{H(ENx)}$ , the regulator is enabled.                     |  |  |
| EN2          | 6      | 1   | If $V_{ENx} \leq V_{IL(ENx)}$ , the regulator is disabled. The ENx pin must be connected to INx if the enable function is not used.                      |  |  |
| FB1          | 16     |     | Feedback pin for each channel. These pins are the inputs to the control loop error amplifier and are used to set                                         |  |  |
| FB2          | 10     |     | the output voltage of the device.                                                                                                                        |  |  |
| GND          | 3, 13  | _   | Device GND. Connect both pins to the device thermal pad.                                                                                                 |  |  |
| IN1          | 1, 2   |     | Input pin for LDO1. A 10 $\mu$ F or greater input capacitor is required to assure robust operation.                                                      |  |  |
| IN2          | 4, 5   |     | Input pin for LDO2. A 10 $\mu\text{F}$ or greater input capacitor is required to assure robust operation.                                                |  |  |
| NR/SS1       | 19     |     | Noise reduction pin for each channel. Connect these pins to an external capacitor to bypass the noise generated                                          |  |  |
| NR/SS2       | 7      | _   | by the internal band-gap reference. The capacitor reduces the output RMS noise to very low levels and sets the output ramp rate to limit inrush current. |  |  |
| OUT1         | 14, 15 | 0   | Regulated output 1. A 10 $\mu$ F or greater capacitor must be connected from this pin to GND to assure stability.                                        |  |  |
| OUT2         | 11, 12 | 0   | Regulated output 2. A 10 $\mu$ F or greater capacitor must be connected from this pin to GND to assure stability.                                        |  |  |
| PG1          | 17     | 0   | Open-drain power-good indicator pins for the LDO1 and LDO2 output voltages. A 10-k $\Omega$ to 100-k $\Omega$ external pullup                            |  |  |
| PG2          | 9      | 0   | resistor is required. These pins can be left floating or connected to GND if not used.                                                                   |  |  |
| SS_CTRL1     | 18     |     | Soft-start control pin for each channel. Connect these pins either to GND or INx to allow normal or fast charging of                                     |  |  |
| SS_CTRL2     | 8      |     | the NR/SSx capacitor. If a C <sub>NR/SSx</sub> capacitor is not used, SS_CTRLx must be connected to GND to avoid output overshoot.                       |  |  |
| Thermal pad  |        | _   | Connect the thermal pad to the printed circuit board (PCB) ground plane.                                                                                 |  |  |

(1) Lowercase x indicates that the specification under consideration applies to both channel 1 and channel 2, one channel at a time.

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating junction temperature range and all voltages with respect to GND (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                        | MIN     | MAX                   | UNIT |
|---------------------------------------|--------------------------------------------------------|---------|-----------------------|------|
|                                       | INx, PGx, ENx <sup>(2)</sup>                           | -0.3    | 7.0                   |      |
|                                       | INx, PGx, ENx (5% duty cycle, pulse duration = 200 µs) | -0.3    | 7.5                   |      |
| Voltage                               | OUTx                                                   | -0.3    | $V_{INx} + 0.3^{(3)}$ | V    |
|                                       | SS_CTRLx                                               | -0.3    | $V_{INx} + 0.3^{(3)}$ |      |
|                                       | NR/SSx, FBx <sup>(2)</sup>                             | -0.3    | 3.6                   |      |
| Common and                            | OUTx <sup>(2)</sup>                                    | Interna | ally limited          | А    |
| Current                               | PGx (sink current into device) <sup>(2)</sup>          |         | 5                     | mA   |
| Operating junction temperature, T     | J                                                      | -55     | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> |                                                        | -55     | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(3) The absolute maximum rating is  $V_{INx}$  + 0.3 V or 7.0 V, whichever is smaller.

## 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                     |                              | MIN | MAX | UNIT |
|---------------------|------------------------------|-----|-----|------|
| V <sub>INx</sub>    | Input supply voltage range   | 1.4 | 6.5 | V    |
| V <sub>OUTx</sub>   | Output voltage range         | 0.8 | 5.0 | V    |
| I <sub>OUTx</sub>   | Output current               | 0   | 1   | A    |
| C <sub>INx</sub>    | Input capacitor, each input  | 10  |     | μF   |
| C <sub>OUTx</sub>   | Output capacitor             | 10  |     | μF   |
| C <sub>NR/SSx</sub> | Noise-reduction capacitor    |     | 1   | μF   |
| R <sub>PG</sub>     | Power-good pullup resistance | 10  | 100 | kΩ   |
| TJ                  | Junction temperature range   | -40 | 125 | °C   |

### 6.4 Thermal Information

|                       |                                              | TPS7A88    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTJ (WQFN) | UNIT |
|                       |                                              | 20 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 33         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 26.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.0        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 8.0        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.4        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Lowercase x indicates that the specification under consideration applies to both channel 1 and channel 2, one channel at a time.

### 6.5 Electrical Characteristics

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{INx} = 1.4$  V,  $V_{OUTx(TARGET)} = 0.8$  V,  $I_{OUTx} = 50$  mA,  $V_{ENx} = 1.4$  V,  $C_{OUTx} = 10 \ \mu$ F,  $C_{NR/SSx} = 0$  nF,  $C_{FFx} = 0$  nF, SS\_CTRLx = GND, PGx pin pulled up to  $V_{INx}$  with 100 k $\Omega$ , and for each channel (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 

|                                 | PARAMETER                                         | TEST CONDITIONS                                                                                                                                                                                          | MIN        | TYP   | MAX        | UNIT              |
|---------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------------|-------------------|
| V <sub>INx</sub> <sup>(1)</sup> | Input supply voltage range                        |                                                                                                                                                                                                          | 1.4        |       | 6.5        | V                 |
| V <sub>REF</sub>                | Reference voltage                                 |                                                                                                                                                                                                          |            | 0.8   |            | V                 |
| V <sub>UVLO</sub>               | Input supply UVLO                                 | V <sub>INx</sub> rising                                                                                                                                                                                  |            | 1.31  | 1.39       | V                 |
| V <sub>HYS</sub>                | V <sub>UVLO</sub>                                 |                                                                                                                                                                                                          |            | 290   |            | mV                |
|                                 | Output voltage range                              |                                                                                                                                                                                                          | 0.8 - 1.0% |       | 5.0 + 1.0% | V                 |
| V <sub>OUTx</sub>               | Output voltage accuracy <sup>(2)(3)</sup>         | $0.8 \text{ V} \le \text{V}_{\text{OUTx}} \le 5 \text{ V}, 5 \text{ mA} \le \text{I}_{\text{OUTx}} \le 1 \text{ A}$                                                                                      | -1.0%      |       | 1.0%       |                   |
| $\Delta V_{OUTx(\Delta VINx)}$  | Line regulation                                   | $I_{OUTx}$ = 5 mA, 1.4 V ≤ $V_{INx}$ ≤ 6.5 V                                                                                                                                                             |            | 0.003 |            | %/V               |
| ΔV <sub>OUTx(ΔIOUTx)</sub>      | Load regulation                                   | $5 \text{ mA} \le I_{\text{OUTx}} \le 1 \text{ A}$                                                                                                                                                       |            | 0.03  |            | %/A               |
| V <sub>DO</sub>                 | Dropout voltage                                   | $V_{INx} \ge 1.4 \text{ V}, 0.8 \text{ V} \le V_{OUTx} \le 5.0 \text{ V},$<br>$I_{OUTx} = 1 \text{ A}, V_{FBx} = 0.8 \text{ V} - 3\%$                                                                    |            |       | 200        | mV                |
| I <sub>LIM</sub>                | Output current limit                              | $V_{OUTx}$ forced at 0.9 × $V_{OUTx(TARGET)}$ ,<br>$V_{INx} = V_{OUTx(TARGET)}$ + 300 mV                                                                                                                 | 1.5        | 1.7   | 1.9        | А                 |
| 1                               | GND pin current                                   | Both channels enabled, per channel, $V_{INx} = 6.5 \text{ V}, I_{OUTx} = 5 \text{ mA}$                                                                                                                   |            | 2.1   | 3.5        | mA                |
| GND                             |                                                   | Both channels enabled, per channel, $V_{INx} = 1.4 \text{ V}, I_{OUTx} = 1 \text{ A}$                                                                                                                    |            |       | 4          | IIIA              |
| I <sub>SDN</sub>                | Shutdown GND pin current                          | Both channels shutdown, per channel, PGx = (open), $V_{INx} = 6.5 \text{ V}, V_{ENx} = 0.5 \text{ V}$                                                                                                    |            | 0.1   | 15         | μA                |
| I <sub>ENx</sub>                | ENx pin current                                   | $V_{INx} = 6.5 \text{ V}, 0 \text{ V} \le V_{ENx} \le 6.5 \text{ V}$                                                                                                                                     | -0.2       |       | 0.2        | μA                |
| V <sub>IL(ENx)</sub>            | ENx pin low-level input voltage (device disabled) |                                                                                                                                                                                                          | 0          |       | 0.4        | V                 |
| V <sub>IH(ENx)</sub>            | ENx pin high-level input voltage (device enabled) |                                                                                                                                                                                                          | 1.1        |       | 6.5        | V                 |
| I <sub>SS_CTRLx</sub>           | SS_CTRLx pin current                              | $V_{INx} = 6.5 \text{ V}, 0 \text{ V} \le V_{SS\_CTRLx} \le 6.5 \text{ V}$                                                                                                                               | -0.2       |       | 0.2        | μA                |
| V <sub>IT(PGx)</sub>            | PGx pin threshold                                 | For PGx transitioning low with falling V_{OUTx}, expressed as a percentage of V_{OUTx(TARGET)}                                                                                                           | 82%        | 88.9% | 93%        |                   |
| V <sub>hys(PGx)</sub>           | PGx pin hysteresis                                | For PGx transitioning high with rising V <sub>OUTx</sub> , expressed as a percentage of V <sub>OUTx(TARGET)</sub>                                                                                        |            | 1%    |            |                   |
| V <sub>OL(PGx)</sub>            | PGx pin low-level output voltage                  | $V_{OUTx} < V_{IT(PGx)}$ , $I_{PGx} = -1$ mA (current into device)                                                                                                                                       |            |       | 0.4        | V                 |
| I <sub>lkg(PGx)</sub>           | PGx pin leakage current                           | $V_{OUTx} > V_{IT(PGx)}, V_{PGx} = 6.5 V$                                                                                                                                                                |            |       | 1          | μΑ                |
| NR/SSx                          | NR/SSx pin charging current                       | $V_{NR/SSx} = GND, 1.4 V \le V_{INx} \le 6.5 V,$<br>$V_{SS\_CTRLx} = GND$                                                                                                                                | 4.0        | 6.2   | 9.0        | μA                |
|                                 |                                                   | $V_{\text{NR/SSx}} = \text{GND}, \ 1.4 \ \text{V} \leq V_{\text{INx}} \leq 6.5 \ \text{V}, \ V_{\text{SS}\_\text{CTRLx}} = V_{\text{INx}}$                                                               | 65         | 100   | 150        |                   |
| FBx                             | FBx pin leakage current                           | V <sub>INx</sub> = 6.5 V, V <sub>FBx</sub> = 0.8 V                                                                                                                                                       | -100       |       | 100        | nA                |
| PSRR                            | Power-supply ripple rejection                     | f = 500 kHz, $V_{INx}$ = 3.8 V, $V_{OUTx}$ = 3.3 V,<br>$I_{OUTx}$ = 750 mA, $C_{NR/SSx}$ = 10 nF, $C_{FFx}$ = 10 nF                                                                                      |            | 40    |            | dB                |
| Vn                              | Output noise voltage                              | $ \begin{array}{l} BW = 10 \; Hz \; to \; 100 \; kHz, \; V_{INx} = 1.8 \; V, \; V_{OUTx} = 0.8 \; V, \\ I_{OUTx} = 1.0 \; A, \; C_{NR/SSx} = 1 \; \mu F, \; C_{FFx} = 100 \; nF \end{array} $            |            | 3.8   |            | μV <sub>RMS</sub> |
|                                 | Noise spectral density                            | $    f = 10 \text{ kHz},  V_{\text{INx}} = 1.8 \text{ V},  V_{\text{OUTx}} = 0.8 \text{ V}, \\    I_{\text{OUTx}} = 1.0 \text{ A},  C_{\text{NR/SSx}} = 10 \text{ nF},  C_{\text{FFx}} = 10 \text{ nF} $ |            | 11    |            | nV/√Hz            |
| R <sub>diss</sub>               | Output active discharge resistance                | V <sub>ENx</sub> = GND                                                                                                                                                                                   |            | 250   |            | Ω                 |
| т                               |                                                   | Shutdown, temperature increasing                                                                                                                                                                         |            | 160   |            | °C                |
| T <sub>sd</sub>                 | Thermal shutdown temperature                      | Reset, temperature decreasing                                                                                                                                                                            |            | 140   |            | U                 |

(1) Lowercase x indicates that the specification under consideration applies to both channel 1 and channel 2, one channel at a time.

(2) When the device is connected to external feedback resistors at the FBx pin, external resistor tolerances are not included.

(3) The device is not tested under conditions where V<sub>INx</sub> > V<sub>OUTx</sub> + 2.5 V and I<sub>OUTx</sub> = 1 A because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply on any application condition that exceeds the power dissipation limit of the package under test.

Texas Instruments

### TPS7A88 ZHCSEP2A – NOVEMBER 2015 – REVISED NOVEMBER 2015

## 6.6 Typical Characteristics





### Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## 7 Detailed Description

### 7.1 Overview

The TPS7A88 is a dual-channel, low-noise, high PSRR, low dropout (LDO) regulator capable of sourcing a 1-A load with only 200 mV of maximum dropout. The TPS7A88 can operate down to a 1.4-V input voltage and a 0.8-V output voltage. This combination of low-noise, high PSRR, and low dropout voltage makes the device an ideal LDO to power a multitude of loads from noise-sensitive communication components in high-speed communications applications to high-end microprocessors or field-programmable gate arrays (FPGAs).

As shown in the *Functional Block Diagram* section, each linear regulator features a low-noise, 0.8-V internal reference that can be filtered externally to obtain even lower output noise. The internal protection circuitry (such as the undervoltage lockout) prevents the device from turning on before the input is high enough to ensure accurate regulation. Foldback current limiting is also included that allows each output to source the rated output current when the output voltage is in regulation but reduce the allowable output current during short-circuit conditions. The internal power-good detection circuit allows users to sequence down-stream supplies and be alerted if the output voltage is below a regulation threshold.

### 7.2 Functional Block Diagram



TEXAS INSTRUMENTS

www.ti.com.cn

(1)

### 7.3 Feature Description

### 7.3.1 Independent Dual-Channel LDO

The TPS7A88 consists of two completely independent linear regulators that can be used to replace two standalone LDOs, or to provide channel isolation for the same voltage input and outputs. Regardless of the implementation, the TPS7A88 provides excellent regulation to 1% accuracy, excellent dropout voltage, and high output current. If desired, the LDOs can be cascaded to achieve even higher PSRR by connecting the output of one channel to the input of the other channel.

Both channels of the TPS7A88 have an on-board charge pump that is always running to power the error amplifier to drive the gate of the n-channel pass-FET higher than the input voltage. The integrated charge pump allows the low dropout characteristics of the device to be maintained over the entire input voltage range of 1.4 V to 6.5 V.

### 7.3.2 Output Enable

The enable pins for the TPS7A88 are both active high. The output voltage for each channel is enabled when the corresponding enable pin voltage is greater than  $V_{IH(ENx)}$  and disabled with the enable pin voltage is less than  $V_{IL(ENx)}$ . If control of the output voltage with the enable pin is not needed, then connect the enable pin to the corresponding input.

The TPS7A88 has an internal pulldown MOSFET that connects a 250- $\Omega$  resistor to ground when the device is disabled to actively discharge the output voltage.

### 7.3.3 Dropout Voltage (V<sub>DO</sub>)

Dropout voltage ( $V_{DO}$ ) is defined as the  $V_{INx} - V_{OUTx}$  voltage at the rated current ( $I_{RATED}$ ), where the main current pass-FET is fully on and in the ohmic region of operation.  $V_{DO}$  indirectly specifies a minimum input voltage above the nominal programmed output voltage at which the output voltage is expected to remain in regulation. If the input falls below the nominal output regulation, then the output follows the input.

Dropout voltage is determined by the  $R_{DS(ON)}$  of the main pass-FET. Therefore, if the LDO operates below the rated current, then the  $V_{DO}$  for that current scales accordingly. The  $R_{DS(ON)}$  for the TPS7A88 can be calculated using  $\Delta \vec{x}$  1:

$$\mathsf{R}_{\mathsf{DS}(\mathsf{ON})} = \frac{\mathsf{V}_{\mathsf{DO}}}{\mathsf{I}_{\mathsf{RATED}}}$$

## 7.3.4 Output Voltage Accuracy

Output voltage accuracy specifies minimum and maximum output voltage error, relative to the expected nominal output voltage stated as a percent. The TPS7A88 features an output voltage accuracy of 1% that includes the errors introduced by the internal reference, load regulation, and line regulation variance across the full range of rated load and line operating conditions over temperature, as specified by the *Electrical Characteristics* table. Output voltage accuracy also accounts for all variations between manufacturing lots.

### 7.3.5 Low Output Noise

Each channel of the TPS7A88 includes a low-noise reference ensuring minimal output noise in normal operation. Adding a capacitor to the NR/SSx pins provides additional filtering to the internal reference, thus reducing the total output noise. The maximum value recommended for the NR/SSx capacitor is 1  $\mu$ F. Further output noise reduction can be achieved by adding an external C<sub>FF</sub> between the SNS pin and the FBx pin.

### 7.3.6 Internal Protection Circuitry

### 7.3.6.1 Undervoltage Lockout (UVLO)

Each input of the TPS7A88 has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input droops during turn on, the UVLO has approximately 285 mV of hysteresis.



### Feature Description (接下页)

### 7.3.6.2 Internal Current Limit (I<sub>CL</sub>)

The internal current limit circuit is used to protect the LDO against transient high-load current faults or shorting events. The LDO is not designed to operate in current limit under steady-state conditions. During an overcurrent event where the output voltage is pulled 10% below the regulated output voltage, the LDO sources a constant current as specified in the *Electrical Characteristics* table. When the output voltage falls, the amount of output current is reduced to better protect the device. During a hard short-circuit event, the current is reduced to approximately 1.25 A. See 🛛 18 in the *Typical Characteristics* section for more information about the current limit foldback behavior. Note also that when a current-limit event occurs, the LDO begins to heat up because of the increase in power dissipation. The increase in heat can trigger the integrated thermal shutdown protection circuit.

### 7.3.6.3 Thermal Protection

Each LDO channel of the TPS7A88 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. Thermal shutdown occurs when the thermal junction temperature  $(T_J)$  of the main pass-FET exceeds 160°C (typical). Thermal shutdown hysteresis assures that the LDO again resets (turns on) when the temperature falls to 140°C (typical). The thermal time-constant of the semiconductor die is fairly short, and thus the output turns on and off at a high rate when thermal shutdown is reached until power dissipation is reduced. Because there are two independent thermal shutdown circuits, one channel can be in thermal shutdown when the other channel is not.

The internal protection circuitry of the TPS7A88 is designed to protect against thermal overload conditions. The circuitry is not intended to replace proper heat sinking. Continuously running the TPS7A88 into thermal shutdown degrades device reliability.

For reliable operation, limit junction temperature to a maximum of 125°C. To estimate the thermal margin in a given layout, increase the ambient temperature until the thermal protection shutdown is triggered using worst-case load and highest input voltage conditions. For good reliability, thermal shutdown must occur at least 40°C above the maximum expected ambient temperature condition for the application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

### 7.3.7 Output Soft-Start Control

Soft-start refers to the ramp-up characteristic of the output voltage during LDO turn-on after the ENx and UVLO thresholds are exceeded. The noise-reduction capacitor ( $C_{NR/SSx}$ ) serves a dual purpose of both governing output noise reduction and programming the soft-start ramp during turn-on. Larger values for the noise-reduction capacitors decrease the noise but also result in a slower output turn-on ramp rate.

The TPS7A88 features an SS\_CTRLx pin for each output. When this pin connected to INx the charging current for the NR/SSx pin is increased to 100  $\mu$ A (typ). The higher current allows use of a much larger noise-reduction capacitor and still maintains a faster soft-start time. When the SS\_CTRLx pin is connected to GND the charging current is reduced to 6.2  $\mu$ A (typ), allowing a slower startup ramp rate. If a noise-reduction capacitor is not used on the NR/SSx pin, tying the SS\_CTRLx pin to VIN can result in output voltage overshoot of approximately 10%. Any overshoot is minimized by connecting the SS\_CTRLx pin to GND or using a capacitor on the NR/SSx pin. To achieve the lowest possible output noise, values for the noise-reduction capacitor can be as high as 10  $\mu$ F. In this case, if a faster soft-start time is needed, connect the SS\_CTRLx pin to VDD.

### 7.3.8 Power-Good Function

The power-good circuit monitors the voltage at the feedback pin to indicate the status of the output voltage. When the feedback pin voltage falls below the PG threshold voltage ( $V_{IT(PG)}$ ), the PGx pin open-drain output engages and pulls the PGx pin close to GND. When the feedback voltage exceeds the  $V_{IT(PG)}$  threshold by an amount greater than  $V_{HYS(PG)}$ , the PGx pin becomes high impedance. By connecting a pullup resistor to an external supply, any downstream device can receive power good as a logic signal that can be used for sequencing. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device or devices. Using a pullup resistor from 10 k $\Omega$  to 100 k $\Omega$  is recommended. Using an external reset device such as the TPS3780 is also recommended in applications where high accuracy is needed or in applications where microprocessor resets are needed.



### Feature Description (接下页)

When employing the feed-forward capacitor ( $C_{FF}$ ), the turn-on time constant for the LDO is increased whereas the power-good output time constant stays the same, resulting in an invalid status of the LDO. To avoid this issue and to receive a valid PG output, ensure that the time constant of both the LDO and the power-good output are matching by adding a capacitor in parallel with the power-good pullup resistor. The state of PG is only valid when the device is operating above the minimum input voltage of the device and power good is asserted regardless of the output voltage state when the input voltage falls below the UVLO threshold minus the UVLO hysteresis. When the input voltage falls below approximately 0.8 V, there is not enough gate drive voltage to keep the open-drain, power-good device turned on and the power-good output is falsely pulled high. Connecting the power-good pullup resistor to the output voltage can help minimize this effect.

## 7.4 Device Functional Modes

表 1 provides a quick comparison between the normal, dropout, and disabled modes of operation.

| OPERATING MODE          | PARAMETER                          |                         |                                     |                                  |  |  |
|-------------------------|------------------------------------|-------------------------|-------------------------------------|----------------------------------|--|--|
| OPERATING MODE          | V <sub>INx</sub>                   | ENx                     | Ι <sub>ουτx</sub>                   | TJ                               |  |  |
| Normal <sup>(1)</sup>   | $V_{INx} > V_{OUTx(nom)} + V_{DO}$ | $V_{ENx} > V_{IH(ENx)}$ | I <sub>OUTx</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>sd</sub> |  |  |
| Dropout <sup>(1)</sup>  | $V_{INx} < V_{OUTx(nom)} + V_{DO}$ | $V_{ENx} > V_{IH(ENx)}$ | I <sub>OUTx</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>sd</sub> |  |  |
| Disabled <sup>(2)</sup> | UVLO                               | $V_{ENx} < V_{IL(ENx)}$ | _                                   | $T_J > T_{sd}$                   |  |  |

### 表 1. Device Functional Modes Comparison

(1) All table conditions must be met.

(2) The device is disabled when any condition is met.

### 7.4.1 Normal Operation

The device regulates to the nominal output voltage when all of the following conditions are met.

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUTx(nom)</sub> + V<sub>DO</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased below the enable falling threshold
- The output current is less than the current limit ( $I_{OUTx} < I_{CL}$ )
- The device junction temperature is less than the thermal shutdown temperature  $(T_J < T_{sd})$

### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{INx} < V_{OUTx(NOM)} + V_{DO}$ , right after being in a normal regulation state, but *not* during startup), the pass-FET is driven as hard as possible when the control loop is out of balance. During the normal time required for the device to regain regulation,  $V_{INx} \ge V_{OUTx(NOM)} + V_{DO}$ ,  $V_{OUTx(NOM)} + V_{DO}$ ,  $V_{OUTx}$  overshoots if the input voltage slew rate is 0.1 V/µs or faster.

### 7.4.3 Disabled

The outputs of the TPS7A88 can be shutdown by forcing the enable pins below 0.4 V. When disabled, the pass device is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal switch from the output to ground.



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS7A88 is a linear voltage regulator operating from 1.4 V to 6.5 V on the input and regulates voltages between 0.8 V to 5.0 V within 1% accuracy and a 1-A maximum output current. Efficiency is defined by the ratio of output voltage to input voltage because the TPS7A88 is a linear voltage regulator. To achieve high efficiency, the dropout voltage ( $V_{INx} - V_{OUTx}$ ) must be as small as possible, thus requiring a very low dropout LDO. Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design.

### 8.1.1 Adjustable Outputs

The output voltages of the TPS7A8801 can be adjusted from 0.8 V to 5.0 V by using resistor divider networks as shown in 图 42.



图 42. Adjustable Operation

 $R_1$ ,  $R_3$  and  $R_2$ ,  $R_4$  can be calculated for any output voltage range using  $\Delta \pm 2$ . This resistive network must provide a current equal to or greater than 5  $\mu$ A for optimum noise performance.

$$R_1, R_3 = R_2, R_4 \left( \frac{V_{OUTx}}{V_{REF}} - 1 \right), \text{ where } \frac{\left| V_{REF(max)} \right|}{R_2, R_4} > 5 \,\mu\text{A}$$
 (2)

If greater voltage accuracy is required, take into account the output voltage offset contributions resulting from the feedback pin current ( $I_{FB}$ ) and use 0.1% tolerance resistors.

## Application Information (接下页)

表 2 shows the resistor combination required to achieve a few of the most common rails using commerciallyavailable, 0.1%-tolerance resistors to maximize nominal voltage accuracy and also abiding to the formula given in 公式 2.

|                                  | FEEDBACK RES                         | STOR VALUES <sup>(1)</sup>           |
|----------------------------------|--------------------------------------|--------------------------------------|
| V <sub>OUTx(TARGET)</sub><br>(V) | R <sub>1</sub> , R <sub>3</sub> (kΩ) | R <sub>2</sub> , R <sub>4</sub> (kΩ) |
| 0.8                              | Short                                | Open                                 |
| 1.00                             | 2.55                                 | 10.2                                 |
| 1.20                             | 5.9                                  | 11.8                                 |
| 1.50                             | 9.31                                 | 10.7                                 |
| 1.80                             | 1.87                                 | 1.5                                  |
| 1.90                             | 15.8                                 | 11.5                                 |
| 2.50                             | 2.43                                 | 1.15                                 |
| 3.00                             | 3.16                                 | 1.15                                 |
| 3.30                             | 3.57                                 | 1.15                                 |
| 5.00                             | 10.5                                 | 2                                    |

### 表 2. Recommended Feedback-Resistor Values

(1)  $R_1$ ,  $R_3$  are connected from OUTx to FBx;  $R_2$ ,  $R_4$  are connected from FBx to GND; see  $\mathbb{Z}$  42.

### 8.1.2 Start-Up

### 8.1.2.1 Enable (ENx) and Undervoltage Lockout (UVLO)

The TPS7A88 only turns on when ENx and UVLO are above their respective voltage thresholds. Each input to the TPS7A88 has an independent UVLO circuit that monitors the input voltage to allow a controlled and consistent turn on and off. To prevent the device from turning off if the input droops during turn on, the UVLO has approximately 285 mV of hysteresis. The ENx signal for each output allows independent logic-level turn-on and shutdown of the LDO when the input voltage is present. It is recommended to connect ENx directly to INx if independent turn-on is not needed.

### 8.1.2.2 Noise-Reduction and Soft-Start Capacitor (C<sub>NR/SSx</sub>)

Each output of the TPS7A88 features a programmable, monotonic, voltage-controlled soft-start that is set with an external capacitor ( $C_{NR/SSx}$ ). This soft-start eliminates power-up initialization problems when powering FPGAs, digital signal processors (DSPs), or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, thus minimizing start-up transients to the input power bus.

To achieve a linear and monotonic start-up, the TPS7A88 error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage exceeds the internal reference. The soft-start ramp time depends on the soft-start charging current ( $I_{NR/SSx}$ ), the soft-start capacitance ( $C_{NR/SSx}$ ), and the internal reference ( $V_{REF}$ ). The approximate soft-start ramp time ( $t_{SSx}$ ) can be calculated with 公式 3:

$$t_{SSx} = (V_{REF} \times C_{NR/SSx}) / I_{NR/SSx}$$

(3)

Note that the value for  $I_{NR/SSx}$  is determined by the state of the SS\_CTRLx pin. When the SS\_CTRLx pin is connected to GND, the typical value for the  $I_{NR/SSx}$  current is 6.2 µA. Connecting the SS\_CTRLx pin to INx increases the typical soft-start charging current to 100 µA. The larger charging current for  $I_{NR/SSx}$  is useful if smaller start-up ramp times are needed or when using larger noise reduction capacitors. Values for the soft-start charging currents are provided in the *Electrical Characteristics* table.

For low-noise applications, the noise-reduction capacitor (connected to the NR/SSx pin of the LDO) forms an RC filter for filtering out noise that is ordinarily amplified by the control loop and appears on the output voltage. For low-noise applications, a 10-nF to 1- $\mu$ F C<sub>NR/SSx</sub> is recommended. Larger values for C<sub>NR/SSx</sub> can be used; however, above 1- $\mu$ F there is little benefit in lowering the output voltage noise.



www.ti.com.cn



### 8.1.2.3 Soft-Start and Inrush Current

Soft-start refers to the gradual ramp-up characteristic of the output voltage after the ENx and UVLO thresholds are exceeded. The noise-reduction capacitor serves a dual purpose of both governing output noise reduction and programming the soft-start ramp during turn-on.

Inrush current is defined as the current into the LDO at the INx pin during start-up. Inrush current then consists primarily of the sum of load and current used to charge the output capacitor. This current is difficult to measure because the input capacitor must be removed, which is not recommended. However, the inrush current can be estimated by  $\Delta \vec{x}$  4:

$$I_{OUTx}(t) = \left(\frac{C_{OUTx} \times dV_{OUTx}(t)}{dt}\right) + \left(\frac{V_{OUTx}(t)}{R_{LOADx}}\right)$$

where:

- V<sub>OUTx</sub>(t) is the instantaneous output voltage of the turn-on ramp
- dV<sub>OUTx</sub>(t) / dt is the slope of the V<sub>OUTx</sub> ramp and
- R<sub>LOAD</sub> is the resistive load impedance

(4)

### 8.1.3 Capacitor Recommendation

The TPS7A88 is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the inputs, outputs, and noise-reduction pins. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good understanding of their limitations. Ceramic capacitors that employ X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged precisely because the capacitance varies so widely. In all cases, ceramic capacitors vary a great deal with operating voltage and temperature and the design engineer must be aware of these characteristics. As a rule of thumb, ceramic capacitor value by 100%. The input and output capacitors recommended herein account for a capacitance derating of 50%.

Attention must be given to the input capacitance to minimize transient input droop during load current steps. An input capacitor of 10  $\mu$ F or greater provides the desired effect and does not affect stability. Note that simply using large ceramic input capacitances can also cause unwanted ringing at the output if the input capacitor (in combination with the wire-lead inductance) creates a high-Q peaking effect during transients. For example, a 5-nH lead inductance and a 10- $\mu$ F input capacitor form an LC filter with a resonance frequency of 712 kHz that is near the edge of the open-loop bandwidth. Short, well-designed interconnect traces to the upstream supply minimize this effect without adding damping. Damping of unwanted ringing can be accomplished by using a tantalum capacitor, with a few hundred milliohms of ESR, in parallel with the ceramic input capacitor.

### 8.1.3.1 Input and Output Capacitor Requirements (C<sub>INx</sub> and C<sub>OUTx</sub>)

The TPS7A88 is designed and characterized for operation with ceramic capacitors of 10  $\mu$ F or greater at the input and output. Locate the input and output capacitors as near as practical to the respective input and output pins to minimize the trace inductance from the capacitor to the device.

### 8.1.3.2 Feed-Forward Capacitor (C<sub>FFx</sub>)

Although a feed-forward capacitor ( $C_{FFx}$ ), from the FBx pin to the OUTx pin is not required to achieve stability, a 10-nF, feed-forward capacitor optimizes the noise and PSRR performance. A higher capacitance  $C_{FF}$  can be used; however, the startup time is longer and the power-good signal can incorrectly indicate that the output voltage has settled. For a detailed description, see application report *Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator*, SBVA042.

### 8.1.4 AC Performance

LDO ac performance for a dual-channel device includes power-supply rejection ratio, channel-to-channel output isolation, load step transient response, and output noise. These metrics are primarily a function of open-loop gain and bandwidth, phase margin, and reference noise.



### 8.1.4.1 Power-Supply Ripple Rejection (PSRR)

PSRR is a measure of how well the LDO control loop rejects ripple noise from the input source to make the dc output voltage as noise-free as possible across the frequency spectrum (usually 10 Hz to 10 MHz). Even though PSRR is a loss in noise signal amplitude, the PSRR curves in the *Electrical Characteristics* table are shown as positive values in decibels (dB) for convenience. 公式 5 gives the PSRR calculation as a function of frequency where input noise voltage [V<sub>S(INx)</sub>(f)] and output noise voltage [V<sub>S(OUTx)</sub>(f)] are understood to be purely sinusoidal signals.

$$PSRR (dB) = 20 Log_{10} \left( \frac{V_{INx}(f)}{V_{OUTx}(f)} \right)$$

(5)

Noise that couples from the input to the internal reference voltage for the control loop is also a primary contributor to reduced PSRR magnitude and bandwidth. This reference noise is greatly filtered by the noise-reduction capacitor at the NR/SSx pin of the LDO in combination with an internal filter resistor for improved PSRR at lower frequencies.

The LDO is often employed not only as a dc-dc regulator, but also to provide exceptionally clean power-supply voltages that exhibit ultra-low noise and ripple to power-sensitive system components. This usage is especially true for the TPS7A88.

The TPS7A88 features an innovative circuit to boost the PSRR between 200 kHz and 1 MKz; see 24. To achieve the maximum benefit of this PSRR boost circuit, using a capacitor with a minimum impedance in the 100-kHz to 1-MHz band is recommended.

### 8.1.4.2 Channel-to-Channel Output Isolation and Crosstalk

Output isolation is a measure of how well the device prevents voltage disturbances on one output from affecting the other output. This attenuation appears in load transient tests on the other output; however, to numerically quantify the rejection, the output channel isolation is expressed in decibels (dB). In order to characterize the output channel isolation both ac disturbances in output voltages are understood to be purely sinusoidal signals.

Output isolation performance is a strong function of the PCB layout. See the *Layout* section on how to best optimize the isolation performance.

### 8.1.4.3 Load-Step Transient Response

The load-step transient response is the output voltage response by the LDO to a step change in load current, whereby output voltage regulation is maintained. The depth of charge depletion immediately after the load step is directly proportional to the amount of output capacitance. However, larger output capacitances function to decrease any voltage dip or peak occurring during a load step but also decrease the control-loop bandwidth, thereby slowing response.

The LDO cannot sink charge, therefore the control loop must turn off the main pass-FET to wait for the charge to deplete when the output load is removed.

### 8.1.4.4 Noise

The TPS7A88 is designed for system applications where minimizing noise on the power-supply rail is critical to system performance. This scenario is the case for phase-locked loop (PLL)-based clocking circuits where minimum phase noise is all important, or in test and measurement systems where even small power-supply noise fluctuations can distort instantaneous measurement accuracy.

LDO noise is defined as the internally-generated intrinsic noise created by the semiconductor circuits alone. This noise is the sum of various types of noise (such as shot noise associated with current-through-pin junctions, thermal noise caused by thermal agitation of charge carriers, flicker noise, or 1/f noise and dominates at lower frequencies as a function of 1/f).

See the marketing white paper, How to Measure LDO Noise, SLYY076 for further details.

Noise is affected by the choice of noise reduction capacitor  $C_{NR/SSx}$  and feedforward capacitor  $C_{FFx}$ . See the *Noise-Reduction and Soft-Start Capacitor (C<sub>NR/SSx</sub>)* and *Feed-Forward Capacitor (C<sub>FFx</sub>)* sections for additional design information.



### 8.1.5 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions.  $P_D$  can be calculated using  $\Delta \pm 6$ :

$$P_{D} = (V_{OUTx} - V_{INx}) \times I_{OUTx}$$

(6)

(7)

**TPS7A88** 

ZHCSEP2A - NOVEMBER 2015 - REVISED NOVEMBER 2015

An important note is that power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input voltage necessary for output regulation to be obtained.

The primary heat conduction path for the RTJ package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $\theta_{IA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ), according to  $\Delta \pm 7$ .

$$T_{I} = T_{A} + (\theta_{IA} \times P_{D})$$

Unfortunately, the thermal resistance ( $\theta_{JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $\theta_{JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area and is only used as a relative measure of package thermal performance.

### 8.1.6 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in the *Thermal Information* table and are used in accordance with  $\Delta \vec{x}$  8.

$$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D$$
  
$$\Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$

where:

- P<sub>D</sub> is the power dissipated as explained in 公式 6
- $T_T$  is the temperature at the center-top of the device package and
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge
  (8)



### 8.2 Typical Application

This section discusses the implementation of the TPS7A88 to regulate from a common input voltage to two output voltages of the same value. This is a common application where two noise-sensitive loads must have the same supply voltage but have high channel-to-channel isolation. The schematic for this application circuit is provided in  $\mathbb{E}$  43.



图 43. Application Example

### 8.2.1 Design Requirements

For the design example shown in  $\mathbb{8}$  43, use the parameters listed in  $\frac{1}{5}$  3 as the input parameters.

| PARAMETER                                                  | DESIGN REQUIREMENT                                                    |  |  |  |  |
|------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|
| Input voltages (V <sub>IN1</sub> and V <sub>IN2</sub> )    | 1.8 V, $\pm$ 3%, provided by the dc-dc converter switching at 750 kHz |  |  |  |  |
| Maximum ambient operating temperature                      | 55°C                                                                  |  |  |  |  |
| Output voltages (V <sub>OUT1</sub> and VOUT2)              | 1.2 V, ±1%, output voltages are isolated                              |  |  |  |  |
| Output currents (I <sub>OUT2</sub> and I <sub>OUT2</sub> ) | 1.0 A (maximum), 10 mA (minimum)                                      |  |  |  |  |
| Channel-to-channel isolation                               | Isolation greater than 50 dB at 100 kHz                               |  |  |  |  |
| RMS noise                                                  | $< 5 \ \mu V_{RMS}$ , bandwidth = 10 Hz to 100 kHz                    |  |  |  |  |
| PSRR at 750 kHz                                            | > 40 dB                                                               |  |  |  |  |
| Startup time                                               | < 5 ms                                                                |  |  |  |  |

### 8.2.2 Detailed Design Procedure

The output voltages can be set to 1.2 V by selecting the correct values for  $R_1$ ,  $R_3$  and  $R_2$ ,  $R_4$ ; see  $\Delta \pm 2$ .

Input and output capacitors are selected in accordance with the *Capacitor Recommendation* section. Ceramic capacitances of 10 µF for both inputs and outputs are selected.

To satisfy the required startup time ( $t_{SSx}$ ) and still maintain low-noise performance, a 0.1-µF  $C_{NR/SSx}$  is selected for both channels with SS\_CTRL1 and SS\_CTRL2 connected to  $V_{IN1}$  and  $V_{IN2}$ , respectively. This value is calculated with  $\Delta \pm 9$ .

 $t_{SSx} = (V_{REF} \times C_{NR/SSx}) / I_{NR/SSx}$ 

(9)

With a 1.0-A maximum load, the internal power dissipation is 600 mW per channel or 1.2 W total, which corresponds to a 40°C junction temperature rise. With an 55°C maximum ambient temperature, the junction temperature is at 95°C. To minimize noise, a feed-forward capacitance ( $C_{FF}$ ) of 10 nF is selected.



Channel-to-channel isolation depends greatly on the layout of the design. To minimize crosstalk between the outputs, keep the output capacitor grounds on separate sides of the design. See the *Layout* section for an example of how to layout the TPS7A88 to achieve best PSRR, channel-to-channel isolation, and noise.



### 8.2.3 Application Curves

### 8.3 Do's and Don'ts

表 4 lists the recommended guidelines for the TPS7A88.

| DO'S                                                                                                             | DON'TS                                                                        |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|
| Do place at least one 10- $\mu$ F ceramic capacitor as close as possible to each output of the device.           | Do not place either output capacitor more than 10 mm away from the regulator. |  |  |  |  |
| Do connect a $10-\mu F$ or larger low equivalent series resistance (ESR) capacitor across each input pin to GND. | Do not exceed the absolute maximum ratings.                                   |  |  |  |  |
| Do follow the recommended layout in 图 47                                                                         | Do not leave the enable pins floating.                                        |  |  |  |  |



### 9 Power Supply Recommendations

Both inputs of the TPS7A88 are designed to operate from an input voltage range between 1.4 V and 6.5 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

### 10 Layout

### **10.1 Layout Guidelines**

General guidelines for linear regulator designs are to place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance.

### 10.1.1 Board Layout

To maximize the ac performance of the TPS7A88, following the layout example illustrated in  $\mathbb{E}$  47 is recommended. This layout isolates the analog ground (AGND) from the noisy power ground. Components that must be connected to the quiet analog ground are the noise reduction capacitors ( $C_{NR/SSx}$ ) and the lower feedback resistors ( $R_2$ ,  $R_4$ ). These components must have a separate connection back to the power pad of the device. To minimize crosstalk between the two outputs, the output capacitor grounds are positioned on opposite sides of the layout and only connect back to the device at opposite sides of the thermal pad. TI recommends connecting the GND pins directly to the thermal pad and not to any external plane.

To maximize the output voltage accuracy, the connection from each output voltage back to top output divider resistors ( $R_1$  and  $R_3$ ) must be made as close as possible to the load. This method of connecting the feedback trace eliminates the voltage drop from the device output to the load.

To improve thermal performance, a  $3 \times 3$  thermal via array must connect the thermal pad to internal ground planes. A larger area for the internal ground planes improves the thermal performance and lowers the operating temperature of the device.



## 10.2 Layout Example



图 47. TPS7A88 Example Layout



### 11 器件和文档支持

- 11.1 器件支持
- 11.1.1 开发支持

### 11.1.1.1 评估模块

评估模块 (EVM) 可与 TPS7A88 配套使用,帮助评估初始电路性能。有关此固定装置的相关摘要信息,请参见表 4。

表 5. 设计套件与评估模块(1)

| 名称                 | 器件号            |  |  |
|--------------------|----------------|--|--|
| TPS7A88 低压降稳压器评估模块 | TPS7A88EVM-776 |  |  |

(1) 欲获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问 www.ti.com 查看器件产品文件夹。

在德州仪器 (TI) 网站 (www.ti.com) 上,可通过 TPS7A88 产品文件夹获取 EVM。

### 11.1.1.2 Spice 模型

分析模拟电路和系统的性能时,使用 spice 模型对电路性能进行计算机仿真非常有用。可以从 TPS7A88 产品文件 夹中的仿真模型下获取 TPS7A88 的 spice 模型。

### 11.1.2 器件命名规则

### 表 6. 订购信息<sup>(1)</sup>

| 产品 | 说明                                               |
|----|--------------------------------------------------|
|    | YYY 为封装标识符。    XX 表示输出电压。01 为可调输出版本。    Z 为封装数量。 |

(1) 欲获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问 www.ti.com 查看器件产品文件夹。

### 11.2 文档支持

### 11.2.1 相关文档

《TPS3780 数据表》, SBVS250

《TPS7A88EVM 用户指南》, SBVU027

使用前馈电容器和低压降稳压器的优缺点, SBVA042

《如何测量 LDO 噪声》, SLYY076

### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.



## 11.4 商标

DSP, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.6 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用 此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 | 应用           |                          |  |
|----------------|------------------------------------|--------------|--------------------------|--|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |  |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |  |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |  |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |  |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |  |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |  |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |  |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |  |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |  |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |  |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |  |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |  |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |  |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|---------------------|--------------|-------------------------|---------|
| TPS7A8801RTJR    | ACTIVE        | QFN          | RTJ                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | TPS7A88                 | Samples |
| TPS7A8801RTJT    | ACTIVE        | QFN          | RTJ                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR | -40 to 125   | TPS7A88                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earroweak Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



## THERMAL PAD MECHANICAL DATA

# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



### NOTE: All linear dimensions are in millimeters



# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司