

## CWR500® Datasheet

#### Qi Compliant 5W Wireless Power Receiver IC

## **General Description**

CWR500 can deliver up to 5W as a highly-integrated single-chip wireless medium power receiver IC. As wireless power transfer systems are getting more popular, they require more fast charging and high efficiency solution. The CWR500 wireless power receiver IC is compliant with WPC 1.2.4 standard and supports the 5W baseband power profile (BPP). The CWR500 power receiver integrates a synchronous rectifier, a low drop-out regulator, and communication controllers which use Amplitude Shift Keying (ASK). The chip also supports the Foreign Object Detection (FOD) extension in WPC 1.2.4. For achieving chip stability, protection tools are implemented, such as over-current-protection, over-voltage-protection, thermal shutdown, and under voltage lock-out (UVLO). Configurable analog blocks can be used independently and co-operated with the control and communication unit.

#### Features Overview

- Single-chip dual mode 5W receiver for WPC 1.2.4 compliance
- Support 5W baseline power profile (BPP)
- FOD extension supports
- Integrated Synchronous Rectifier Receiver.
  - Support Output Power up to 5W.
  - High Rectifier Efficiency up to 95%.
  - High System Efficiency up to 90%.
  - Topology Auto Selection operation.
- Programmable Dynamic Rectifier Voltage Cont rol
- Integrated Programmable Linear Regulator.
  - Output voltage range of 4.5~5.5V with 0.5V control step.
  - Output current limit up to 1A.
- Bi-directional channel communication
  - ASK modulation for PRx to PTx
- 24-bit Power Calculation support
- Received Power Calculation for FOD function
  - 12-bit ADC for voltage/current measuremen t.

- Adaptive Coil Power loss/offset compensation.
- Programmable Temperature Control.
- Charger Complete and Enable control inputs
- End of Power Transfer (EPT) Packet manage ment.
- Over Current Limit
- Over Voltage Protection
- Thermal Shutdown
- WLCSP 50B 2.64mm x 3.94mm, 0.4mm pitch
- 384-bit One-Time-Programmable Device

## **Applications**

- WPC Compliant Receivers.
- Cell phones and smart phones.
- Digital Cameras.
- Power Banks.
- Wireless Power Embedded Batteries
- Bluetooth Headsets
- Portable Media Players
- Other Hand-held Device

## 1. Description for Implementation





Figure 1. CWR500 Block Diagram

#### 1.1 Overview

A wireless power charging system is composed of transmitter and receiver. In general, wireless power transmitter will transfer AC power using a power amplifier through a TX inductor coil. Then wireless power receiver will receive AC power through an RX inductor coil which is strongly coupled with the TX coil. In receiver part, rectifier will change the AC power to DC power and LDO will transfer the DC power to battery charger.

Figure 1 shows the block diagram of CWR500 wireless charging receiver IC. CWR500 receiver will support power transfer up to 5W and it is compliant with WPC1.2.4 standards. It consists of rectifier, main LDO, internal LDOs, ADC, digital controller and etc.

#### 1.2 Rectifier

CWR500 employs a synchronous active rectifier in order to improve AC to DC power conversion efficiency. The rectifier power conversion efficiency is very important because it has a large influence on overall receiver efficiency. The rectifier in CWR500 will support full-wave, half-wave and passive mode according to the transferred power level. When the power transfer is started initially, the rectifier will operate in passive mode and supply the system power to overall receive IC.

#### 1.3 Main LDO



#### Qi Compliant 5W Wireless Power Receiver IC

Main LDO regulator will transfer DC power from rectifier output to battery charger. LDO in CWR1000 is designed to transfer power up to 5W and its output voltage level can be changed by user. The LDO power transistor is designed to minimize its on-resistance because the LDO drop-out voltage is directly related to overall system efficiency. Especially, in case of large power transfer, the LDO drop-out voltage (VRECT-VOUT) should be controlled as small as possible.

#### 1.4 ASK Modulator

CWR1000 power receiver communicates with the power transmitter by ASK modulator. The ASK modulator make up the WPC standard 2kHz bi-phase signal by switching the capacitors between COMM1/2 and AC1/AC2. Switching the capacitance at AC1/AC2 nodes will change the impedance of transmitter coil. As a result, amplitude modulation is built up.

#### 1.5 ADC

CWR1000 power receiver employs 12-bit SAR ADC because it has low power, small area characteristics and moderate speed performance. ADC monitors important internal voltages and currents and gives the system information to the digital controller.

#### 1.6 Protection

CWR500 power receiver employs various protection schemes in order to prevent system damage. When the VRECT voltage is too high, the OVP (Over Voltage Protection) function will turn on the clamp path or send the EPT (End Power Transfer) packet to the transmitter. When the main LDO current is too large, the OCL (Over Current Limit) function will limit the output current. When the temperature inside or outside the chip is too high, the OTP (Over Temperature Protection) function will send the EPT packet to transmitter or shutdown the receiver system.

#### 1.7 Digital Controller

Digital controller in CWR500 controls all the analog blocks and entire system to perform power transfer operation according to the wireless power transfer standard, that is, WPC 1.2.4. It also supports I2C interface to communicate with external host.



## 2. Pin-out and description



Figure 2. CWR500 Pin Configuration (WLCSP 50B 2.64mm x 3.94mm, 0.4mm pitch)

#### 2.1 Pin Description (WLCSP 50B 2.64mm x 3.94mm, 0.4mm pitch)

| Pin Number | Name    | Туре | Description                                                                                                               |
|------------|---------|------|---------------------------------------------------------------------------------------------------------------------------|
| A1         | CMA     | 0    | NC                                                                                                                        |
| A6         | СМВ     | 0    | NC NC                                                                                                                     |
| A2         | EXT_TS  | I    | External temperature sensor input. Connect this pin to external NTC thermistor. If not used, connect this pin to VDD_DIG. |
| А3         | VDD_DIG | Р    | Internal 3V LDO output for digital block and etc. 1uF capacitor connect to GND. Not for external use                      |
| A4         | VPP     | I    | 8V high voltage power for OTP programming. During the normal operation, connect this pin to VDD_DIG.                      |
| A5         | FOD     | 1    | FOD offset setting pin. Connect a resistor between this pin and GND.                                                      |
| B1         | COMM1   | 0    | High voltage open drain output for ASK modulation. Connect 47nF capacitor                                                 |
| В6         | COMM2   | 0    | from AC1/AC2 to COMM1/COMM2 separately                                                                                    |
| B2         | SDA     | 1/0  | I <sup>2</sup> C data input/output for internal register access.                                                          |



## Qi Compliant 5W Wireless Power Receiver IC

| В3                   | SCL      | I | I <sup>2</sup> C clock input for internal register access.                                       |  |
|----------------------|----------|---|--------------------------------------------------------------------------------------------------|--|
| B4                   | DIG1     | I | Enable scan test mode. Connect to GND directly in normal application.                            |  |
| B5                   | ILIM     | I | Output current or over-current limit level programming pin.                                      |  |
| C1,D2,D5,D6          | AVSS     | Р | Analog ground pin.                                                                               |  |
| C2                   | DIG3     | I | Scan clock for scan test mode. Connect to GND directly in normal application.                    |  |
| C3                   | DIG2     | I | Scan enable for scan test mode. Connect to GND directly in normal application.                   |  |
| C4                   | ENB      | I | Active-low enable pin for the entire chip.                                                       |  |
| C5                   | CHG_DONE | I | Active-high input from the external battery charger to terminate power transfer.                 |  |
| C6                   | VDD_5V   | Р | Internal 5V LDO output pin for 1uF capacitor connection. Not for external use                    |  |
| D1                   | CLAMP    | 0 | High voltage open drain output for analog linear over-voltage protection.                        |  |
| D3                   | DIG_TEST | 0 | Digital test output pin. Floating for normal application                                         |  |
| D4                   | ANA_TEST | 0 | Analog test output pin. Floating for normal application                                          |  |
| E1,E6,F2,F3<br>F4,F5 | VOUT     | Р | Main LDO output pin for delivering power to the battery charger. 3.3uF capacitor connect to GND. |  |
| F1,F6,G2,G3<br>G4,G5 | VRECT    | Р | Internal synchronous rectifier output for 20uF capacitor connection.                             |  |
| G1                   | BOOST1   | 0 | Bootstrap capacitor connection pin for driving the high-side FETs of                             |  |
| G6                   | BOOST2   | 0 | synchronous rectifier. Connect 100nF capacitor to AC1/AC2 separately                             |  |
| H1,H2,H3             | AC1      | I | AC power input of synchronous rectifier                                                          |  |
| H4,H5,H6             | AC2      | I | AC power input of synchronous rectifier.                                                         |  |
| J1,J2,J3,J4<br>J5,J6 | PGND     | Р | Power ground for synchronous rectifier.                                                          |  |



## **Application Guide**



Figure 4. CWR500 Typical Application Diagram

#### 2.2 Receiver Coil and Resonant Capacitors

The receiver coil design is related to the overall system application. The coil inductance, shape and material can be chosen according to the applications. The recommended receiver coil inductance for dual mode operation is between 5uH to 10uH. Series and parallel resonant capacitors  $C_S$  and  $C_d$  are set according to WPC specification. The capacitance of the resonant capacitors can be calculated by the following equations.

$$C_{S} = \frac{1}{L'_{S} \times (2\pi f_{S})^{2}}$$

$$C_{d} = \frac{1}{L_{S} \times (2\pi f_{D})^{2} - \frac{1}{C_{S}}}$$

In these equations,  $f_S$  and  $f_D$  are the dual resonant frequencies which cover the power transfer frequency range. Follow WPC Qi 1.2.4 specifications,  $f_S$  is set to 100 kHz and  $f_D$  is set to 1000kHz, respectively. L's is coil self-inductance when placed on the transmitter, and  $L_S$  is the self-inductance when placed away from the transmitter.

#### 2.3 Boost and Communication Capacitors

As shown in Figure 4, two external bootstrap capacitors  $C_{BOOST1}$  and  $C_{BOOST2}$  are needed to drive the high-side FETs of synchronous rectifier. Bootstrap capacitors should have voltage rating of more than 25V and their recommended capacitances are 100nF.

In order to communicate with transmitter, external capacitors should be connected between high voltage open drain output and AC1/AC2 input. CWR500 will be switching COMM1/COMM2 output in WPC mode. Typical recommended capacitance values are  $C_{COMM1} = C_{COMM2} = 47$ nF.

#### 2.4 Output Regulating Capacitors

As shown in Figure 4, rectifier output VRECT and internal LDOs' output VOUT, VDD\_5V, VDD\_DIG should be connected to external capacitor for voltage regulation. Typical recommended capacitance values are CVRECT=20uF, CVOUT=3.3uF, CVDD\_5V=1uF, CVDD\_DIG=1uF, respectively.

#### 2.5 Clamp Resistor

When the VRECT voltage is too high, the OVP (Over Voltage Protection) function will turn on the clamp path or send the EPT (End Power Transfer) packet to the transmitter. The clamp path uses high voltage open drain output for analog linear OVP. The recommended resistance value of  $R_{CLAMP}$  is between  $10\Omega$  to  $50\Omega$  according to the transfer power level of application.

#### 2.6 Current Limit and FOD Setting Resistors

When the main LDO current is too large, the OCL (Over Current Limit) function will limit the output current. The current limit level can be adjusted by external resistors and it is calculated as follows,

$$I_{LIM} = \frac{45000}{R_{ILIM}} = \frac{45000}{R_{IL1} + R_{IL2}}$$

In this equation, the  $R_{ILIM}$  is the total resistance from the ILIM pin to ground, that is,  $R_{IL1} + R_{IL2}$  as shown in Figure 4. It is recommended to use the resistors of good tolerance less than 1%, because the current estimation in wireless power receiver is very important.

CWR500 adds an FOD offset proportional to output power level when it sends the received power packet to transmitter. The amount of the added FOD offset can be adjusted by the ratio of  $R_{IL1}$  to  $(R_{IL1} + R_{IL2})$ .

#### 2.7 External Temperature Sensor

When the temperature inside or outside the chip is too high, the OTP (Over Temperature Protection) function will send the EPT packet to transmitter or shutdown the receiver system. In order to sense the temperature outside chip, connect EXT\_TS pin to external NTC (Negative temperature Coefficient) thermistor as shown in Figure 4. The NTC thermistor should be placed close to the heat emission device. The EXT\_TS voltage V<sub>EXT</sub> TS can be calculated as follows,

$$V_{EXT\_TS} = VDD\_DIG \times \frac{\frac{(R_{NTC} + R_{TS1}) \times R_{TS3}}{(R_{NTC} + R_{TS1}) + R_{TS3}}}{\frac{(R_{NTC} + R_{TS1}) \times R_{TS3}}{(R_{NTC} + R_{TS1}) + R_{TS3}} + R_{TS2}}$$

In this equation, VDD\_DIG is 3V from the internal LDO.

CWR1000 compares V<sub>EXT\_TS</sub> with internal reference voltages V<sub>TS\_HOT</sub> and V<sub>TS\_COLD</sub>. If V<sub>EXT\_TS</sub> <V<sub>TS\_HOT</sub>, it means external temperature is too high and CWR500 sends the EPT packet (value=0x03) to transmitter. On the other hand, if V<sub>EXT\_TS</sub> >V<sub>TS\_COLD</sub>, it means external temperature is too low and CWR500 also sends the EPT packet (value=0x03) to transmitter. Remind that V<sub>EXT\_TS</sub> is negative slope curve vs temperature.

The internal reference voltages  $V_{TS\ HOT}$  and  $V_{TS\ COLD}$  are fixed values as follows,

| Internal TS Reference | Threshold Voltage [V] | Hysteresis [mV] |
|-----------------------|-----------------------|-----------------|
| V <sub>TS_HOT</sub>   | 0.315                 | 20              |

| VTS_COLD 0.980 80 |
|-------------------|
|-------------------|

Recommended NTC resistance range is from hundreds of  $\Omega$  to hundreds of  $k\Omega$  vs temperature. After choosing the appropriate NTC thermistor, you can design  $R_{TS1}$ ,  $R_{TS2}$  and  $R_{TS3}$  according to your thermal protection specification. Table 1 shows an EXT\_TS thermal protection design example.

| Temp<br>[°C] | VDD_DIG<br>[V] | R <sub>NTC</sub><br>[kΩ] | R <sub>TS1</sub><br>[kΩ] | R <sub>TS2</sub><br>[kΩ] | R <sub>TS3</sub><br>[kΩ] | V <sub>EXT_TS</sub> [V] | Status                                                           |
|--------------|----------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|------------------------------------------------------------------|
| -40          | 3.0            | 188.5                    | 3.9                      | 47                       | 68                       | 1.550                   |                                                                  |
| -30          | 3.0            | 111.3                    | 3.9                      | 47                       | 68                       | 1.429                   | $V_{EXT\_TS} > V_{TS\_COLD}$                                     |
| -20          | 3.0            | 67.8                     | 3.9                      | 47                       | 68                       | 1.278                   | Send EPT packet                                                  |
| -10          | 3.0            | 42.5                     | 3.9                      | 47                       | 68                       | 1.109                   |                                                                  |
| 0            | 3.0            | 27.3                     | 3.9                      | 47                       | 68                       | 0.938                   |                                                                  |
| 10           | 3.0            | 18.0                     | 3.9                      | 47                       | 68                       | 0.782                   |                                                                  |
| 20           | 3.0            | 12.1                     | 3.9                      | 47                       | 68                       | 0.648                   |                                                                  |
| 30           | 3.0            | 8.31                     | 3.9                      | 47                       | 68                       | 0.541                   | V <sub>TS_HOT</sub> < V <sub>EXT_TS</sub> < V <sub>TS_COLD</sub> |
| 40           | 3.0            | 5.83                     | 3.9                      | 47                       | 68                       | 0.460                   | Normal charging operation                                        |
| 50           | 3.0            | 4.16                     | 3.9                      | 47                       | 68                       | 0.399                   |                                                                  |
| 60           | 3.0            | 3.02                     | 3.9                      | 47                       | 68                       | 0.354                   |                                                                  |
| 70           | 3.0            | 2.23                     | 3.9                      | 47                       | 68                       | 0.321                   |                                                                  |
| 80           | 3.0            | 1.67                     | 3.9                      | 47                       | 68                       | 0.296                   |                                                                  |
| 90           | 3.0            | 1.27                     | 3.9                      | 47                       | 68                       | 0.278                   |                                                                  |
| 100          | 3.0            | 0.98                     | 3.9                      | 47                       | 68                       | 0.265                   | V <sub>EXT_TS</sub> < V <sub>TS_HOT</sub><br>Send EPT packet     |
| 110          | 3.0            | 0.76                     | 3.9                      | 47                       | 68                       | 0.255                   | ,                                                                |
| 120          | 3.0            | 0.60                     | 3.9                      | 47                       | 68                       | 0.247                   |                                                                  |

Table 1. EXT\_TS Thermal Protection Design Example

In this example, the hot temperature threshold  $T_{TS\_HOT}$  and the cold temperature threshold  $T_{TS\_COLD}$  are designed to be  $80^{\circ}\text{C}$  and  $-10^{\circ}\text{C}$  respectively. You can change the hot and cold temperature threshold according to your application by changing the related resistors.

#### 2.8 CHG DOWN

When CHG\_DOWN is from low to high, CWR500 send "charging complete" EPT (0x01) to TX to inform TX that battery is charging complete.

#### 2.9 ENB

When applying logic high to ENB, CWR500 is suspended and IC leakage current will be smaller than 10uA. When ENB is logic low level, CWR500 is enabled for wireless charging.

#### 2.10 PCB Layout Guide

• Keep the trace resistance as low as possible on large current nets as shown in Table 2.



- Resonant capacitors C<sub>S</sub> and C<sub>d</sub> need to be as close to the device as possible.
- Clamp, boost and communication capacitors (C<sub>CLAMP</sub>, C<sub>BOOST1</sub>, C<sub>BOOST2</sub>, C<sub>COMM1</sub>, C<sub>COMM2</sub>, C<sub>CMA</sub> and C<sub>CMB</sub>) need to be as close to the device as possible.
- Output regulating capacitors C<sub>VRECT</sub> and C<sub>VOUT</sub> need to be as close to the device as possible.
- LDO capacitors C

| Net (Ball)             | Туре | Maximum Current [A] |
|------------------------|------|---------------------|
| AC1, AC2               | AC   | 1.5                 |
| VRECT                  | AC   | 1.5                 |
| VOUT                   | DC   | 1.5                 |
| PGND                   | AC   | 1.5                 |
| COMM1, COMM2, CMA, CMB | AC   | 1                   |
| CLAMP                  | AC   | 1.5                 |

Table 2. Large Current Nets

#### 2.11 Register Map

7bit Address: 0x24H.

| Register index |                    | Bit Number                         |             |           |               |           |              |           |     |
|----------------|--------------------|------------------------------------|-------------|-----------|---------------|-----------|--------------|-----------|-----|
| (hex)          | В7                 | В6                                 | B5          | B4        | В3            | B2        | B1           | В0        | W/R |
| 27h            | S                  | ET_VOUT_EXT                        | ENDED[3:0]  |           |               | SET_VOUT  | _BASE_LINE[3 | :0]       | W/R |
| 2Eh            | COLD_U             | JTP[1:0]                           | TSD         | [1:0]     | OVP[          | 1:0]      | НОТ_         | OTP[1:0]  | W/R |
|                |                    | OCL_ON_                            |             |           | TSD_OUT_      | OVP_OU    | OTP_HOT      | OTP_COLD_ |     |
| 2Fh            | PEN_PROT           | MASK                               | RELEASE_    | TIME[1:0] | MASK          | T_MASK    | _ MASK       | MASK      | W/R |
| 41h            | REF_Q_FACTOR       |                                    |             |           |               |           |              | W/R       |     |
| 42h            | PTC_GUARANTEED_PWR |                                    |             |           |               |           | R            |           |     |
| 5Ch            | ADC_CODE           |                                    |             |           |               |           |              | W/R       |     |
| 5Dh            |                    | Reserv                             | <i>v</i> ed |           | ADC_OUT[11:8] |           |              |           | R   |
| 5Eh            | ADC_OUT[7:0]       |                                    |             |           |               |           | R            |           |     |
| 62h            | 8bit RP            |                                    |             |           |               |           |              | R         |     |
| 63h            | 24bit RP[15:8]     |                                    |             |           |               |           |              | R         |     |
| 64h            | 24bit RP[7:0]      |                                    |             |           |               |           |              | R         |     |
| 68h            | POWER              | POWER_CLASS GUARANTEED_POWER_VALUE |             |           |               |           |              | R         |     |
| 69h            | Rese               | rved                               |             |           | POTENTIAL     | _POWER_VA | ALUE         |           | R   |



#### **DETAILED REGISTER INFORMATION**

| REG  | Bit | Field           | Туре    | Default | Description                                                                                             |  |  |
|------|-----|-----------------|---------|---------|---------------------------------------------------------------------------------------------------------|--|--|
|      | 7   | VOUT_EPP[3]     | R/W     | 1       | Setup bits of VOUT voltage for extended profile ,                                                       |  |  |
|      | 6   | VOUT_EPP[2]     | R/W     | 0       |                                                                                                         |  |  |
|      | 5   | VOUT_EPP[1]     | R/W     | 0       | Offset: 4.5 V, Range 4.5 V – 9.5 V; Unit=0.5V<br>Default:                                               |  |  |
| 2711 | 4   | VOUT_EPP[0]     | R/W     | 1       | Default.                                                                                                |  |  |
| 27H  | 3   | VOUT_BPP[3]     | R/W     | 0       | Setup bits of VOUT voltage for base line profile                                                        |  |  |
|      | 2   | VOUT_BPP[2]     | R/W     | 0       | Offset: 4.5 V, Range 4.5 V – 9.5 V; Unit=0.5V                                                           |  |  |
|      | 1   | VOUT_BPP[1]     | R/W     | 0       | Default: 5 V (0001).                                                                                    |  |  |
|      | 0   | VOUT_BPP[0]     | R/W     | 1       | Normal case, VOUT=5V in BPP mode                                                                        |  |  |
| REG  | Bit | Field           | Туре    | Default | Description                                                                                             |  |  |
|      | 7   | COLD_UTP[1]     | R/W     | 1       | 00 1.163V / 1.073V (Detection / Release)                                                                |  |  |
|      | ,   | COLD_OTF[1]     | 17, 44  |         | 01 1.069V / 0.984V (Detection / Release)                                                                |  |  |
|      | 6   | COLD_UTP[0]     | R/W     | 0       | 10 0.980V / 0.898V (Detection / Release)                                                                |  |  |
|      |     | COLD_011 [0]    | 17, 44  | U       | 11 0.894V / 0.820V (Detection / Release)                                                                |  |  |
|      | 5   | TSD[1]          | R/W     | 1       | 00 130 °C / 110 °C (Die OTP Detection / Releas e)                                                       |  |  |
|      | 5   | 130[1]          | K/VV    | 1       | 01                                                                                                      |  |  |
|      | 4   | TCDIOI          | R/W     | 0       | 10                                                                                                      |  |  |
| 2EH  |     | TSD[0]          |         |         | 11                                                                                                      |  |  |
|      | 3   | OVD[1]          | D // A/ | 1       | 00 14.0 V / 12.5 V (Detection / Release)                                                                |  |  |
|      | 3   | OVP[1]          | R/W     | l       | 01                                                                                                      |  |  |
|      | 2   | OVDIOI          | D // // | 0       | 10 15.0 V / 13.5 V (Detection / Release)                                                                |  |  |
|      |     | OVP[0]          | R/W     | O       | 11 15.5 V / 14.0 V (Detection / Release)                                                                |  |  |
|      | 1   | LIOT OTDIAL     | D // // | 1       | 00 0.339V / 0.367V (Detection / Release)                                                                |  |  |
|      | 1   | HOT_OTP[1]      | R/W     | 1       | 01 0.326V / 0.351V (Detection / Release)                                                                |  |  |
|      | 0   | HOT OTDIO       | R/W     | 0       | 10 0.314V / 0.335V (Detection / Release)                                                                |  |  |
|      | U   | HOT_OTP[0]      | F/ VV   | U       | 11 0.306V / 0.322V (Detection / Release)                                                                |  |  |
| REG  | Bit | Field           | Туре    | Default | Description                                                                                             |  |  |
|      | 7   | PEN_PROT        | R/W     | 1       | 0:disable protection function, 1:enable protection function                                             |  |  |
|      | 6   | OCL_ON_MASK     | R/W     | 1       | 0: No mask; 1: mask                                                                                     |  |  |
|      | 5   | RELEASE_TIME[1] | R/W     | 0       | Initially all signals are masked and release masks after a time delay. 00:No release; 01: Release after |  |  |
| 2FH  | 4   | RELEASE_TIME[0] | R/W     | 0       | 5s; 10: Release after 10s; 11:Release after 20s;                                                        |  |  |
|      | 3   | TSD_OUT_MASK    | R/W     | 1       | 0: No mask; 1: mask                                                                                     |  |  |
|      | 2   | OVP_OUT_MASK    | R/W     | 1       | 0: No mask; 1: mask                                                                                     |  |  |
|      | 1   | OTP_HOT_MASK    | R/W     | 1       | 0: No mask; 1: mask                                                                                     |  |  |



## Qi Compliant 5W Wireless Power Receiver IC

0 OTP\_COLD\_MASK R/W 1 0: No mask; 1: mask

| REG  | Bit                                                                     | Field                       | Туре | Default                              | Description                                                    |
|------|-------------------------------------------------------------------------|-----------------------------|------|--------------------------------------|----------------------------------------------------------------|
|      | 7                                                                       | REF_Q_FACTOR[7]             | R/W  | 0                                    |                                                                |
|      | 6 REF_Q_FACTOR[6] R/W 0 5 REF_Q_FACTOR[5] R/W 0 4 REF_Q_FACTOR[4] R/W 1 |                             |      |                                      |                                                                |
|      |                                                                         | R/W                         | 0    |                                      |                                                                |
| 4411 | 4                                                                       | REF_Q_FACTOR[4]             | R/W  | R/W 1 Ouality factor reference value |                                                                |
| 41H  | 3                                                                       | REF_Q_FACTOR[3]             | R/W  | 0                                    | Quality factor reference value                                 |
|      | 2                                                                       | REF_Q_FACTOR[2]             | R/W  | 1                                    |                                                                |
|      | 1                                                                       | REF_Q_FACTOR[1]             | R/W  | 0                                    |                                                                |
|      | 0                                                                       | REF_Q_FACTOR[0]             | R/W  | 0                                    |                                                                |
| REG  | Bit                                                                     | Field                       | Туре | Default                              | Description                                                    |
|      | 7                                                                       | Reserved                    | -    | -                                    | Reserved                                                       |
|      | 6                                                                       | Reserved                    | -    | -                                    |                                                                |
|      | 5                                                                       | PTC_GUARANTEED_PO<br>WER[5] | R    | 0                                    |                                                                |
|      | 4                                                                       | PTC_GUARANTEED_PO<br>WER[4] | R    | 0                                    |                                                                |
| 42H  | 3                                                                       | PTC_GUARANTEED_PO<br>WER[3] | R    | 1                                    | Guaranteed Power Value in Power Transfer                       |
|      | 2                                                                       | PTC_GUARANTEED_PO<br>WER[2] | R    | 0                                    | Contract. Unit=0.5W                                            |
|      | 1                                                                       | PTC_GUARANTEED_PO<br>WER[1] | R    | 1                                    |                                                                |
|      | 0                                                                       | PTC_GUARANTEED_PO<br>WER[0] | R    | 0                                    |                                                                |
| REG  | Bit                                                                     | Field                       | Туре | Default                              | Description                                                    |
|      | 7                                                                       | Reserved                    | -    | -                                    |                                                                |
|      | 6                                                                       | Reserved                    | -    | -                                    | Reserved                                                       |
|      | 5                                                                       | Reserved                    | -    | -                                    |                                                                |
| 5CH  | 4                                                                       | Reserved                    | -    | -                                    |                                                                |
|      | 3                                                                       | ADC_CODE[3]                 | R/W  | 0                                    | The related ADC_OUT value is loaded to Reg: 0x5D and Reg 0x5E. |
|      | 2                                                                       | ADC_CODE[2]                 | R/W  | 0                                    | 4'b0000:VRECT; 4'0001:VOUT                                     |
|      | 1                                                                       | ADC_CODE[1]                 | R/W  | 0                                    | 4'b0010:IOUT; 4'b0011:ILIM<br>4'b0100:FOD; 4'b0101: EXT_TS     |
|      | 0                                                                       | ADC_CODE[0]                 | R/W  | 0                                    | 4'b0110:VCTAT                                                  |
| REG  | Bit                                                                     | Field                       | Туре | Default                              | Description                                                    |
|      | 7                                                                       | Reserved                    | -    | -                                    |                                                                |
|      | 6                                                                       | Reserved                    | -    | -                                    | Reserved                                                       |
| 5DH  | 5                                                                       | Reserved                    | -    | -                                    | Theselveu                                                      |
|      | 4                                                                       | Reserved                    | -    | -                                    |                                                                |
|      | 3                                                                       | ADC_OUT[11]                 | R    | 0                                    | ADC value with Reg 5EH according to                            |



## Qi Compliant 5W Wireless Power Receiver IC

| 2 | ADC_OUT[10] | R | 0 |
|---|-------------|---|---|
| 1 | ADC_OUT[9]  | R | 0 |
| 0 | ADC_OUT[8]  | R | 0 |

ADC\_CODE register select ADC channel ADC MSB 4bits

| REG    | Bit | Field        | Туре | Default | Description                                            |  |
|--------|-----|--------------|------|---------|--------------------------------------------------------|--|
|        | 7   | ADC_OUT[7]   | R    | 0       |                                                        |  |
|        | 6   | ADC_OUT[6]   | R    | 0       |                                                        |  |
|        | 5   | ADC_OUT[5]   | R    | 0       |                                                        |  |
| - FELL | 4   | ADC_OUT[4]   | R    | 0       | ADC value with Reg5DH according to                     |  |
| 5EH    | 3   | ADC_OUT[3]   | R    | 0       | ADC_COUD register select ADC channel ADC LSB 8bits     |  |
|        | 2   | ADC_OUT[2]   | R    | 0       |                                                        |  |
|        | 1   | ADC_OUT[1]   | R    | 0       |                                                        |  |
|        | 0   | ADC_OUT[0]   | R    | 0       |                                                        |  |
| REG    | Bit | Field        | Type | Default | Description                                            |  |
|        | 7   | 8bit RP[7]   | R    | 0       |                                                        |  |
|        | 6   | 8bit RP[6]   | R    | 0       |                                                        |  |
|        | 5   | 8bit RP[5]   | R    | 0       |                                                        |  |
| 62H    | 4   | 8bit RP[4]   | R    | 0       | 8bits Receiver Power Package Value-                    |  |
| 0211   | 3   | 8bit RP[3]   | R    | 0       | BPP only                                               |  |
|        | 2   | 8bit RP[2]   | R    | 0       |                                                        |  |
|        | 1   | 8bit RP[1]   | R    | 0       |                                                        |  |
|        | 0   | 8bit RP[0]   | R    | 0       |                                                        |  |
| REG    | Bit | Field        | Туре | Default | Description                                            |  |
|        | 7   | 24bit RP[15] | R    | 0       |                                                        |  |
|        | 6   | 24bit RP[14] | R    | 0       |                                                        |  |
|        | 5   | 24bit RP[13] | R    | 0       |                                                        |  |
| 63H    | 4   | 24bit RP[12] | R    | 0       | 24bits Receiver Power Package Value                    |  |
| 0311   | 3   | 24bit RP[11] | R    | 0       | High 8bits-EPP only                                    |  |
|        | 2   | 24bit RP[10] | R    | 0       |                                                        |  |
|        | 1   | 24bit RP[9]  | R    | 0       |                                                        |  |
|        | 0   | 24bit RP[8]  | R    | 0       |                                                        |  |
| REG    | Bit | Field        | Туре | Default | Description                                            |  |
|        | 7   | 24bit RP[7]  | R    | 0       |                                                        |  |
|        | 6   | 24bit RP[6]  | R    | 0       |                                                        |  |
| 64H    | 5   | 24bit RP[5]  | R    | 0       | 24bits Receiver Power Package Value Low 8bits-EPP only |  |
|        | 4   | 24bit RP[4]  | R    | 0       |                                                        |  |
|        | 3   | 24bit RP[3]  | R    | 0       |                                                        |  |



## Qi Compliant 5W Wireless Power Receiver IC

|           | 2   | 24bit RP[2]                                  | R    | 0        |                                  |
|-----------|-----|----------------------------------------------|------|----------|----------------------------------|
|           | 1   | 24bit RP[1]                                  | R    | 0        |                                  |
|           | 0   | 24bit RP[0]                                  | R    | 0        |                                  |
| REG       | Bit | Field                                        | Туре | Default  | Description                      |
|           | 7   | TX POWER CLASS[1]                            | R    | 0        | TX Power Class Value by FSK      |
|           | 6   | TX POWER CLASS[0]                            | R    | 0        | TA Fower Class value by FSK      |
|           | 5   | TX_GUARANTEED_POWER[5]                       | R    | 0        |                                  |
| 68H       | 4   | TX_GUARANTEED_POWER[4]                       | R    | 0        |                                  |
| 001       | 3   | TX_GUARANTEED_POWER[3]                       | R    | 0        | TX Guaranteed Power Value by FSK |
|           | 2   | TX_GUARANTEED_POWER[2]                       | R    | 0        | TA Guaranteed Fower Value by FSK |
|           | 1   | TX_GUARANTEED_POWER[1]                       | R    | 0        |                                  |
|           | 0   | TX_GUARANTEED_POWER[0]                       | R    | 0        |                                  |
| REG       | Bit | Field                                        | Туре | Default  | Description                      |
|           | 7   | Reserved                                     | -    | -        | Reserved                         |
|           | 6   | Reserved                                     | -    | -        | Neserveu                         |
|           | 5   | TX_POTENTIAL_POWER[5]                        | R    | 0        |                                  |
| <br>  69H | 4   | TX_POTENTIAL_POWER[4]                        | R    | 0        |                                  |
| ם פס      | 3   | TX_POTENTIAL_POWER[3]                        | R    | 0        | TV Potential Power Value by ESV  |
| I         | 2   | TV DOTENTIAL DOMEDIO                         | R    | 0        | TX Potential Power Value by FSK  |
|           |     | TX_POTENTIAL_POWER[2]                        | 11   | <u> </u> |                                  |
|           | 1   | TX_POTENTIAL_POWER[2]  TX_POTENTIAL_POWER[1] | R    | 0        |                                  |



## 3. Package Outline



Figure 5. WLCSP 50B Package Outline, 2.64mm x 3.94mm, 0.4mm pitch

### 4. Electrical Characteristics

#### **Absolute Maximum Rating** 4.1

| PIN                                                        | Parameter   | Rating      | Unit |
|------------------------------------------------------------|-------------|-------------|------|
| AC1, AC2, COMM1, COMM2, CMA, CMB<br>VRECT, CLAMP           | Voltage     | -0.3 to 20  | ٧    |
| BOOST1, BOOST2                                             | Voltage     | -0.3 to 26  | ٧    |
| VOUT                                                       | Voltage     | -0.3 to 9.5 | ٧    |
| VPP                                                        | Voltage     | -0.3 to 8   | ٧    |
| VDD_5V, VDD_DIG, ENB, CHG_DONE ILIM, FOD, EXT_TS, SCL, SDA | Voltage     | -0.3 to 6   | ٧    |
| PGND                                                       | Voltage     | -0.3 to 0.3 | ٧    |
| AC1, AC2, VRECT, VOUT, CLAMP, PGND                         | Current     | 1.5         | Α    |
| COMM1, COMM2, CMA, CMB                                     | RMS Current | 1           | Α    |

#### **Recommended Operating Condition** 4.2

| Symbol          | Description               | Min. | Тур. | Max. | Unit       |
|-----------------|---------------------------|------|------|------|------------|
| $V_{RECT}$      | Rectifier voltage range   | 4    |      | 15   | ٧          |
| Іоит            | Main LDO output current   |      |      | 1.5  | Α          |
| Ісомм           | COMM1, COMM2 sink current |      |      | 500  | mA         |
| I <sub>CM</sub> | CMA, CMB sink current     |      |      | 500  | mA         |
| TJ              | Junction temperature      |      |      | 125  | $^{\circ}$ |
| TA              | Ambient temperature       |      |      | 85   | $^{\circ}$ |

#### 4.3 Thermal Information

| Parameters                                        | CWR500 WLCSP 50B 2.<br>64mm x 3.94mm | UNITS |
|---------------------------------------------------|--------------------------------------|-------|
| Junction-to-ambient thermal resistance            |                                      | °C/W  |
| Junction-to-case thermal resistance               |                                      | °C/W  |
| Junction-to-board thermal resistance              |                                      | °C/W  |
| Junction temperature , T <sub>J</sub>             |                                      | ℃     |
| Ambient operation temperature                     |                                      | °C    |
| Storage temperature , T <sub>stg</sub>            |                                      | ℃     |
| Lead soldering temperature , T <sub>L</sub> (10s) |                                      | °C    |



#### 4.4 **ESD**

| Test Model    | RATINGS | UNITS |
|---------------|---------|-------|
| HBM: all pins |         | V     |
| CDM: all pins |         | V     |

#### 4.5 **ELECTRICAL Characteristics**

Unless otherwise specified:  $T_A$  = -20°C to 70°C. Typical values are for  $T_A$  = 25°C

| Symbol                     | Description                                            | Conditions                                                                | Min. | Тур. | Max. | Unit  |
|----------------------------|--------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|-------|
| Synchronous Ac             | tive Rectifier                                         |                                                                           |      |      |      | _     |
| V <sub>IN_RECT</sub>       | AC1, AC2 input voltage range                           |                                                                           | 4.0  |      | 20   | ٧     |
| f <sub>IN_RECT</sub>       | AC1, AC2 input frequency range                         |                                                                           | 80   |      | 500  | kHz   |
| E <sub>ff_RECT</sub>       | AC to DC power conversion efficiency                   |                                                                           |      | 92   |      | %     |
| V <sub>UVLO</sub>          | Under voltage lockout                                  | V <sub>RECT</sub> : 0V to 4V                                              |      | 3.2  | 3.3  | ٧     |
| V <sub>UVLO_HYS</sub>      | Under voltage lockout hysteresis                       | V <sub>RECT</sub> : 4V to 0V                                              |      | 400  |      | mV    |
| Main LDO                   |                                                        |                                                                           |      |      |      |       |
| V <sub>IN_MLDO</sub>       | Main LDO input voltage range                           |                                                                           | 4.0  |      | 15   | ٧     |
| V <sub>OUT_MLDO</sub>      | Main LDO output voltage range<br>Register programmable | V <sub>RECT</sub> >5V                                                     | 4.5  |      | 12   | ٧     |
| V <sub>OUT_MLDO_STEP</sub> | Main LDO output voltage control step                   |                                                                           |      | 0.5  |      | ٧     |
| I <sub>OUT_MLDO</sub>      | Main LDO output current range                          |                                                                           |      |      | 1.7  | Α     |
| P <sub>SRR_MLDO</sub>      | Main LDO power supply rejection ratio                  | C <sub>VOUT</sub> =3.3uF<br>DC to 100MHz                                  | 20   |      |      | dB    |
| Internal LDO               |                                                        |                                                                           |      |      |      |       |
| V <sub>OUT_VDD_5V</sub>    | Internal VDD_5V LDO output voltage<br>range            | V <sub>RECT</sub> >5V,<br>C <sub>VDD_5V</sub> =1uF,<br>External load<30mA | 4.62 | 5    | 5.38 | ٧     |
| V <sub>OUT_VDD_DIG</sub>   | Internal VDD_DIG LDO output voltage range              | V <sub>RECT</sub> >3V,<br>C <sub>VDD_DIG</sub> =1uF<br>External load<30mA | 2.85 | 3    | 3.32 | ٧     |
| BGR                        |                                                        |                                                                           |      |      |      |       |
| $V_{BGR}$                  | Internal BGR output voltage<br>Register programmable   | V <sub>RECT</sub> >3V                                                     |      | 1.22 |      | ٧     |
| Oscillator                 |                                                        |                                                                           | _    |      |      | -     |
| fosc                       | Internal oscillator frequency<br>Register programmable | V <sub>RECT</sub> >3V                                                     |      | 15   |      | MHz   |
| ADC                        |                                                        |                                                                           |      |      |      |       |
| N <sub>ADC</sub>           | ADC resolution                                         | V <sub>RECT</sub> >3V                                                     |      | 12   |      | bit   |
| f <sub>SAMPLE</sub>        | ADC sampling rate                                      | fosc=15MHz                                                                |      | 217  |      | kSa/s |
| N <sub>CH_ADC</sub>        | ADC channel                                            |                                                                           |      | 7    |      |       |
| ENB/CHG_DOWN               | 1                                                      |                                                                           |      |      |      |       |
| V <sub>IH</sub>            | ENB/CHG_DOWN input threshold high                      |                                                                           | 1.5  |      |      | ٧     |

| V <sub>IL</sub>          | ENB/CHG_DOWN input threshold low                                                            |                                    |      |       | 0.5  | ٧        |
|--------------------------|---------------------------------------------------------------------------------------------|------------------------------------|------|-------|------|----------|
| Protection               |                                                                                             |                                    |      |       |      |          |
| V <sub>OVP</sub>         | VRECT over voltage protection<br>Register programmable                                      | V <sub>RECT</sub> : 5V to 16V      | 14.8 | 15    | 15.2 | ٧        |
| V <sub>OVP_HYS</sub>     | OVP hysteresis                                                                              | V <sub>RECT</sub> : 16V to 5V      |      | 1.5   |      | <b>V</b> |
| l <sub>OCL</sub>         | $I_{OUT}$ over current limit protection $R_{ILIM}$ =24k $\Omega$ $I_{OUT}$ : 0A to 2A 1.875 |                                    |      | A     |      |          |
| I <sub>OCL_HYS</sub>     | OCL hysteresis                                                                              | I <sub>оит</sub> : 2A to 0A        |      | 50    |      | mA       |
| Тотр                     | Over temperature protection Thermal shutdown temperature                                    | Temperature:<br>30°C to 160°C      |      | 150   |      | °C       |
| Тотр_нуѕ                 | Temperature: 0TP hysteresis 160°C to 30°C 20                                                |                                    |      | °C    |      |          |
| V <sub>TS_HOT</sub>      | EXT_TS hot temperature protection threshold voltage                                         | V <sub>EXT_TS</sub> : 0V to 0.5V   |      | 0.315 |      | ٧        |
| V <sub>TS_HOT_HYS</sub>  | V <sub>TS_HOT</sub> hysteresis                                                              | V <sub>EXT_TS</sub> : 0.5V to 0V   |      | 20    |      | mV       |
| V <sub>TS_COLD</sub>     | EXT_TS cold temperature protection threshold voltage                                        | V <sub>EXT_TS</sub> : 0.5V to 1.5V |      | 0.980 |      | ٧        |
| V <sub>TS_COLD_HYS</sub> | V <sub>TS_COLD</sub> hysteresis                                                             | V <sub>EXT_TS</sub> : 1.5V to 0.5V |      | 80    |      | mV       |

## 5. I<sup>2</sup>C Signal Timing



Figure 7. Timing Diagram for I<sup>2</sup>C interface

| Symbol              | Description                    | Conditions                      | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------|---------------------------------|------|------|------|------|
| $V_{IL\_SDA}$       | Input low threshold level SDA  | V <sub>PULLUP</sub> =VDD_DIG=3V |      |      | 0.7  | ٧    |
| V <sub>IH_SDA</sub> | Input high threshold level SDA | V <sub>PULLUP</sub> =VDD_DIG=3V | 2.3  |      |      | ٧    |
| V <sub>IL_SCL</sub> | Input low threshold level SCL  | V <sub>PULLUP</sub> =VDD_DIG=3V |      |      | 0.7  | ٧    |
| V <sub>IH_SCL</sub> | Input high threshold level SCL | V <sub>PULLUP</sub> =VDD_DIG=3V | 2.3  |      |      | ٧    |
| f <sub>SCL</sub>    | SCL clock frequency            |                                 |      |      | 400  | kHz  |
| t <sub>LOW</sub>    | SCL clock low time             |                                 | 1.3  |      |      | us   |
| tнібн               | SCL clock high time            |                                 | 0.6  |      |      | us   |
| t <sub>r</sub>      | Rise time of both SDA and SCL  |                                 |      |      | 0.3  | us   |



## Qi Compliant 5W Wireless Power Receiver IC

| t <sub>f</sub>      | Fall time of both SDA and SCL                  |     | 0.3 | us |
|---------------------|------------------------------------------------|-----|-----|----|
| t <sub>su,sta</sub> | Setup time for START condition                 | 0.6 |     | us |
| t <sub>HD,STA</sub> | Hold time for START condition                  | 0.6 |     | us |
| t <sub>SU,DAT</sub> | Data setup time                                | 0.1 |     | us |
| t <sub>HD,DAT</sub> | Data hold time                                 |     | 0.9 | us |
| <b>t</b> su,sто     | Setup time for STOP condition                  | 0.6 |     | us |
| t <sub>BF</sub>     | Bus free time between STOP and START condition | 1.3 |     | us |

Table 3. I<sup>2</sup>C Characteristics



## **Revision History**

| Date       | Version No. | Description         |
|------------|-------------|---------------------|
| 2017/07/27 | 1.0         | Preliminary Release |

## Ordering Information

| Part<br>Number | Package Type                      | Shipping<br>Carrier | Package<br>Qty | Eco<br>Plan               | MSL Peak Temp      | Description               | Device M<br>arking |
|----------------|-----------------------------------|---------------------|----------------|---------------------------|--------------------|---------------------------|--------------------|
| CWR500-W5      | WLCSP 50, 2.6<br>4mm x 3.94m<br>m | Tape and Reel       |                | Green<br>(RoHS&noSb/Br)   | Level-1-260C-UNLIM | VOUT=5V(BPP),<br>5V(EPP)  |                    |
| CWR500-W9      | WLCSP 50, 2.6<br>4mm x 3.94m<br>m | Tape and Reel       |                | Green<br>(RoHS& no Sb/Br) | Level-1-260C-UNLIM | VOUT=5V(BPP),<br>9V(EPP)  |                    |
| CWR500-WC      | WLCSP 50, 2.6<br>4mm x 3.94m<br>m | Tape and Reel       |                | Green<br>(RoHS& no Sb/Br) | Level-1-260C-UNLIM | VOUT=5V(BPP),<br>12V(EPP) |                    |



### Contact US

### Headquarters

#### CELFRAS Semiconductor Inc. 江西联智集成电路有限公司

59 Chuangxin No.1 Road, Nanchang Hi-tech Development Zone, Nanchang, Jiangxi, P.R.CHINA, Zip:33000

#### International

#### CELFRAS Design Center Inc.

7F, 225-14, Pangyoyeok-ro, Bundang-gu, Seongnam-si, Gyeonggi-do, 13494, Korea

Tel. +82-70-4055-6466

Fax +82-31-707-8825

#### > Contact

Website

#### Technical Support

cts@celfras.com, ken\_zhang@celfras.com

Sales Contact

marketing@celfras.com



Copyright © 2018 CELFRAS., Inc. All rights reserved. CELFRAS., Inc.