











TPS5430-Q1

SLVS751D - NOVEMBER 2007 - REVISED JULY 2015

# TPS5430-Q1 3-A Wide-Input-Range Step-Down Converter

#### **Features**

- **Qualified for Automotive Applications**
- Wide Input Voltage Range: 5.5 V to 36 V
- Up to 3-A Continuous (4-A Peak) Output Current
- High Efficiency up to 95% Enabled by 110-m $\Omega$ Integrated MOSFET Switch
- Wide Output Voltage Range: Adjustable Down to 1.22 V With 1.5% Initial Accuracy
- Internal Compensation Minimizes External Parts
- Fixed 500-kHz Switching Frequency for Small Filter Size
- Improved Line Regulation and Transient Response by Input Voltage Feed Forward
- System Protected by Overcurrent Limiting, Overvoltage Protection, and Thermal Shutdown
- -40°C to 125°C Operating Junction Temperature Range
- Available in Small Thermally Enhanced 8-Pin SOIC PowerPAD™ Package

## 2 Applications

- Car Audio Power Supplies
- High-Power LED Supplies, Battery Chargers
- 12-V and 24-V Supplied Systems

## Simplified Schematic



## 3 Description

The TPS5430-Q1 is a high output current PWM converter that integrates a low-resistance high side N-channel MOSFET. Included on the substrate with the listed features are a high-performance voltage error amplifier that provides tight voltage regulation accuracy under transient conditions, an undervoltage lockout (UVLO) circuit to prevent start-up until the input voltage reaches 5.5 V, an internally set slowstart circuit to limit inrush currents, and a voltage feed-forward circuit to improve the transient response. Using the enable (ENA) pin, shutdown supply current is reduced to 18 µA typically. Other features include an active-high enable, overcurrent limiting, overvoltage protection (OVP), and thermal shutdown. To reduce design complexity and external component count, the TPS5430-Q1 feedback loop is internally compensated. The TPS5430-Q1 regulates a wide variety of power sources including 24-V buses.

The TPS5430-Q1 device is available in a thermally enhanced, easy-to-use 8-pin SOIC PowerPAD™ package. TI provides evaluation modules and the WEBENCH® software tool to aid in quickly achieving high-performance power supply designs to meet aggressive equipment development cycles.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE         | BODY SIZE (NOM)   |
|-------------|-----------------|-------------------|
| TPS5430-Q1  | SO PowerPAD (8) | 4.89 mm × 3.90 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Efficiency vs Output Current**





# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes             |
|---|--------------------------------------|-----------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 1      |
| 3 | Description 1                        | 8.1 Application Information             |
| 4 | Revision History2                    | 8.2 Typical Applications                |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations          |
| 6 | Specifications4                      | 10 Layout 2                             |
| • | 6.1 Absolute Maximum Ratings 4       | 10.1 Layout Guidelines                  |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example                     |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support     |
|   | 6.4 Thermal Information              | 11.1 Documentation Support              |
|   | 6.5 Electrical Characteristics 5     | 11.2 Community Resources                |
|   | 6.6 Typical Characteristics          | 11.3 Trademarks                         |
| 7 | Detailed Description 8               | 11.4 Electrostatic Discharge Caution    |
| • | 7.1 Overview 8                       | 11.5 Glossary                           |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable |
|   | 7.3 Feature Description9             | Information                             |

# 4 Revision History

| CI | hanges from Revision C (July 2009) to Revision D                                                                                                                                                                                                                                    | Pag |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| •  | Deleted Swift™ from the title                                                                                                                                                                                                                                                       |     |
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |     |
| •  | Deleted Dissipation Ratings table                                                                                                                                                                                                                                                   |     |



# 5 Pin Configuration and Functions





## **Pin Functions**

|      | PIN I/O  |     | DESCRIPTION                                                                                                            |
|------|----------|-----|------------------------------------------------------------------------------------------------------------------------|
| NO.  | NAME     | 1/0 | DESCRIPTION                                                                                                            |
| 1    | воот     | 0   | Boost capacitor for the high-side FET gate driver. Connect 0.01-µF low ESR capacitor from BOOT pin to PH pin.          |
| 2, 3 | NC       | _   | No connect, not IO                                                                                                     |
| 4    | VSENSE   | I   | Feedback voltage for the regulator. Connect to output voltage divider.                                                 |
| 5    | ENA      | I   | On and off control. Below 0.5 V, the device stops switching. Float the pin to enable.                                  |
| 6    | GND      | _   | Ground. Connect to thermal pad.                                                                                        |
| 7    | VIN      | I   | Input supply voltage. Bypass VIN pin to GND pin close to device package with a high-quality low-ESR ceramic capacitor. |
| 8    | PH       | 0   | Source of the high side power MOSFET. Connected to external inductor and diode.                                        |
| _    | PowerPAD | _   | GND pin must be connected to the exposed pad for proper operation.                                                     |

Product Folder Links: TPS5430-Q1



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                  |                                              | ,                      |            | DA A V            |      |
|------------------|----------------------------------------------|------------------------|------------|-------------------|------|
|                  |                                              |                        | MIN        | MAX               | UNIT |
|                  |                                              | VIN                    | -0.3       | 40 <sup>(3)</sup> | V    |
|                  |                                              | BOOT                   | -0.3       | 50                | V    |
|                  |                                              | PH (steady state)      | -0.6       | 40 <sup>(3)</sup> | V    |
| $V_{I}$          | Input voltage range                          | ENA                    | -0.3       | 7                 | V    |
|                  |                                              | BOOT-PH                |            | 10                | V    |
|                  |                                              | VSENSE                 | -0.3       | 3                 | V    |
|                  |                                              | PH (transient < 10 ns) | -1.2       |                   | V    |
| lo               | Source current                               | PH                     | Internally | y Limited         | •    |
| I <sub>lkg</sub> | Leakage current                              | akage current PH       |            | 10                | μA   |
| TJ               | Operating virtual-junction temperature range |                        | -40        | 150               | °C   |
| T <sub>stg</sub> | Storage temperature range                    |                        | -65        | 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|             |                         |                                                         | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------|-------|------|
|             |                         | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±1500 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±1500 | V    |
| , ,         |                         | Machine model (MM)                                      | ±200  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

|         |                                | MIN | NOM MAX | UNIT |
|---------|--------------------------------|-----|---------|------|
| VIN     | Input voltage                  | 5.5 | 36      | V    |
| $T_{J}$ | Operating junction temperature | -40 | 125     | °C   |

## 6.4 Thermal Information

|                        |                                              | TPS5430-Q1           |      |  |
|------------------------|----------------------------------------------|----------------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DDA (SO<br>PowerPAD) | UNIT |  |
|                        |                                              | 8 PINS               |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 41.2                 | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 44.4                 | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 22.1                 | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 5.2                  | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 21.9                 | °C/W |  |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | 3                    | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TPS5430-Q1

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> Approaching the absolute maximum rating for the VIN pin may cause the voltage on the PH pin to exceed the absolute maximum rating.



## 6.5 Electrical Characteristics

 $T_1 = -40$ °C to 125°C, VIN = 12 V (unless otherwise noted)

|                     | PARAMETER                             | TEST CONDITIONS                             | MIN   | TYP   | MAX   | UNIT  |
|---------------------|---------------------------------------|---------------------------------------------|-------|-------|-------|-------|
| SUPPL               | Y VOLTAGE (VIN PIN)                   |                                             | ,     |       |       |       |
| I <sub>Q</sub>      | Quiescent current                     | VSENSE = 2 V, Not switching,<br>PH pin open |       | 3     | 4.4   | mA    |
| ~                   |                                       | Shutdown, ENA = 0 V                         |       | 18    | 50    | μΑ    |
| UNDER               | VOLTAGE LOCKOUT (UVLO)                |                                             |       |       |       |       |
|                     | Start threshold voltage, UVLO         |                                             |       | 5.3   | 5.5   | V     |
|                     | Hysteresis voltage, UVLO              |                                             |       | 330   |       | mV    |
| VOLTA               | GE REFERENCE                          | ,                                           | ·     |       |       |       |
|                     | Valta an información de la company    | T <sub>J</sub> = 25°C                       | 1.202 | 1.221 | 1.239 | V     |
|                     | Voltage reference accuracy            | I <sub>O</sub> = 0 A to 3 A                 | 1.196 | 1.221 | 1.245 | V     |
| OSCILL              | _ATOR                                 |                                             |       |       |       |       |
|                     | Internally set free-running frequency |                                             | 400   | 500   | 600   | kHz   |
|                     | Minimum controllable on time          |                                             |       | 150   | 200   | ns    |
|                     | Maximum duty cycle                    |                                             | 87%   | 89%   |       |       |
| ENABL               | E (ENA PIN)                           |                                             |       |       |       |       |
|                     | Start threshold voltage, ENA          |                                             |       |       | 1.3   | V     |
|                     | Stop threshold voltage, ENA           |                                             | 0.5   |       |       | V     |
|                     | Hysteresis voltage, ENA               |                                             |       | 450   |       | mV    |
|                     | Internal slow-start time (0~100%)     |                                             | 5.4   | 8     | 10    | ms    |
| CURRE               | NT LIMIT                              |                                             |       |       |       |       |
|                     | Current limit                         |                                             | 4     | 5     | 7     | Α     |
|                     | Current-limit hiccup time             |                                             | 13    | 16    | 21    | ms    |
| THERM               | IAL SHUTDOWN                          |                                             |       |       |       |       |
|                     | Thermal shutdown trip point           |                                             | 135   | 162   |       | °C    |
|                     | Thermal shutdown hysteresis           |                                             |       | 14    |       | °C    |
| OUTPU               | T MOSFET                              |                                             |       |       |       |       |
| D                   | High side power MOSEET awitch         | VIN = 5.5 V                                 |       | 150   |       | mΩ    |
| R <sub>DS(on)</sub> | High-side power MOSFET switch         |                                             |       | 110   | 230   | 11177 |

Copyright © 2007–2015, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## 6.6 Typical Characteristics



Figure 1. Oscillator Frequency vs Junction Temperature



Figure 2. Non-Switching Quiescent Current vs Junction Temperature



Figure 3. Shutdown Quiescent Current vs Input Voltage



Figure 4. Voltage Reference vs Junction Temperature



Figure 5. ON Resistance vs Junction Temperature



Figure 6. Internal Slow Start Time vs Junction Temperature



# **Typical Characteristics (continued)**



Figure 7. Minimum Controllable ON Time vs Junction Temperature



Figure 8. Minimum Controllable Duty Ratio vs Junction Temperature



## 7 Detailed Description

#### 7.1 Overview

The TPS5430-Q1 is a 3-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. The TPS5430-Q1 is intended to operate from power rails up to 36 V. This device implements constant-frequency voltage-mode control with voltage feed forward for improved line regulation and line transient response. Internal compensation reduces design complexity and external component count.

The integrated  $110\text{-m}\Omega$  high-side MOSFET supports high-efficiency power-supply designs capable of delivering 3-A of continuous current to a load. The gate-drive bias voltage for the integrated high-side MOSFET is supplied by a bootstrap capacitor connected from the BOOT to PH pins. The device reduces the external component count by integrating the bootstrap recharge diode.

The TPS5430-Q1 has a default input start-up voltage of 5.3 V typical. The ENA pin can be used to disable the device, reducing the supply current to  $18 \mu \text{A}$  typical. An internal pullup current source enables operation when the ENA pin is floating. The device includes an internal slow-start circuit that slows the output rise time during start up to reduce in rush current and output voltage overshoot. The minimum output voltage is the internal 1.221-V feedback reference. Output overvoltage transients are minimized by an Overvoltage Protection (OVP) comparator. When the OVP comparator is activated, the high-side MOSFET is turned off and remains off until the output voltage is less than 112.5% of the desired output voltage.

Internal cycle-by-cycle overcurrent protection limits the peak current in the integrated high-side MOSFET. For continuous overcurrent fault conditions the device will enter hiccup mode overcurrent limiting. Thermal protection protects the device from overheating.

#### 7.2 Functional Block Diagram



Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



## 7.3 Feature Description

## 7.3.1 Oscillator Frequency

The internal free running oscillator sets the PWM switching frequency at 500 kHz. The 500-kHz switching frequency allows less output inductance for the same output ripple requirement resulting in a smaller output inductor.

#### 7.3.2 Voltage Reference

The voltage reference system produces a precision reference signal by scaling the output of a temperature stable bandgap circuit. The bandgap and scaling circuits are trimmed during production testing to an output of 1.221 V at room temperature.

#### 7.3.3 Enable (ENA) and Internal Slow Start

The ENA pin provides electrical on/off control of the regulator. Once ENA voltage exceeds the threshold voltage, the regulator starts operation and the internal slow start begins to ramp. If ENA voltage is pulled below the threshold voltage, the regulator stops switching and the internal slow start resets. Connecting the pin to ground or to any voltage less than 0.5 V disables the regulator and activates the shutdown mode. The quiescent current of the TPS5430-Q1 in shutdown mode is typically  $18 \, \mu A$ .

ENA has an internal pullup current source, allowing the user to float the ENA pin. If an application requires controlling ENA, use open-drain or open-collector output logic to interface with the pin. To limit the start-up inrush current, an internal slow-start circuit is used to ramp up the reference voltage from 0 V to its final value, linearly. The internal slow start time is 8 ms typically.

#### 7.3.4 Undervoltage Lockout (UVLO)

The TPS5430-Q1 incorporates a UVLO circuit to keep the device disabled when VIN (the input voltage) is below the UVLO start voltage threshold. During power up, internal circuits are held inactive and the internal slow start is grounded until VIN exceeds the UVLO start threshold voltage. Once the UVLO start threshold voltage is reached, the internal slow start is released and device start-up begins. The device operates until VIN falls below the UVLO stop threshold voltage. The typical hysteresis in the UVLO comparator is 330 mV.

#### 7.3.5 Boost Capacitor (BOOT)

Connect a 0.01-µF low-ESR ceramic capacitor between the BOOT pin and PH pin. This capacitor provides the gate drive voltage for the high-side MOSFET. X7R or X5R grade dielectrics are recommended due to their stable values over temperature.

#### 7.3.6 Output Feedback (VSENSE) and Internal Compensation

The output voltage of the regulator is set by feeding back the center point voltage of an external resistor divider network to the VSENSE pin. In steady-state operation, VSENSE voltage should be equal to the voltage reference, 1.221 V.

The TPS5430-Q1 implements internal compensation to simplify the regulator design. Since the TPS5430-Q1 uses voltage-mode control, a type-3 compensation network has been designed on chip to provide a high crossover frequency and a high phase margin for good stability. See *Internal Compensation Network* in the *Advanced Information* section for more details.

## 7.3.7 Voltage Feed Forward

The internal voltage feed forward provides a constant dc power stage gain despite any variations with the input voltage. This greatly simplifies the stability analysis and improves the transient response. Voltage feed forward varies the peak ramp voltage inversely with the input voltage so that the modulator and power stage gain are constant at the feed forward gain, i.e,:

Feed Forward Gain = 
$$\frac{\text{VIN}}{\text{V}_{\text{RAMP(pk-pk)}}}$$
 (1)

The typical feed-forward gain of the TPS5430-Q1 is 25.



## **Feature Description (continued)**

#### 7.3.8 Pulse-Width Modulation (PWM) Control

The regulator employs a fixed-frequency PWM control method. First, the feedback voltage (VSENSE pin voltage) is compared to the constant voltage reference by the high-gain error amplifier and compensation network to produce a error voltage. Then, the error voltage is compared to the ramp voltage by the PWM comparator. In this way, the error voltage magnitude is converted to a pulse width, which is the duty cycle. Finally, the PWM output is fed into the gate-drive circuit to control the on time of the high-side MOSFET.

#### 7.3.9 Overcurrent Limiting

Overcurrent limiting is implemented by sensing the drain-to-source voltage across the high-side MOSFET. The drain-to-source voltage is then compared to a voltage level representing the overcurrent threshold limit. If the drain-to-source voltage exceeds the overcurrent threshold limit, the overcurrent indicator is set true. The system ignores the overcurrent indicator for the leading-edge blanking time at the beginning of each cycle to avoid any turn-on noise glitches.

Once overcurrent indicator is set true, overcurrent limiting is triggered. The high-side MOSFET is turned off for the rest of the cycle after a propagation delay. The overcurrent limiting mode is called cycle-by-cycle current limiting.

Sometimes under serious overload conditions such as short-circuit, the overcurrent runaway may still happen when using cycle-by-cycle current limiting. A second mode of current limiting is used, i.e., hiccup mode overcurrent limiting. During hiccup mode overcurrent limiting, the voltage reference is grounded and the high-side MOSFET is turned off for the hiccup time. Once the hiccup time duration is complete, the regulator restarts under control of the slow-start circuit.

## 7.3.10 Overvoltage Protection (OVP)

The TPS5430-Q1 has an OVP circuit to minimize voltage overshoot when recovering from output fault conditions. The OVP circuit includes an overvoltage comparator to compare the VSENSE pin voltage and a threshold of 112.5% × VREF. Once VSENSE voltage is higher than the threshold, the high-side MOSFET is forced off. When VSENSE voltage drops lower than the threshold, the high-side MOSFET is enabled again.

### 7.3.11 Thermal Shutdown

The TPS5430-Q1 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown trip point, the voltage reference is grounded and the high-side MOSFET is turned off. The part is restarted under control of the slow-start circuit automatically when the junction temperature drops 14°C below the thermal shutdown trip point.

#### 7.4 Device Functional Modes

#### 7.4.1 Operation near Minimum Input Voltage

The TPS5430-Q1 is recommended to operate with input voltages above 5.5 V. The typical VIN UVLO threshold is 5.3 V and the device may operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage the device will not switch. If ENA is floating or externally pulled up to greater up than 1.3 V, when V(VIN) passes the UVLO threshold the device will become active. Switching is enabled and the slow-start sequence is initiated. The TPS5430-Q1 starts linearly ramping up the internal reference voltage from 0 V to its final value over the internal slow-start time period.

## 7.4.2 Operation with ENA control

The enable start threshold voltage is 1.3 V (maximum). With ENA held below the 0.5 V minimum stop threshold voltage the device is disabled and switching is inhibited even if VIN is above its UVLO threshold. The quiescent current is reduced in this state. If the ENA voltage is increased above the maximum start threshold while V(VIN) is above the UVLO threshold, the device becomes active. Switching is enabled and the slow-start sequence is initiated. The device starts linearly ramping up the internal reference voltage from 0 V to its final value over the internal slow-start time period.

Product Folder Links: TPS5430-Q1



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS5430-Q1 is a 3-A, step down regulator with an integrated high side MOSFET. This device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 3 A. Example applications are: High Density Point-of-Load Regulators for Car Audio, High Power LED Supply, Battery Chargers, and other 12-V and 24-V supplied systems. Use the following design procedure to select component values for the TPS5430-Q1.

#### 8.2 Typical Applications

#### 8.2.1 Application Circuit, 12 V to 5 V

Figure 9 shows the schematic for a typical TPS5430-Q1 application. The TPS5430-Q1 can provide up to 3-A output current at a nominal output voltage of 5 V. For proper thermal performance, the exposed thermal pad underneath the device must be soldered down to the printed-circuit-board.



Figure 9. Application Circuit, 12 V to 5 V

#### 8.2.1.1 Design Requirements

For this design example, use the following as the input parameters:

| DESIGN PARAMETER <sup>(1)</sup> | EXAMPLE VALUE    |
|---------------------------------|------------------|
| Input voltage range             | 10.8 V to 19.8 V |
| Output voltage                  | 5 V              |
| Input ripple voltage            | 300 mV           |
| Output ripple voltage           | 30 mV            |
| Output current rating           | 3 A              |
| Operating frequency             | 500 kHz          |

(1) As an additional constraint, the design is set up to be small size and low component height.

Copyright © 2007-2015, Texas Instruments Incorporated



#### 8.2.1.2 Detailed Design Procedure

The following design procedure can be used to select component values for the TPS5430-Q1. Alternately, the WEBENCH Software may be used to generate a complete design. The WEBENCH Software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

To begin the design process, a few parameters must be decided upon. The designer needs to know the following:

- Input voltage range
- Output voltage
- Input ripple voltage
- · Output ripple voltage
- Output current rating
- · Operating frequency

#### 8.2.1.2.1 Switching Frequency

The switching frequency for the TPS5430-Q1 is internally set to 500 kHz. It is not possible to adjust the switching frequency.

#### 8.2.1.2.2 Input Capacitors

The TPS5430-Q1 requires an input decoupling capacitor and, depending on the application, a bulk input capacitor. The recommended value for the decoupling capacitor, C1, is 10  $\mu$ F. A high-quality ceramic type X5R or X7R is required. For some applications, a smaller-value decoupling capacitor may be used, so long as the input voltage and current ripple ratings are not exceeded. The voltage rating must be greater than the maximum input voltage, including ripple.

This input ripple voltage can be approximated by Equation 2:

$$\Delta V_{\text{IN}} = \frac{I_{\text{OUT}(\text{MAX})} \times 0.25}{C_{\text{BULK}} \times f_{\text{sw}}} + \left(I_{\text{OUT}(\text{MAX})} \times \text{ESR}_{\text{MAX}}\right)$$
(2)

Where:

 $I_{\text{OUT}(\text{MAX})}$  is the maximum load current.

 $f_{SW}$  is the switching frequency.

C<sub>IN</sub> is the input capacitor value.

ESR<sub>MAX</sub> is the maximum series resistance of the input capacitor.

The maximum RMS ripple current also needs to be checked. For worst-case conditions, this can be approximated by Equation 3:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2} \tag{3}$$

In this case, the input ripple voltage would be 156 mV and the RMS ripple current would be 1.5 A. The maximum voltage across the input capacitors would be VIN max plus delta VIN/2. The chosen input decoupling capacitor is rated for 25 V and the ripple current capacity is greater than 3 A, providing ample margin. It is very important that the maximum ratings for voltage and current are not exceeded under any circumstance.

Additionally some bulk capacitance may be needed, especially if the TPS5430-Q1 circuit is not located within approximately 2 inches from the input voltage source. The value for this capacitor is not critical, but it also should be rated to handle the maximum input voltage including ripple voltage and should filter the output so that input ripple voltage is acceptable.

#### 8.2.1.2.3 Output Filter Components

Two components must be selected for the output filter, L1 and C2. Because the TPS5430-Q1 is an internally compensated device, a limited range of filter component types and values can be supported.

Product Folder Links: TPS5430-Q1



#### 8.2.1.2.3.1 Inductor Selection

To calculate the minimum value of the output inductor, use Equation 4:

$$L_{MIN} = \frac{V_{OUT(MAX)} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(max)} \times K_{IND} \times I_{OUT} \times F_{SW}}$$
(4)

 $K_{\text{IND}}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. Three things need to be considered when determining the amount of ripple current in the inductor: the peak-to-peak ripple current affects the output ripple voltage amplitude, the ripple current affects the peak switch current and the amount of ripple current determines at what point the circuit becomes discontinuous. For designs using the TPS5430-Q1,  $K_{\text{IND}}$  of 0.2 to 0.3 yields good results. Low output ripple voltages can be obtained when paired with the proper output capacitor, the peak switch current will be well below the current limit set point and relatively low load currents can be sourced before discontinuous operation.

For this design example use  $K_{IND} = 0.2$  and the minimum inductor value is calculated to be 12.5  $\mu$ H. The next highest standard value is 15  $\mu$ H, which is used in this design.

For the output filter inductor it is important that the RMS current and saturation current ratings not be exceeded. The RMS inductor current can be found from Equation 5:

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left( V_{IN(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times 0.8} \right)^2}$$
(5)

and the peak inductor current can be determined with Equation 6:

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(6)

For this design, the RMS inductor current is 3.003 A, and the peak inductor current is 3.31 A. The chosen inductor is a Sumida CDRH104R-150 15  $\mu$ H. It has a saturation current rating of 3.4 A and a RMS current rating of 3.6 A, easily meeting these requirements. A lesser rated inductor could be used, however this device was chosen because of its low profile component height. In general, inductor values for use with the TPS5430-Q1 are in the range of 10  $\mu$ H to 100  $\mu$ H.

#### 8.2.1.2.3.2 Capacitor Selection

The important design factors for the output capacitor are DC voltage rating, ripple current rating, and equivalent series resistance (ESR). The dc voltage and ripple current ratings cannot be exceeded. The ESR is important because, along with the inductor ripple current, it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed-loop crossover frequency of the design and LC corner frequency of the output filter. Due to the design of the internal compensation, it is desirable to keep the closed-loop crossover frequency in the range 3 kHz to 30 kHz, as this frequency range has adequate phase boost to allow for stable operation. For this design example, it is assumed that the intended closed loop crossover frequency is between 2590 Hz and 24 kHz and also below the ESR zero of the output capacitor. Under these conditions, the closed-loop crossover frequency is related to the LC corner frequency as:

$$f_{CO} = \frac{f_{LC}^2}{85 \, V_{OUT}} \tag{7}$$

And the desired output capacitor value for the output filter to:

$$C_{OUT} = \frac{1}{3357 \times L_{OUT} \times f_{CO} \times V_{OUT}}$$
(8)

For a desired crossover of 18 kHz and a 15-μH inductor, the calculated value for the output capacitor is 220 μF. The capacitor type should be chosen so that the ESR zero is above the loop crossover. The maximum ESR is:

$$ESR_{MAX} = \frac{1}{2\pi \times C_{OUT} \times f_{CO}}$$
(9)

The selected output capacitor must also be rated for a voltage greater than the desired output voltage plus onehalf the ripple voltage. Any derating amount must also be included. The maximum RMS ripple current in the output capacitor is given by Equation 10:



$$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left[ \frac{V_{OUT} \times \left( V_{IN(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_{OUT} \times F_{SW} \times N_{C}} \right]$$
(10)

Where:

N<sub>C</sub> is the number of output capacitors in parallel.

F<sub>SW</sub> is the switching frequency.

Other capacitor types can be used with the TPS5430-Q1, depending on the needs of the application.

The maximum ESR of the output capacitor also determines the amount of output ripple as specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter. Check that the maximum specified ESR as listed in the capacitor data sheet results in an acceptable output ripple voltage:

$$V_{PP} (MAX) = \frac{ESR_{MAX} \times V_{OUT} \times (V_{IN(MAX)} - V_{OUT})}{N_C \times V_{IN(MAX)} \times L_{OUT} \times F_{SW}}$$
(11)

Where:

 $\Delta V_{PP}$  is the desired peak-to-peak output ripple.

N<sub>C</sub> is the number of parallel output capacitors.

F<sub>SW</sub> is the switching frequency.

For this design example, a single 220- $\mu$ F output capacitor is chosen for C3. The calculated RMS ripple current is 143 mA and the maximum ESR required is 40 m $\Omega$ . A capacitor that meets these requirements is a Sanyo Poscap 10TPB220M, rated at 10 V with a maximum ESR of 40 m $\Omega$  and a ripple current rating of 3 A. An additional small 0.1- $\mu$ F ceramic bypass capacitor may also used, but is not included in this design.

The minimum ESR of the output capacitor should also be considered. For good phase margin, the ESR zero when the ESR is at a minimum should not be too far above the internal compensation poles at 24 kHz and 54 kHz.

#### 8.2.1.2.4 Output Voltage Setpoint

The output voltage of the TPS5430-Q1 is set by a resistor divider (R1 and R2) from the output to the VSENSE pin. Calculate the R2 resistor value for the output voltage of 5 V using Equation 12:

$$R2 = \frac{R1 \times 1.221}{V_{OUT} - 1.221}$$
 (12)

For any TPS5430-Q1 design, start with an R1 value of 10 k $\Omega$ . R2 is then 3.24 k $\Omega$  for 5-V output.

#### 8.2.1.2.5 Boot Capacitor

The boot capacitor should be 0.01 µF.

#### 8.2.1.2.6 Catch Diode

The TPS5430-Q1 is designed to operate using an external catch diode between PH and GND. The selected diode must meet the absolute maximum ratings for the application: reverse voltage must be higher than the maximum voltage at the PH pin, which is  $V_{\text{IN}(\text{MAX})} + 0.5 \text{ V}$ . Peak current must be greater than  $I_{\text{OUT}(\text{MAX})}$  plus one-half the peak to peak inductor current. Forward voltage drop should be small for higher efficiencies. It is important to note that the catch diode conduction time is typically longer than the high-side FET on time, so attention paid to diode parameters can make a marked improvement in overall efficiency. Additionally, check that the device chosen is capable of dissipating the power losses. For this design, a Diodes, Inc. B340A is chosen, with a reverse voltage of 40 V, forward current of 3 A, and forward voltage drop of 0.5 V.



#### 8.2.1.2.7 Advanced Information

#### 8.2.1.2.7.1 Output Voltage Limitations

Due to the internal design of the TPS5430-Q1, there are both upper and lower output voltage limits for any given input voltage. The upper limit of the output voltage set point is constrained by the maximum duty cycle of 87% and is given by:

$$V_{OUTMAX} = 0.87 \times \left( \left( V_{INMIN} - I_{OMAX} \times 0.230 \right) + V_{D} \right) - \left( I_{OMAX} \times R_{L} \right) - V_{D}$$
(13)

Where:

V<sub>INMIN</sub> is the minimum input voltage.

I<sub>OMAX</sub> is the maximum load current.

V<sub>D</sub> is the catch diode forward voltage.

R<sub>1</sub> is the output inductor series resistance.

This equation assumes maximum on resistance for the internal high-side FET.

The lower limit is constrained by the minimum controllable on time, which may be as high as 200 ns. The approximate minimum output voltage for a given input voltage and minimum load current is given by:

$$V_{\text{OUTMIN}} = 0.12 \times \left( \left( V_{\text{INMAX}} - I_{\text{OMIN}} \times 0.110 \right) + V_{\text{D}} \right) - \left( I_{\text{OMIN}} \times R_{\text{L}} \right) - V_{\text{D}}$$
(14)

Where:

V<sub>INMAX</sub> is the maximum input voltage.

I<sub>OMIN</sub> is the minimum load current.

V<sub>D</sub> is the catch diode forward voltage.

 $R_L$  is the output inductor series resistance.

This equation assumes nominal on resistance for the high-side FET and accounts for worst-case variation of operating frequency set point. Any design operating near the operational limits of the device should be carefully checked to ensure proper functionality.

#### 8.2.1.2.7.2 Internal Compensation Network

The design equations given in the example circuit can be used to generate circuits using the TPS5430-Q1. These designs are based on certain assumptions and will tend to always select output capacitors within a limited range of ESR values. If a different capacitor type is desired, it may be possible to fit one to the internal compensation of the TPS5430-Q1. Equation 15 gives the nominal frequency response of the internal voltage-mode type-3 compensation network:

$$H(s) = \frac{\left(1 + \frac{s}{2\pi \times Fz1}\right) \times \left(1 + \frac{s}{2\pi \times Fz2}\right)}{\left(\frac{s}{2\pi \times Fp0}\right) \times \left(1 + \frac{s}{2\pi \times Fp1}\right) \times \left(1 + \frac{s}{2\pi \times Fp2}\right) \times \left(1 + \frac{s}{2\pi \times Fp3}\right)}$$
(15)

Where:

Fp0 = 2165 Hz, Fz1 = 2170 Hz, Fz2 = 2590 Hz

Fp1 = 24 kHz, Fp2 = 54 kHz, Fp3 = 440 kHz

Fp3 represents the non-ideal parasitics effect.

Using this information along with the desired output voltage, feed-forward gain, and output filter characteristics, the closed-loop transfer function can be derived.



#### 8.2.1.2.7.3 Thermal Calculations

The following formulas show how to estimate the device power dissipation under continuous conduction mode operations. They should not be used if the device is working at light loads in the discontinuous conduction mode.

| (16) |
|------|
| (17) |
| (18) |
| (19) |
| (20) |
| (21) |
|      |

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



## 8.2.1.3 Application Curves

The performance graphs (Figure 10 through Figure 16) are applicable to the circuit in Figure 9,  $T_A = 25$ °C (unless otherwise specified).



0.3 0.2 % 0.1 0.2 0.3 0.5 1 1.5 2 2.5 3 1<sub>O</sub> - Output Current - A

Figure 10. Efficiency vs Output Current

Figure 11. Output Regulation vs Output Current





Figure 12. Input Regulation vs Input Voltage

Figure 13. Input Voltage Ripple and PH Node,  $I_0$  = 3 A





Figure 14. Output Voltage Ripple and PH Node,  $I_0 = 3$  A

Figure 15. Transient Response,  $I_{\rm O}$  Step 0.75 A to 2.25 A





# 8.2.2 9-V to 21-V Input to 5-V Output Application Circuit 9-V to 21-V Input to 5-V Output Application Circuit

Figure 17 and Figure 18 show application circuits using wide input voltage ranges. The design parameters are similar to those given for the design example, with a larger value output inductor and a lower closed loop crossover frequency.



Figure 17. 10-V to 35-V Input to 5-V Output Application Circuit



Figure 18. 9-V to 21-V Input to 5-V Output Application Circuit

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



#### 8.2.3 Circuit Using Ceramic Output Filter Capacitors

Figure 19 shows an application circuit using all ceramic capacitors for the input and output filters, which generates a 3.3-V output from a 10-V to 24-V input. The design procedure is similar to those given for the design example, except for the selection of the output filter capacitor values and the design of the additional compensation components required to stabilize the circuit.



Figure 19. Ceramic Output Filter Capacitors Circuit

#### 8.2.3.1 Output Filter Component Selection

Using Equation 10, the minimum inductor value is 12 µH. A value of 15 µH is chosen for this design.

When using ceramic output filter capacitors, the recommended LC resonant frequency should be no more than 7 kHz. Since the output inductor is already selected at 15 µH, this limits the minimum output capacitor value to:

$$C_{O}(MIN) \ge \frac{1}{(2\pi \times 7000)^{2} \times L_{O}}$$
(22)

The minimum capacitor value is calculated to be 34  $\mu$ F. For this circuit a larger value of capacitor yields better transient response. A single 100- $\mu$ F output capacitor is used for C3. It is important to note that the actual capacitance of ceramic capacitors decreases with applied voltage. In this example, the output voltage is set to 3.3 V, minimizing this effect.

#### 8.2.3.2 External Compensation Network

When using ceramic output capacitors, additional circuitry is required to stabilize the closed loop system. For this circuit, the external components are R3, C4, C6, and C7. To determine the value of these components, first calculate the LC resonant frequency of the output filter:

$$F_{LC} = \frac{1}{2\pi \sqrt{L_O \times C_O (EFF)}}$$
 (23)

For this example, the effective resonant frequency is calculated as 4109 Hz.

The network composed of R1, R2, R3, C5, C6, and C7 has two poles and two zeros that are used to tailor the overall response of the feedback network to accommodate the use of the ceramic output capacitors. The pole and zero locations are given by the following equations:



$$Fp1 = 500000 \times \frac{V_O}{F_{LC}}$$
 (24)

$$Fz1 = 0.7 \times F_{LC} \tag{25}$$

$$Fz2 = 2.5 \times F_{LC}$$
 (26)

The final pole is located at a frequency too high to be of concern. The second zero, Fz2 as defined by Equation 26 uses 2.5 for the frequency multiplier. In some cases this may need to be slightly higher or lower. Values in the range of 2.3 to 2.7 work well. The values for R1 and R2 are fixed by the 3.3-V output voltage as calculated using Equation 12. For this design R1 = 10 k $\Omega$  and R2 = 5.90 k $\Omega$ . With Fp1 = 401 Hz, Fz1 = 2876 Hz, and Fz2 = 10.3 kHz, the values of R3, C6, and C7 are determined using Equation 27, Equation 28, and Equation 29:

C7 = 
$$\frac{1}{2\pi \times \text{Fp1} \times (\text{R1 || R2})}$$
 (27)

$$R3 = \frac{1}{2\pi \times Fz1 \times C7}$$
 (28)

$$C6 = \frac{1}{2\pi \times Fz2 \times R1} \tag{29}$$

For this design, using the closest standard values, C7 is 0.1  $\mu$ F, R3 is 549  $\Omega$ , and C6 is 1500 pF. C4 is added to improve load regulation performance. It is effectively in parallel with C6 in the location of the second pole frequency, so it should be small in relationship to C6. C4 should be less the 1/10 the value of C6. For this example, 150 pF works well.

For additional information on external compensation of the wide-voltage-range PWM converter devices, see *Using TPS5410/20/30/31 With Aluminum/Ceramic Output Capacitors* (SLVA237).

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The TPS5430-Q1 is designed to operate from an input voltage supply range between 5.5 V and 36 V. This input supply should remain within the input voltage supply range and the input capacitance for the device should be located near the supply input pin. If the input supply is located more than a few inches from the TPS5430-Q1 converter, bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of  $100 \, \mu F$  is a typical choice.

## 10 Layout

#### 10.1 Layout Guidelines

Connect a low-ESR ceramic bypass capacitor to the VIN pin. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the ground pin. The best way to do this is to extend the top side ground area from under the device adjacent to the VIN trace, and place the bypass capacitor as close as possible to the VIN pin. The minimum recommended bypass capacitance is 4.7-µF ceramic with a X5R or X7R dielectric.

There should be a ground area on the top layer directly underneath the IC, with an exposed area for connection to the thermal pad. Use vias to connect this ground area to any internal ground planes. Use additional vias at the ground side of the input and output filter capacitors as well. The GND pin should be tied to the PCB ground by connecting it to the ground area under the device as shown in Figure 20.

The PH pin should be routed to the output inductor, catch diode and boot capacitor. Since the PH connection is the switching node, the inductor should be located very close to PH and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The catch diode should also be placed close to the device to minimize the output current loop area. Connect the boot capacitor between the phase node and the BOOT pin as shown. Keep the boot capacitor close to the IC and minimize the conductor trace lengths. The component placements and connections shown work well, but other connection routings may also be effective.

Connect the output filter capacitor(s) as shown between the VOUT trace and GND. It is important to keep the loop formed by PH, L<sub>OUT</sub>, C<sub>OUT</sub>, and GND as small as is practical.

Connect the VOUT trace to the VSENSE pin using the resistor divider network to set the output voltage. Do not route this trace too close to the PH trace. Due to the size of the IC package and the device pin-out, the trace may need to be routed under the output capacitor. Alternately, the routing may be done on an alternate layer if a trace under the output capacitor is not desired.

If using the grounding scheme shown in Figure 20, use a via connection to a different layer to route to the ENA pin.

Copyright © 2007–2015, Texas Instruments Incorporated



## 10.2 Layout Example



Figure 20. Design Layout



# **Layout Example (continued)**



All dimensions in inches

Figure 21. TPS5430-Q1 Land Pattern

Copyright © 2007–2015, Texas Instruments Incorporated



## 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Using TPS5410/20/30/31 With Aluminum/Ceramic Output Capacitors, SLVA237

## 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS5430-Q1



## PACKAGE OPTION ADDENDUM

1-Oct-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS5430QDDARQ1   | ACTIVE | SO PowerPAD  | DDA                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 5430Q                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

1-Oct-2016

#### OTHER QUALIFIED VERSIONS OF TPS5430-Q1:

● Enhanced Product: TPS5430-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Jun-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS5430QDDARQ1 | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Jun-2016



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS5430QDDARQ1 | SO PowerPAD  | DDA             | 8    | 2500 | 518.0       | 364.0      | 84.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G





PLASTIC SMALL OUTLINE



PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012, variation BA.



PLASTIC SMALL OUTLINE



## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.