

**Applications Note: SY5882A** Single Stage Flyback and PFC Controller with Primary Side Control for LED Lighting and Multiple Dimming Mode Options

### **General Description**

The SY5882A is a single stage Flyback and PFC controller targeting at LED Dimming applications, which can achieve up to 5% dimming level and high precision for full loading range. It is a primary side controller without applying any secondary feedback circuit for low cost, and drives the converter in the quasiresonant mode to achieve high efficiency. It keeps the converter in constant on time operation to achieve high power factor.

SY5882A has CV mode for fast startup, especially in deep dimming. CV function is also can be used as the power supply of low energy MCU.

### **Ordering Information**



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY5882AFAC      | SO8          |      |

# 5%~100% Dimming Range. CV Mode for Bias Supply at <2.5% Dimming Signal.</li>

**Features** 

- Primary Side Control Eliminates the Opto-coupler.
- Valley Turn-on of the Primary MOSFET to Achieve Low Switching Losses
- 300mV Primary Current Sense Voltage Leads to a Lower Sense Resistance thus a Lower Conduction Loss.
- Internal high Current MOSFET Driver: 0.20A Sourcing and 0.65A Sinking
- Low Start up Current: 34µA Typical
- Reliable Short LED and Open LED Protection
- Compact Package: SO8

### Applications

• LED Lighting



Figure 1. Analog dimming with PWM signal input





Figure.3 Analog dimming with analog signal input **Figure.4 Dimming Curve** 00k/1206 0k/1206 D0k/1206 /1206 8 2 85 88 C2 2 [ | | | ≩≩≩≩ ₩ 6.1k0800 Сь 47CnFAt на 300К ≸ L3 NC R19 200K/08 сa SY5 -OMF PW ₩ ⊮≥t 1M dimmine cs AD ISEN W С11 2.2µFЛ F24 1,2k.08 Ň R2U R21 0 33R1/2060 33R1 Ň Ţ

Figure.4 3-to-1 Dimming Application





### **Pinout** (top view)

| COMP    | <sup>1</sup> O | 8 | PWM  |  |
|---------|----------------|---|------|--|
| ZCS     | 2              | 7 | ADIM |  |
| ISEN    | 3              | 6 | VIN  |  |
| GND     | 4              | 5 | DRV  |  |
| ( SO8 ) |                |   |      |  |

### **Top Mark: BQD** xyz (device code: BQD, x=year code, y=week code, z= lot number code)

| Pin Name | Pin number | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMP     | 1          | Loop compensation pin. Connect a RC network across this pin and ground to stabilize the control loop.                                                                                                                                                                                                                                                                                                                                                                                      |
| ZCS      | 2          | Inductor current zero-crossing detection pin. This pin receives the auxiliary winding voltage by a resister divider and detects the inductor current zero crossing point. This pin also provides over voltage protection, line regulation modification function and CV detection simultaneously. If the voltage on this pin is above $V_{ZCS,OVP}$ , the IC would enter over voltage protection mode. Good line regulation can be achieved by adjusting the upper resistor of the divider. |
| ISEN     | 3          | Current sense pin. Connect this pin to the source of the primary switch. Connect the sense resistor across the source of the primary switch and the GND pin.<br>(current sense resister R <sub>S</sub> : R = $k \frac{V_{REF} \times N_{PS}}{\frac{1}{OUT}}$ , k=0.167)                                                                                                                                                                                                                    |
| GND      | 4          | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DRV      | 5          | Gate driver pin. Connect this pin to the gate of primary MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VIN      | 6          | Power supply pin. This pin also provides output over voltage protection along with ZCS pin.                                                                                                                                                                                                                                                                                                                                                                                                |
| ADIM     | 7          | Bypass this pin to GND with enough capacitance to hold on internal voltage reference.                                                                                                                                                                                                                                                                                                                                                                                                      |
| PWM      | 8          | PWM dimming input pin. This pin detects the PWM dimming signal                                                                                                                                                                                                                                                                                                                                                                                                                             |



### **Block Diagram**



### Absolute Maximum Ratings (Note 1)

| 0                                                |               |
|--------------------------------------------------|---------------|
| VIN, DRV                                         |               |
| Supply current I <sub>VIN</sub>                  | 7mA           |
|                                                  |               |
| ADIM                                             | -0.3V~15V     |
| ISEN, COMP                                       |               |
| Power Dissipation, $@$ T <sub>A</sub> = 25°C SO8 | 1.1W          |
| Package Thermal Resistance (Note 2)              |               |
| SO8, θ <sub>JA</sub>                             |               |
|                                                  | 45°C/W        |
| Junction Temperature Range                       | 40°C to 150°C |
| 1 0                                              | 260°C         |
| 1                                                | 65°C to 150°C |
|                                                  |               |

### Recommended Operating Conditions (Note 3)

| -        | 0 |          |
|----------|---|----------|
| VIN, DRV |   | 8.5V~20V |



### **Electrical Characteristics**

 $(V_{IN} = 12V \text{ (Note 4)}, T_A = 25^{\circ}C \text{ unless otherwise specified)}$ 

| Parameter                       | Symbol                | Test Conditions                   | Min   | Тур                    | Max  | Unit |
|---------------------------------|-----------------------|-----------------------------------|-------|------------------------|------|------|
| Power Supply Section            |                       |                                   |       |                        |      |      |
| VIN Turn-on Threshold           | V <sub>VIN_ON</sub>   |                                   | 19.5  | 20.5                   | 22   | V    |
| VIN Turn-off Threshold          | V <sub>VIN_OFF</sub>  |                                   | 6.7   | 7.3                    | 8.0  | V    |
| VIN OVP Voltage                 | V <sub>VIN_OVP</sub>  |                                   |       | $V_{\rm IN\_ON}{+}4.0$ |      | V    |
| Start up Current                | I <sub>ST</sub>       | $V_{VIN} \!\! < \!\! V_{VIN\_ON}$ |       | 34                     |      | μA   |
| Error Amplifier Section         |                       |                                   |       |                        |      |      |
| Internal Reference Voltage      | VREF                  |                                   | 294   | 300                    | 306  | mV   |
| Current Sense Section           |                       |                                   |       |                        |      |      |
| Current Limit Reference Voltage | V <sub>ISEN_MAX</sub> |                                   |       | 450                    |      | mV   |
| ZCS Pin Section                 |                       |                                   |       |                        |      |      |
| ZCS Pin OVP Voltage Threshold   | V <sub>ZCS_OVP</sub>  |                                   |       | 1.5                    |      | V    |
| Gate Driver Section             |                       |                                   |       |                        |      |      |
| Gate Driver Voltage             | VGate                 |                                   |       | 12                     |      | V    |
| Maximum Source Current          | I <sub>SOURCE</sub>   |                                   |       | 200                    |      | mA   |
| Minimum Sink Current            | I <sub>SINK</sub>     |                                   |       | 650                    |      | mA   |
| Max ON Time                     | T <sub>ON_MAX</sub>   | V <sub>COMP</sub> =2.7V           |       | 23                     |      | μs   |
| Min ON Time                     | T <sub>ON_MIN</sub>   |                                   |       | 450                    |      | ns   |
| Max OFF Time                    | T <sub>OFF_MAX</sub>  |                                   |       | 60                     |      | μs   |
| Min OFF Time                    | T <sub>OFF_MIN</sub>  |                                   |       | 1.6                    |      | μs   |
| Maximum Switching Frequency     | f <sub>MAX</sub>      |                                   |       | 120                    |      | kHz  |
| ADIM Function Section           | · · · ·               |                                   |       |                        |      |      |
| ADIM Enable ON                  | V <sub>ADIM_ON</sub>  |                                   |       | 0.075                  |      | V    |
| ADIM Enable OFF                 | VADIM_OFF             |                                   |       | 0.037                  |      | V    |
| Analog Dimming Range            | VADIM, Dimming        |                                   | 0.075 |                        | 1.35 | V    |
| Thermal Section                 |                       |                                   |       |                        |      |      |
| Thermal Fold Back Temperature   | T <sub>FB</sub>       |                                   |       | 150                    |      | °C   |
| Thermal Shut Down Temperature   | T <sub>SD</sub>       |                                   |       | 160                    |      | °C   |
| PWM Function Section            | ·                     |                                   | · ·   |                        |      |      |
| PWM ON Voltage                  | V <sub>PWM_ON</sub>   |                                   |       |                        | 1.2  | V    |
| PWM OFF Voltage                 | VPWM OFF              |                                   | 0.5   |                        |      | V    |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\mathbf{f}_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Increase VIN pin voltage gradually higher than  $V_{VIN,ON}$  voltage then turn down to 12V.













### Operation

The SY5882A is a single stage Flyback and PFC controller targeting at LED lighting applications with PWM/Analog dimming function.

SY5882A provides primary side control to eliminate the opto-couplers and the secondary feedback circuits, which can decrease the BOM cost of the system design.

High power factor is achieved by constant on time operation mode, with which both the control scheme and the circuit structure are simple.

SY5882A is compatible with Analog dimming and PWM dimming for different application.

In order to reduce the switching loss and improve EMI performance, Quasi-Resonant switching mode is applied. The maximum switching frequency is limited at 120kHz to reduce switching losses and improve EMI performance when the converter is operated at light load condition.

SY5882A provides reliable protections such as Short Circuit Protection (SCP), Open LED Protection (OLP), Over Temperature Protection (OTP), etc.

SY5882A is available with SO8 package.

### **Applications Information**

#### <u>Start up</u>

After AC supply or DC BUS is powered on, the capacitor  $C_{VIN}$  between VIN and GND pin is charged up by BUS voltage through a start up resistor  $R_{ST}$ . Once  $V_{VIN}$  rises up to  $V_{VIN-ON}$ , the internal blocks start to work.  $V_{VIN}$  will be pulled down by internal consumption of IC until the auxiliary winding of transformer could supply enough energy to maintain  $V_{VIN}$  above  $V_{VIN-OFF}$ .

The whole start up procedure is divided into four sections shown in Fig.3.  $t_{\rm STC}$  is the  $C_{\rm VIN}$  charged up section, and  $t_{\rm STO}$  is the output voltage build-up section. The start-up time  $t_{\rm ST}$  is composed of  $t_{\rm STC}$  and  $t_{\rm STO}$ , and usually  $t_{\rm STO}$  is much smaller than  $t_{\rm STC}$ .

P1 is fast start-up stage, which will help to create output voltage quickly. After P1, if  $V_{ADIM}$  is less than  $V_{ADIM_ON}$ , IC enters into CV mode. When  $V_{ADIM}$  is charged by PWM and larger than  $V_{ADIM_ON}$ , IC works in constant on time mode.



AN SY5882A

Fig.6 Start up

The start up resistor  $R_{\text{ST}}\,$  and  $C_{\text{VIN}}$  are designed by rules as below:

(a) Preset start-up resistor  $R_{ST}$ , make sure that the current through  $R_{ST}$  is larger than  $I_{ST}$  and smaller than  $I_{VIN\_OVP}$ 

$$\frac{V}{I} \leq K \qquad V$$

$$\frac{BUS}{VIN_OVP} \leq K \qquad V$$

Where V<sub>BUS</sub> is the BUS line voltage

(b) Select  $C_{VIN}$  to obtain an ideal start up time  $t_{ST}$ , and ensure the output voltage is built up at one time.

$$U_{\rm VIN} = \frac{\left(\frac{V_{\rm BUS}}{R} - I\right) \times t}{V_{\rm VIN} ON}$$
(2)

(d) If the  $C_{VIN}$  is not big enough to build up the output voltage at one time. Increase  $C_{VIN}$  and decrease  $R_{ST}$ , go back to step (a) and redo such design flow until the ideal start up procedure is obtained.

#### Internal pre-charge design for quick start up

In P3,  $V_{COMP}$  is pre-charged by internal current sourcein turn until it is over the initial voltage  $V_{COMP\_IC}$ .  $V_{COMP\_IC}$  can be programmed by  $R_{COMP}$ . Such design is meant to reduce the start up time shown in Fig.4.

The voltage pre-charged  $V_{\text{COMP\_IC}}$  in start-up procedure can be programmed by  $R_{\text{COMP}}$ 

 $V_{\text{COMP_IC}}=0.9V-300\mu A \times R_{\text{COMP}}(3)$ 

The voltage pre-charged  $V_{ADIM\_IC}$  in start-up procedure is fixed internally.

$$V_{ADIM,IC} = 37 mV$$





Fig.7 Pre-charge scheme in start up

Where  $V_{\text{COMP-IC}}$  is the pre-charged voltage of COMP pin

Generally, a big capacitance of  $C_{COMP}$  is necessary to achieve high power factor and stabilize the system loop  $(1\mu F \sim 4.7\mu F \text{ is recommended})$ .

The voltage pre-charged in start-up procedure can be programmed by  $R_{COMP}$ ; On the other hand, larger  $R_{COMP}$ can provide larger phase margin for the control loop; A small ceramic capacitor is added to suppress high frequency interruption (10pF~100pF is recommended if necessary)

#### Shut down

After AC supply or DC BUS is powered off, the energy stored in the BUS capacitor will be discharged. When the auxiliary winding of the transformer can not supply enough energy to VIN pin,  $V_{VIN}$  will drop down. Once  $V_{VIN}$  is below  $V_{VIN-OFF}$ , the IC will stop working and  $V_{COMP}$  will be discharged to zero.

#### Primary side constant current control

Primary side control is applied to eliminate secondary feedback circuit and opto-coupler, which reduces the BOM cost. The switching waveforms are shown in Fig.5.

The output current I<sub>OUT</sub> can be represented by,

$$I = \frac{I_{SP} \times t_{DIS}}{2} (4) \frac{1}{t_S}$$

Where  $I_{SP}$  is the peak current of the secondary side;  $t_{DIS}$  is the discharge time of the transformer;  $t_S$  is the switching period.

The secondary peak current is related with primary peak current, if the effect of the leakage inductor is neglected.

**AN SY5882A** 



#### Fig.5 switching waveforms

$$I_{sp} = N_{ps} \times I_{pp}$$
 (5)

Where  $N_{PS}$  is the turn ratio of primary to secondary of the transformer.

Thus, IOUT can be represented by

$$I_{OUT} = \frac{N_{PS} \times I_{PP}}{2} \times \frac{t_{DIS}}{t_s} (6)$$

The primary peak current  $I_{PP}$  and inductor current discharge time  $t_{DIS}$  can be detected by Source and ZCS pin, which is shown in Fig.6.These signals are processed and applied to the negative input of the gain modulator. In static state, the positive and negative inputs are equal.

$$V_{REF} I \times \mathcal{R} \times \frac{t_{DIS}}{s} \times \frac{t_{c}}{t_{s}} (7)$$





Finally, the output current IOUT can be represented by

$$I_{UU1} = \frac{V_{REF} \times N_{PS}}{R \times 2 \times k_1} (8)$$

Where  $k_1$  is the output current weight coefficient;  $k_2$  is the output modification coefficient;  $V_{REF}$  is the internal reference voltage;  $R_S$  is the current sense resistor.

 $k_1$  and  $V_{REF}$  are all internal constant parameters,  $I_{OUT}$  can be programmed by  $N_{PS}$  and  $R_{S}.$ 

$$Rs = \frac{V_{REF} \times N_{PS}}{I_{OUT} \times 2 \times k_{I}} (9)$$

Then

$$R = \frac{k \times V_{REF} \times N_{PS}}{\frac{1}{OUT}}, k = \frac{1}{2K_{I}}(10)$$

#### **Quasi-Resonant Operation**

QR mode operation provides low turn-on switching losses for the converter.



#### Fig.9 QR mode operation

The voltage across drain and source of the primary MOSFET is reflected by the auxiliary winding of the Flyback transformer. ZCS pin detects the voltage across the auxiliary winding by a resistor divider. When the voltage across drain and source of the primary MOSFET is at voltage valley, the MOSFET would be turned on.

#### CV Mode

When PWM<2.5%, IC and MCU still need bias power , so,

(1) If Dimming signal is greater than 5.0%, IC always works at CC mode.

(2) If Dimming signal is lower than 2.5%, CV mode is triggered. IC works in CV mode to maintain VFB nearby VZCS, CV. Np:Na and  $R_{ZCS}$  can be adjusted to prevent LED flicker and keep bias supply enough at CV mode.



Figure.10 The working process of CV mode

In CV mode,

If  $V_{OUT}$  is smaller than  $V_{CV,REF}(V=V_{FB})$ , MOSFET is turned off when ISEN voltage reach  $V_{CV,ISEN,MAX}$  in every switching cycle, and turned on by QR.

If  $V_{FB}$  is greater than  $V_{ZCS\_CV}$ , IC will sleep for 1.5ms, until  $V_{FB}$  is smaller than  $V_{ZCS\_CV}$ .

The output of CV is determined by OVP.

$$V_{OUT,CV} = \frac{v_{OUT,OVP}}{3}$$

#### Over Voltage Protection (OVP) & Open LED Protection (OLP)



#### Fig.11 OVP&OLP

The output voltage is reflected by the auxiliary winding voltage of the Flyback transformer, and both ZCS pin and VIN pin provide over voltage protection function. When the load is null or large transient happens, the output voltage will exceed the rated value. When  $V_{VIN}$  exceeds  $V_{VIN_OVP}$  or  $V_{ZCS}$  exceeds  $V_{ZCS_OVP}$ , the over voltage protection is triggered and the IC will discharge  $V_{VIN}$  by an internal current source  $I_{VIN_OVP}$ . Once  $V_{VIN}$  is below  $V_{VIN_OFF}$ , the IC will shut down and be charged

Ξ



again by BUS voltage through start up resistor. If the over voltage condition still exists, the system will operate in hiccup mode.

Thus, the turns of the auxiliary winding  $N_{AUX}$  and the resistor divider is related with the OVP function.

$$\frac{v_{ZCS_OVP}}{V_{OVP}} = \frac{N}{N_{S}} \times \frac{K}{R_{ZCSU} + R_{ZCSD}} (11)$$
$$\frac{V_{VIN_OVP}}{V_{OVP}} \ge \frac{N_{AUX}}{N_{S}} (12)$$

Where  $V_{OVP}$  is the output over voltage specification;  $R_{ZCSU}$  and  $R_{ZCSD}$  compose the resistor divider. The turn ratio of N<sub>s</sub> to N<sub>AUX</sub> and the ratio of R<sub>ZCSU</sub> to R<sub>ZCSD</sub> could be induced from equation (11) and (12).

#### **Short Circuit Protection (SCP)**

When the output is shorted to ground, the output voltage is clamped to zero. The voltage of the auxiliary winding is proportional to the output winding, so  $V_{VIN}$  will drop down without auxiliary winding supply. Once  $V_{VIN}$  is below  $V_{VIN_oFF}$ , the IC will shut down and be charged again by the BUS voltage through the start up resistor. If the short circuit condition still exists, the system will operate in hiccup mode.

In order to guarantee SCP function is not effected by voltage spike of auxiliary winding, a filter resistor  $R_{AUX}$  is needed (10 $\Omega$  typically) shown in Fig.10.

#### Line regulation modification

The IC provides line regulation improvement function by adjusting the external resistor.

Due to the sample delay of ISEN pin and other internal delay, the output current increases with the increasing of input BUS line voltage. A small compensation voltage  $\Delta V_{ISEN-C}$  is added to ISEN pin during ON time to improve such performance. This  $\Delta V_{ISEN-C}$  is adjusted by the upper resistor of the divider connected to ZCS pin.

$$\Delta V_{\text{ISEN,C}} = V_{\text{BUS}} \times \frac{N_{\text{AUX}}}{N_{p}} \times \frac{1}{\kappa_{\text{ZCSU}}} \times k_{2}(13)$$

Where  $R_{ZCSU}$  is the upper resistor of the divider;  $k_2$  is an internal constant as the modification coefficient.

The compensation is mainly related with  $R_{ZCSU}$ , larger compensation is achieved with smaller  $R_{ZCSU}$ . Normally,  $R_{ZCS}$  ranges from  $100k\Omega \sim 1M\Omega$ .

Then R<sub>ZCSD</sub> can be selected by,

$$V_{IN_{CV}} = \frac{0.5 \cdot (R_{ZCSU} + R_{ZCSD})}{R_{ZCSD}} \ge 13 \quad (14),$$

And,

$$\mathbf{R}_{\text{ZCSD}} = \frac{0.5 \cdot R_{\text{ZCSU}}}{\mathbf{V}_{\text{IN_{CV}}} \cdot 0.5} \times \mathbf{R}_{\text{ZCSU}} \quad (15)$$

Where  $V_{\rm OVP}$  is the output over voltage protection specification;  $V_{\rm OUT}$  is the rated output voltage;  $R_{ZCSU}$  is the upper resistor of the divider;  $N_S$  and  $N_{\rm AUX}$  are the turns of secondary winding and auxiliary winding separately.

### **Dimming Mode**

SY5882A supports PWM input and 0~1.5V input.

1). 0~1.5V input dimming



If  $V_{ADIM}$  is lower than  $V_{ADIM,OFF}$  (37.5mV), the output current is decreased to zero; While  $V_{ADIM}$  is increased from  $V_{ADIM,OFF}$  to  $V_{ADIM,ON}$  (75mV), the output current is created and the value is 5.5 percent of full load output current; When  $V_{ADIM}$  is higher than 1.35V, the output current is 100 percent of full load output current;





As showed above, the available dimming range of  $\,V_{\rm ADIM}$  is from 75mV to 1350mV.

#### 2) .PWM input dimming



If the dimming signal is PWM signal, as showed above, there is a RC filter to convert the signal.

When the voltage of PWM pin is higher than  $V_{PWM_ON}$ , the dimming signal is sensed as high logic level, and ADIM pin is pulled up to 1.5V by a 10k $\Omega$  resistor; when the voltage of PWM pin is lower than  $V_{PWM,OFF}$ , the dimming signal is sensed as low logic level, and ADIM pin is pulled down to GND by a 10k $\Omega$  resistor.

The duty cycle of PWM signal is reflected by the voltage on ADIM pin  $V_{ADIM}$ .

$$V_{ADIM} = D_{PWM} \times 1.5V$$

So the relationship between the output current and the PWM input is showed below:



A capacitor C<sub>ADIM</sub> need be connected across ADIM and GND pin to obtain a smooth voltage waveform of the

dimming signal duty cycle. C<sub>ADIM</sub> is selected by (for 1kHz PWM, 1uF typically)

$$C_{ADIM} \geq \frac{10^{-3}}{f_{DIM}} F \cdot Hz(16)$$

f<sub>DIM</sub> is the frequency of PWM dimming signal.

3) deep dimming level

COMP

SY5882

Fig.16 PWM input dimming

RADJ

To achieve deeper dimming, there can be parallel a resistor  $(R_{ADJ})$  to COMP pin, as showed above.

The recommended deepest dimming level is 4%;

### **Power Device Design**

#### **MOSFET and Diode**

When the operation condition is with maximum input voltage and full load, the voltage stress of MOSFET and secondary power diode is maximized;

$$V_{\text{MOS}\_DS\_MAX} = \sqrt[4]{V}_{\text{AC}\_MAX} + N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D}\_F}) + \Delta V_{\text{S}} (19)$$

$$V_{\text{D}\_R\_MAX} = \frac{\sqrt{2} V_{\text{AC}\_MAX}}{N_{\text{PS}}} + V_{\text{OUT}} (20)$$

Where  $V_{AC\_MAX}$  is the maximum input AC RMS voltage; N<sub>PS</sub> is the turn ratio of the Flyback transformer; V<sub>OUT</sub> is the rated output voltage; V<sub>D,F</sub> is the forward voltage of secondary power diode;  $\Delta V_S$  is the overshoot voltage clamped by RCD snubber during OFF time.

When the operation condition is with minimum input voltage and full load, the current stress of MOSFET and power diode is maximized.

$$I_{MOS_{PK_{MAX}}} = I_{P_{PK_{MAX}}}(21)$$

$$I_{MOS_{RMS_{MAX}}} = I_{P_{RMS_{MAX}}}(22)$$

$$I_{D_{PK_{MAX}}} = N_{PS} \times I_{P_{PK_{MAX}}}(23)$$

$$I_{D_{AVG}} = I_{OUT}(24)$$



Where I<sub>P-PK-MAX</sub> and I<sub>P-RMS-MAX</sub> are maximum primary peak current and RMS current, which will be introduced later.

#### Transformer (NPS and LM)

 $N_{\text{PS}}$  is limited by the electrical stress of the power MOSFET:

$$N_{\rm PS} \leq \frac{V_{\rm MOS\_(BR)DS} \times 90\% - \sqrt[4]{V}_{\rm AC\_MAX} - \Delta V_{\rm S}}{V_{\rm OUT} + V_{\rm D} F} (25)$$

Where  $V_{\text{MOS},(\text{BR})\text{DS}}$  is the breakdown voltage of the power MOSFET.

In Quasi-Resonant mode, each switching period cycle  $t_s$  consists of three parts: current rising time  $t_1$ , current falling time  $t_2$  and quasi-resonant time  $t_3$  are shown as Fig.12. <sub>V<sub>0</sub></sub>,



Fig.17 switching waveforms

The system operates in the constant on time mode to achieve high power factor. The ON time increases with the decreasing of input AC RMS voltage and the increasing of load. When the operation condition is with minimum input AC RMS voltage and full load, the ON time is maximized. On the other hand, when the input voltage is at the peak value, the OFF time is maximized. Thus, the minimum switching frequency  $f_{S-MIN}$  happens at the peak value of input voltage with minimum input AC RMS voltage and maximum load condition; meanwhile, the maximum peak current through MOSFET and the transformer happens.

Once the minimum frequency  $f_{S-MIN}$  is set, the inductance of the transformer could be induced. The design flow is shown as below:

(a) Select N<sub>PS</sub>

$$N_{PS} \leq \frac{V_{MOS_{BR})DS} \times 90\% - \sqrt[4]{V}_{AC_{MAX}} - \Delta V_{S}}{V_{OUT} + V_{D_{F}}} (26)$$

(b) Preset minimum frequency  $f_{S-MIN}$ 

(c) Compute relative  $t_S$ ,  $t_1$  ( $t_3$  is omitted to simplify the design here)

$$t_{s} = \frac{1}{f_{s_{MIN}}} (27)$$
  
$$t_{l} = \frac{t_{s} \times N_{PS} \times (V_{OUT} + V_{D_{-}F})}{\sqrt{2} V_{AC_{-}MIN} + N_{PS} \times (V_{OUT} + V_{D_{-}F})} (28)$$

(d) Design inductance  $L_{M}$  $L = \frac{A V_{-MIN}^{2} \times t_{\perp}^{2} \times \eta}{2P_{OUT} \times t_{s}} (29)$ 

(e) Compute t<sub>3</sub>

$$t_3 = \pi \times \sqrt{L_M \times C_{\text{Drain}}} (30)$$

Where  $C_{\text{Drain}}$  is the parasitic capacitance at drain of MOSFET.

(f) Compute primary maximum peak current  $I_{P-PK-MAX}$  and RMS current  $I_{P-RMS-MAX}$  for the transformer fabrication.

$$I_{P_{P}PK_{MAX}} = \frac{2P_{OUT} \times \left[\frac{I}{\sqrt{2}V_{AC_{MIN}}^{M}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D_{F}})}\right]}{L_{M} \times \eta}$$

$$+ \frac{\sqrt{4P_{OUT}^{2}\left[\frac{L_{M}}{\sqrt{2}V_{AC_{MIN}}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D_{F}})}\right]^{2} + 4L_{M} \times \eta \times P_{OUT} \times t_{3}}{L_{M} \times \eta}}{L_{M} \times \eta}$$
(31)

Where  $\eta$  is the efficiency;  $P_{OUT}$  is rated full load power

Adjust  $t_1$  and  $t_s$  to  $t_1$ ' and  $t_s$ ' considering the effect of  $t_3$ 

$$t'_{s} = \frac{\eta \times L \times I^{2}_{-}}{4P_{out}}$$
  
$$t'_{1} = \frac{L_{M} \times I_{P_{PK}MAX}}{\sqrt{2}V_{AC_{MIN}}} (33)$$



(g) Compute secondary maximum peak current  $I_{S-PK-MAX}$  and RMS current  $I_{S-RMS-MAX}$  for the transformer fabrication.

$$I_{S_{PK_{MAX}}} = N_{PS} \times I_{P_{PK_{MAX}}}(35)$$

 $t_2 = t_{-5} t_1 - t_1 (36)$ 

$$I_{S_{\rm RMS}MAX} \approx \sqrt{\frac{t_2'}{6t_s'}} \times I_{S_{\rm PK}MAX} (37)$$

#### Transformer design (N<sub>P</sub>,N<sub>S</sub>,N<sub>AUX</sub>)

The design of the transformer is similar with ordinary Flyback transformer. The parameters below are necessary:

| Necessary parameters          |                        |
|-------------------------------|------------------------|
| Turns ratio                   | N <sub>PS</sub>        |
| Inductance                    | L <sub>M</sub>         |
| Primary maximum current       | I <sub>P-PK-MAX</sub>  |
| Primary maximum RMS current   | I <sub>P-RMS-MAX</sub> |
| Secondary maximum RMS current | I <sub>S-RMS-MAX</sub> |

The design rules are as followed:

(a) Select the magnetic core style, identify the effective area  $A_{e}$ .

(b) Preset the maximum magnetic flux  $\Delta B$ 

∆B=0.22~0.26T

(c) Compute primary turn N<sub>P</sub>

$$N_{p} = \frac{L_{M} \times I_{P_{P} K_{MAX}}}{\Delta B \times A_{e}} (38)$$

(d) Compute secondary turn N<sub>S</sub>

$$N_{s} = \frac{N}{N_{PS}}$$

(e) Compute auxiliary turn NAUX

$$N_{AUX} = N_{S} \times \frac{V_{VIN}}{V_{OUT}} (40)$$

Where  $V_{VIN}$  is the working voltage of VIN pin (12V~15V is recommended).

(f) Select an appropriate wire diameter

With  $I_{P-RMS-MAX}$  and  $I_{S-RMS-MAX}$ , select appropriate wire to make sure the current density ranges from  $4A/mm^2$  to  $10A/mm^2$ .

(g) If the winding area of the core and bobbin is not enough, reselect the core style, go to (a) and redesign the transformer until the ideal transformer is achieved.

#### **Output capacitor COUT**

Preset the output current ripple  $\Delta I_{OUT},\ C_{OUT}$  is induced by

$$C_{\text{OUT}} = \frac{\sqrt{\left(\frac{2I_{\text{OUT}}}{\Delta I_{\text{OUT}}}\right)^2 - 1}}{4\pi f_{\text{AC}}R_{\text{LED}}} (41)$$

Where  $I_{OUT}$  is the rated output current;  $\Delta I_{OUT}$  is the demanded current ripple;  $f_{AC}$  is the input AC supply frequency;  $R_{LED}$  is the equivalent series resistor of the LED load.

#### **RCD snubber for MOSFET**

The power loss of the snubber P<sub>RCD</sub> is evaluated first

$$P_{\rm RCD} = \frac{M_{\rm PS} \times (V_{\rm OUT} + V_{\rm D_F}) + \Delta V_{\rm S}}{\Delta V_{\rm S}} \times \frac{L_{\rm K}}{L_{\rm M}} \times P_{\rm OUT}$$

Where  $N_{PS}$  is the turns ratio of the Flyback transformer;  $V_{OUT}$  is the output voltage;  $V_{D-F}$  is the forward voltage of the power diode;  $\Delta V_S$  is the overshoot voltage clamped by RCD snubber;  $L_K$  is the leakage inductor;  $L_M$  is the inductance of the Flyback transformer;  $P_{OUT}$  is the output power.

The R<sub>RCD</sub> is related with the power loss:

$$R_{\rm RCD} = \frac{(N_{\rm PS} \times (V_{\rm OUT} + V_{\rm D_{\rm F}}) + \Delta V_{\rm S})^2}{\mathbf{p}} (43)$$

The C<sub>RCD</sub> is related with the voltage ripple of the snubber  $\Delta V_{C-RCD}$ :

$$C = \frac{N_{PS} \times (V_{OUT} + V_{D_{-}F}) + \Delta V_{S}}{K_{RCD S} \frac{I \ \Delta V}{V_{C RCD}}} (44)$$



### Layout

(a) To achieve better EMI performance and reduce line frequency ripples, the output of the bridge rectifier should be connected to the BUS line capacitor first, then to the switching circuit.

(b) The circuit loop of all switching circuit should be kept small: primary power loop, secondary loop and auxiliary power loop.

(c) Bias supply trace should be connected to the bias supply capacitor first instead of GND pin. The bias supply capacitor should be put beside the IC.

(d) Loop of 'Source pin – current sample resistor – GND pin' .should be kept as small as possible.

(e) The resistor divider is recommended to be put beside the IC.

(f) The connection of ground is recommended as:

Ground ①: ground of BUS line capacitor

Ground (2): ground of bias supply capacitor and GND pin

Ground ③: ground node of auxiliary winding

Ground ④: ground of signal trace except GND pin

Ground ⑤: primary ground node of Y capacitor.

Ground <sup>(6)</sup>: ground of current sample resistor.





### **Design Example**

A design example of typical application is shown below step by step.

#### #1. Identify design specification

| Design Specification  |          |                  |     |  |
|-----------------------|----------|------------------|-----|--|
| V <sub>AC</sub> (RMS) | 90V~264V | V <sub>OUT</sub> | 38V |  |
| Iout                  | 320mA    | η                | 87% |  |

#2. Transformer design (NPS, LM)

Refer to Power Device Design

| Conditions            |       |                         |       |
|-----------------------|-------|-------------------------|-------|
| V <sub>AC,MIN</sub>   | 90V   | V <sub>AC-MAX</sub>     | 264V  |
| ${}^{\triangle}V_{S}$ | 50V   | V <sub>MOS-(BR)DS</sub> | 600V  |
| POUT                  | 12W   | V <sub>D,F</sub>        | 1V    |
| C <sub>Drain</sub>    | 100pF | f <sub>S-MIN</sub>      | 75kHz |

(a) Compute turns ratio  $N_{PS}$  first

$$N_{PS} \leq \frac{V_{MOS_{(BR)DS}} \times 90\% \sqrt{2} V_{AC_{MAX}} - \Delta V_{S}}{V_{OUT} + V_{D,F}} \\ = \frac{600V \times 0.9\sqrt{2} \times 264V - 50V}{38V + 1V} \\ = 2.99$$

N<sub>PS</sub> is set to

 $N_{PS} = 2.67$ 

(b)  $f_{S,MIN}$  is preset

 $f_{S MIN} = 75 kHz$ 

(c) Compute the switching period  $t_s$  and ON time  $t_1$  at the peak of input voltage.

$$t_{s} = \frac{1}{f_{s_{MIN}}} = 13.3 \mu s$$

$$t_{1} = \frac{t_{S} \times N_{PS} \times (V_{OUT} + V_{D_{-}F})}{\sqrt{2}V_{AC_{MIN}} + N_{PS} \times (V_{OUT} + V_{D_{-}F})}$$
  
=  $\frac{13.3 \,\mu s \times 2.67 \times (38V + 1V)}{\sqrt{2} \times 90V + 2.67 \times (38V + 1V)}$   
=  $6 \mu s$   
(d) Compute the inductance L<sub>M</sub>

$$L_{...} = \frac{V_{AC_{LMLX}}^2 \times t_{\perp}^2 \times \eta}{\frac{2P_{OUT} \times t_{\parallel}}{2}}$$
$$= \frac{90V^2 \times 6\mu s^2 \times 0.87}{2 \times 12W \times 13.3\mu s}$$
$$= 780\mu H$$

Set

 $L_{M}=750\mu H$ 

(e) Compute the quasi-resonant time t<sub>3</sub>

$$t_3 = \pi \times \sqrt{L_M \times C_{Drain}} = \pi \times \sqrt{750 \mu H \times 100 pF} = 860 ns$$

(f) Compute primary maximum peak current IP-PK-MAX

$$I_{P_{P}^{PK}MAX} = \frac{2P_{OUT} \times \left[\frac{L_{M}}{\sqrt{2V_{AC_{MIN}}}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D_{P}})}\right]}{L_{M} \times \eta} + \frac{\sqrt{4P_{OUT}^{2} \times \left[\frac{L_{M}}{\sqrt{2V_{AC_{MIN}}}} + \frac{L_{M}}{N_{PS} (V_{OUT} + V_{D_{P}})}\right]^{2} + 4L_{M} \times \eta \times P_{OUT} \times t_{3}}}{L_{M} \times \eta} = 1.038A$$

Adjust switching period  $t_S$  and ON time  $t_1 \mbox{ to } t_S' \mbox{ and } t_1'$  .

$$t'_{s} = \frac{\eta \times L_{M} \times I^{2}_{P_{P}PK_{MAX}}}{4P_{OUT}}$$
$$= \frac{0.87 \times 750 \mu H \times 1.038 A^{2}}{4 \times 12W}$$
$$= 14.45 \mu s$$

$$t'_{1} = \frac{L_{M} \times I_{P_{P} K_{MAX}}}{\sqrt{2} V_{AC_{MIN}}}$$
$$= \frac{750 \mu H \times 1.038 A}{\sqrt{2} \times 90 V}$$
$$= 6.12 \mu s$$

Compute primary maximum RMS current IP-RMS-MAX

$$I_{P_{\_RMS\_MAX}} \approx \sqrt{\frac{t_1'}{6t_3}} \times I_{P_{\_PK\_MAX}} = \sqrt{\frac{6.12\mu s}{6 \times 14.45\mu s}} \times 1.038 A = 0.289 A$$

(g) Compute secondary maximum peak current and the maximum RMS current.

$$I_{S PK MAX} = N_{PS} \times I_{P PK MAX} = 2.67 \times 1.038A = 2.77A$$

AN\_SY5882A Rev.0.9



 $\dot{t}_2 = \dot{t}_3 \dot{t}_1 - \dot{t}_1 = 14.45 \mu s - 6.12 \mu s - 0.86 \mu s = 7.47 \mu s$ 

$$I_{s,rms,max} \approx \sqrt{\frac{t'_2}{6t'_s}} \times I_{s_pr_max} = \sqrt{\frac{7.47\mu s}{6 \times 14.45\mu s}} \times 2.77A = 0.81A$$

#3. Select power MOSFET and secondary power diode

Refer to Power Device Design

| Known conditions at this step                 |     |                  |     |  |
|-----------------------------------------------|-----|------------------|-----|--|
| V <sub>AC-MAX</sub> 264V N <sub>PS</sub> 2.67 |     |                  |     |  |
| V <sub>OUT</sub>                              | 38V | V <sub>D-F</sub> | 1V  |  |
| $\Delta V_{S}$                                | 50V | η                | 87% |  |

(a) Compute the voltage and the current stress of MOSFET:

$$V_{\text{MOS}\_\text{DS}\_\text{MAX}} = \sqrt{2} V_{\text{AC}\_\text{MAX}} + N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D}\_F}) + \Delta V_{\text{S}}$$
$$= \sqrt{2} \times 264 \text{V} + 2.67 \times (38 \text{V} + 1 \text{V}) + 50 \text{V}$$
$$= 527 \text{V}$$

 $I_{MOS_{PK_{MAX}}} = I_{P_{PK_{MAX}}} = 1.038A$ 

 $I_{MOS\_RMS\_MAX} = I_{P\_RMS\_MAX} = 0.289 A$ 

(b) Compute the voltage and the current stress of secondary power diode

$$V_{D_{D_{max}}} = \frac{2\nabla_{AC_{MAX}} + V}{N_{PS}} \quad \text{out}$$
$$= \frac{2\sqrt{2} \times 264V}{2.67} + 38V$$
$$= 178V$$

 $I_{D_{PK}\_MAX} = N_{PS} \times I_{P_{-}PK\_MAX} = 2.67 \times 1.038 A = 2.77 A$ 

 $I_{D AVG} = I_{OUT} = 0.32A$ 

#4. Select the output capacitor  $C_{OUT}$ 

Refer to Power Device Design

| Conditions      |       |                  |                       |
|-----------------|-------|------------------|-----------------------|
| Iout            | 320mA | ΔΙουτ            | 0.3Iout               |
| f <sub>AC</sub> | 50Hz  | R <sub>LED</sub> | $12 \times 1.6\Omega$ |

The output capacitor is



#5. Design RCD snubber

Refer to Power Device Design

| Conditions       |      |                |     |
|------------------|------|----------------|-----|
| V <sub>OUT</sub> | 38V  | $\Delta V_{S}$ | 50V |
| N <sub>PS</sub>  | 2.67 | $L_K/L_M$      | 1%  |
| POUT             | 12W  |                |     |

The power loss of the snubber is

$$P_{\text{RCD}} = \frac{N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D}_{\text{F}}}) + \Delta V_{\text{S}}}{\Delta V_{\text{S}}} \times \frac{L_{\text{K}}}{L_{\text{M}}} P_{\text{OUT}}$$
$$= \frac{2.67 \times (38V + 1V) + 50V}{50V} \times 0.01 \times 12W$$
$$= 0.37W$$

The resistor of the snubber is

$$R_{RCD} = \frac{(N_{PS} \times (V_{OUT} + V_D) + \Delta V)_S^2}{P_{RCD}}$$
$$= \frac{(2.67 \times (38V + 1V) + 50V)^2}{0.37W}$$
$$= 64k\Omega$$

The capacitor of the snubber is

$$\begin{split} \mathbf{C}_{\mathrm{RCD}} &= \frac{\mathbf{N}_{\mathrm{PS}} \times (\mathbf{V}_{\mathrm{OUT}} + \mathbf{V}_{\mathrm{D}_{-}\mathrm{F}}) + \Delta \mathbf{V}_{\mathrm{S}}}{\mathbf{R}_{\mathrm{RCD}} \mathbf{f}_{\mathrm{S}} \Delta \mathbf{V}_{\mathrm{C}_{-}\mathrm{RCD}}} \\ &= \frac{2.67 \times (38 \mathrm{V} + 1 \mathrm{V}) + 50 \mathrm{V}}{64 \mathrm{k} \Omega \times 100 \mathrm{kHz} \times 25 \mathrm{V}} \\ &= 1 \mathrm{nF} \end{split}$$

#6. Set VIN pin Refer to <u>Start up</u>

| Conditions           |                |                      |                          |
|----------------------|----------------|----------------------|--------------------------|
| V <sub>BUS-MIN</sub> | 90V × 1.414    | V <sub>BUS-MAX</sub> | 264V× 1.414              |
| I <sub>ST</sub>      | 34µA (typical) | V <sub>IN-ON</sub>   | 22V (typical)            |
| I <sub>VIN-OVP</sub> | 2mA (typical)  | t <sub>ST</sub>      | 500ms (designed by user) |

(a) R<sub>ST</sub> is preset

$$R_{ST} < \frac{V_{BUS}}{I_{ST}} = \frac{90V \times 1.414}{34\mu A} = 3.7 M\Omega$$
,



Set  $R_{\text{ST}}$ 

 $R_{_{ST}}{=}300k\Omega \times 2{=}600k\Omega$ 

(b) Design C<sub>VIN</sub>

$$C_{\text{VIN}} = \frac{\left(\frac{V_{\text{BUS}}}{R_{\text{T}}} - 1\right) \times t}{V_{\text{VIN}} - 0}}{\frac{\left(\frac{90V \times 1.414}{600 \text{k}\Omega} - 34\mu\text{A}\right) \times 500\text{ms}}{22\text{V}}}{22\text{V}}$$

Set C<sub>VIN</sub>

 $C_{VIN}=2.2\mu F$ 

#7 Set COMP pin

#### Refer to Internal pre-charge design for quick start up

| Parameters designed |      |                      |       |  |
|---------------------|------|----------------------|-------|--|
| R <sub>COMP</sub>   | 500Ω | V <sub>COMP,IC</sub> | 450mV |  |
| C <sub>COMP1</sub>  | 1µF  | C <sub>COMP2</sub>   | 100pF |  |

#8 Set current sense resistor to achieve ideal output current

#### Refer to Primary-side constant-current control

| Known conditions at this step |       |                 |       |  |
|-------------------------------|-------|-----------------|-------|--|
| k                             | 0.167 | N <sub>PS</sub> | 2.67  |  |
| V <sub>REF</sub>              | 0.3V  | Iout            | 0.32A |  |

The current sense resistor is

$$R_{s} = \frac{k \times V_{REF} \times N_{PS}}{I_{OUT}}$$
$$= \frac{0.167 \times 0.3V \times 2.67}{0.32A}$$
$$= 0.4\Omega$$

#9 set ZCS pin

#### Refer to Line regulation modification and Over Voltage Protection (OVP) & Open Loop Protection (OLP)

First identify  $R_{ZCSU}$  need for line regulation.



| Known conditions at this step |       |  |  |  |
|-------------------------------|-------|--|--|--|
| K <sub>2</sub>                | 68    |  |  |  |
| Parameters Designed           |       |  |  |  |
| R <sub>ZCSU</sub>             | 200kΩ |  |  |  |

Then compute  $R_{\text{ZCSD}}$  and  $N_{\text{AUX}}$ 

| Conditions           |       |                  |     |  |
|----------------------|-------|------------------|-----|--|
| V <sub>ZCS_OVP</sub> | 1.42V | VOVP             | 48V |  |
| V <sub>OUT</sub>     | 38V   |                  |     |  |
| Parameters designed  |       |                  |     |  |
| R <sub>ZCSU</sub>    | 200kΩ |                  |     |  |
| Ns                   | 21    | N <sub>AUX</sub> |     |  |

$$V_{IN_{CV}} = \frac{0.5 \cdot (R_{ZCSU} + R_{ZCSD})}{R_{ZCSD}} \ge 13$$
$$\frac{0.5}{R_{ZCSD}} \ge R_{ZCSD}$$

$$12.5^2 \frac{R_{ZCSU}}{R_{ZCSU}}$$

 $R_{ZCSUP}$ =200k ohm  $R_{ZCSD} \le 8$ 

R<sub>ZCSD</sub> is set to

 $R_{ZCSD} = 7.8 k\Omega$ 

Then set the  $N_{\text{AUX}}$  to

$$N_{\text{DA}} = \frac{V_{OVP}}{\frac{1.5 \cdot (R_{ZCSU} + R_{ZCSD})}{R_{ZCSD}}} = \frac{48}{\frac{1.5 \cdot (7.8k + 200k)}{7.8k}} = 1.2$$

So  $N_{AUX}$  is

 $N_{AUX} = N_S / N_{SA} = 17.5$ 

#10 set ADIM pin

$$C_{\text{adim}} {=} \frac{1.0 {\times} 10^{-3}}{f_{\text{PWM}}} F {\times} Hz {=} \frac{1.0 {\times} 10^{-3}}{f_{\text{PWM}}} F {\times} Hz {=} 1uF$$

Hence CADIM is set to

CADIM=1uF

#11 final result









SO8 Package Outline & PCB Layout Design



**Front view** 

### Notes: All dimensions are in millimeter and exclude mold flash & metal burr.



### **Taping & Reel Specification**

### 1. Taping orientation for packages (SO8)



2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| type    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| SO8     | 12         | 8         | 13"       | 400        | 400           | 2500    |