



# 12-BIT, QUAD, ULTRALOW GLITCH, VOLTAGE OUTPUT DIGITAL-TO-ANALOG CONVERTER

#### FEATURES

• 2.7-V to 5.5-V Single Supply

EXAS

ISTRUMENTS www.ti.com

- 12-Bit Linearity and Monotonicity
- Rail-to-Rail Voltage Output
- Settling Time: 5 µs (Max)
- Ultralow Glitch Energy: 0.1 nVs
- Ultralow Crosstalk: –100 dB
- Low Power: 880 μA (Max)
- Per-Channel Power Down: 2 µA (Max)
- Power-On Reset to Zero Scale
- SPI-Compatible Serial Interface: Up to 50 MHz
- Simultaneous or Sequential Update
- Specified Temperature Range: -40°C to 105°C
- Small 10-Lead MSOP Package

#### **APPLICATIONS**

- Portable Battery-Powered Instruments
- Digital Gain and Offset Adjustment
- Programmable Voltage and Current Sources
- Programmable Attenuators
- Industrial Process Control

# DESCRIPTION

The DAC7554 is a quad-channel, voltage-output DAC with exceptional linearity and monotonicity. Its proprietary architecture minimizes undesired transients such as code to code glitch and channel to channel crosstalk. The low-power DAC7554 operates from a single 2.7-V to 5.5-V supply. The DAC7554 output amplifiers can drive a 2-k $\Omega$ , 200-pF load rail-to-rail with 5-µs settling time; the output range is set using an external voltage reference.

The 3-wire serial interface operates at clock rates up to 50 MHz and is compatible with SPI, QSPI, Microwire, and DSP interface standards. The outputs of all DACs may be updated simultaneously or sequentially. The parts incorporate a power-on-reset circuit to ensure that the DAC outputs power up to zero volts and remain there until a valid write cycle to the device takes place. The parts contain a power-down feature that reduces the current consumption of the device to under 1  $\mu$ A.

The small size and low-power operation makes the DAC7554 ideally suited for battery-operated portable applications. The power consumption is typically 3.5 mW at 5 V, 1.65 mW at 3 V, and reduces to 1  $\mu$ W in power-down mode.

The DAC7554 is available in a 10-lead MSOP package and is specified over  $-40^{\circ}$ C to  $105^{\circ}$ C.



#### FUNCTIONAL BLOCK DIAGRAM

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**

| PRODUCT | PACKAGE | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA          |
|---------|---------|-----------------------|-----------------------------------|--------------------|--------------------|-----------------------------|
|         |         |                       |                                   |                    | DAC7554IDGS        | 80-piece Tube               |
| DAC7554 | 10 MSOP | DGS                   | –40°C TO 105°C                    | D754               | DAC7554IDGSR       | 2500-piece Tape<br>and Reel |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           | UNIT                              |
|-------------------------------------------|-----------------------------------|
| V <sub>DD</sub> to GND                    | –0.3 V to 6 V                     |
| Digital input voltage to GND              | –0.3 V to V <sub>DD</sub> + 0.3 V |
| V <sub>out</sub> to GND                   | –0.3 V to V <sub>DD</sub> + 0.3 V |
| Operating temperature range               | –40°C to 105°C                    |
| Storage temperature range                 | –65°C to 150°C                    |
| Junction temperature (T <sub>J</sub> Max) | 150°C                             |

(1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



# **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 2.7 V to 5.5 V, REFIN = VDD, R<sub>L</sub> = 2 k $\Omega$  to GND; C<sub>L</sub> = 200 pF to GND; all specifications -40°C to 105°C, unless otherwise specified

| PARAMETER                                           | TEST CONDITIONS                                                | MIN          | TYP   | MAX          | UNITS         |  |
|-----------------------------------------------------|----------------------------------------------------------------|--------------|-------|--------------|---------------|--|
| STATIC PERFORMANCE <sup>(1)</sup>                   |                                                                |              |       |              |               |  |
| Resolution                                          |                                                                |              | 12    |              | Bits          |  |
| Relative accuracy                                   |                                                                |              | ±0.35 | ±1           | LSB           |  |
| Differential nonlinearity                           | Specified monotonic by design                                  |              | ±0.08 | ± 0.5        | LSB           |  |
| Offset error                                        |                                                                |              |       | ±12          | mV            |  |
| Zero-scale error                                    | All zeroes loaded to DAC register                              |              |       | ±12          | mV            |  |
| Gain error                                          |                                                                |              |       | ±0.15        | %FSR          |  |
| Full-scale error                                    |                                                                |              |       | ±0.5         | %FSR          |  |
| Zero-scale error drift                              |                                                                |              | 7     |              | µV/°C         |  |
| Gain temperature coefficient                        |                                                                |              | 3     |              | ppm of FSR/°C |  |
| PSRR                                                | $V_{DD} = 5 V$                                                 |              | 0.75  |              | mV/V          |  |
| OUTPUT CHARACTERISTICS <sup>(2)</sup>               |                                                                |              |       |              |               |  |
| Output voltage range                                |                                                                | 0            |       | REFIN        | V             |  |
| Output voltage settling time                        | $R_L = 2 \text{ k}\Omega; 0 \text{ pF} < C_L < 200 \text{ pF}$ |              |       | 5            | μs            |  |
| Slew rate                                           |                                                                |              | 1     |              | V/µs          |  |
| Capacitive load stability                           | $R_{L} = \infty$                                               | 470          |       |              | pF            |  |
|                                                     | $R_L = 2 k\Omega$                                              |              |       |              |               |  |
| Digital-to-analog glitch impulse                    | 1 LSB change around major carry                                |              | 0.1   |              | nV-s          |  |
| Channel-to-channel crosstalk                        | 1-kHz full-scale sine wave, outputs unloaded                   |              | -100  |              | dB            |  |
| Digital feedthrough                                 |                                                                |              | 0.1   |              | nV-s          |  |
| Output noise density (10-kHz offset fre-<br>quency) |                                                                |              | 70    |              | nV/rtHz       |  |
| Total harmonic distortion                           | F <sub>OUT</sub> = 1 kHz, F <sub>S</sub> = 1 MSPS, BW = 20 kHz |              | -85   |              | dB            |  |
| DC output impedance                                 |                                                                |              | 1     |              | Ω             |  |
| Short-circuit current                               | V <sub>DD</sub> = 5 V                                          |              | 50    |              | mA            |  |
|                                                     | $V_{DD} = 3 V$                                                 |              | 20    |              |               |  |
| Power-up time                                       | Coming out of power-down mode, $V_{DD} = 5 V$                  |              | 15    |              | μs            |  |
|                                                     | Coming out of power-down mode, $V_{DD} = 3 V$                  | 15           |       |              |               |  |
| LOGIC INPUTS <sup>(2)</sup>                         |                                                                |              |       |              |               |  |
| Input current                                       |                                                                |              |       | ±1           | μA            |  |
| V <sub>IN_L</sub> , Input low voltage               | V <sub>DD</sub> = 5 V                                          |              |       | $0.3 V_{DD}$ | V             |  |
| V <sub>IN_H</sub> , Input high voltage              | V <sub>DD</sub> = 3 V                                          | $0.7 V_{DD}$ |       |              | V             |  |
| Pin capacitance                                     |                                                                |              |       | 3            | pF            |  |
| POWER REQUIREMENTS                                  |                                                                |              |       |              |               |  |
| V <sub>DD</sub>                                     |                                                                | 2.7          |       | 5.5          | V             |  |
| I <sub>DD</sub> (normal operation)                  | DAC active and excluding load current                          |              |       |              |               |  |
| $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$          | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                           |              | 700   | 880          | μA            |  |
| $V_{DD}$ = 2.7 V to 3.6 V                           |                                                                |              | 550   | 830          |               |  |
| I <sub>DD</sub> (all power-down modes)              |                                                                |              |       |              |               |  |
| $V_{DD}$ = 3.6 V to 5.5 V                           | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                           |              | 0.2   | 2            | μΑ            |  |
| V <sub>DD</sub> = 2.7 V to 3.6 V                    |                                                                |              | 0.05  | 2            | ·             |  |
| Reference input impedance                           |                                                                |              | 25    |              | kΩ            |  |
| POWER EFFICIENCY                                    |                                                                |              |       |              |               |  |
| I <sub>OUT</sub> /I <sub>DD</sub>                   | $I_{LOAD} = 2 \text{ mA}, V_{DD} = 5 \text{ V}$                |              | 93%   |              |               |  |

(1) Linearity tested using a reduced code range of 48 to 4048; output unloaded.

(2) Specified by design and characterization, not production tested.



# TIMING CHARACTERISTICS<sup>(1)(2)</sup>

 $V_{DD}$  = 2.7 V to 5.5 V,  $R_L$  = 2 k $\Omega$  to GND; all specifications –40°C to 105°C, unless otherwise specified

|                               | PARAMETER                                               | TEST CONDITIONS                            | MIN               | TYP | MAX | UNITS |  |  |
|-------------------------------|---------------------------------------------------------|--------------------------------------------|-------------------|-----|-----|-------|--|--|
| + (3)                         |                                                         | V <sub>DD</sub> = 2.7 V to 3.6 V           | 20                |     |     | ~~~   |  |  |
| t <sub>1</sub> <sup>(3)</sup> | SCLK cycle time                                         | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 20                |     |     | ns    |  |  |
|                               |                                                         | V <sub>DD</sub> = 2.7 V to 3.6 V           | 2.7 V to 3.6 V 10 |     |     |       |  |  |
| t <sub>2</sub>                | SCLK HIGH time                                          | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 10                |     |     | ns    |  |  |
|                               |                                                         | V <sub>DD</sub> = 2.7 V to 3.6 V           |                   |     |     |       |  |  |
| t <sub>3</sub>                | SCLK LOW time                                           | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 10                |     |     | ns    |  |  |
|                               | SYNC falling edge to SCLK falling edge setup            | V <sub>DD</sub> = 2.7 V to 3.6 V           | 4                 |     |     |       |  |  |
| t <sub>4</sub>                | time                                                    | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 4                 |     |     |       |  |  |
|                               |                                                         | V <sub>DD</sub> = 2.7 V to 3.6 V           | 5                 |     |     |       |  |  |
| t <sub>5</sub>                | Data setup time                                         | V <sub>DD</sub> = 3.6 V to 5.5 V 5         |                   |     |     | ns    |  |  |
|                               | Data hald time                                          | V <sub>DD</sub> = 2.7 V to 3.6 V           | 4.5               | 4.5 |     |       |  |  |
| t <sub>6</sub>                | Data hold time                                          | V <sub>DD</sub> = 3.6 V to 5.5 V           | 4.5               |     |     | ns    |  |  |
|                               | $COLK$ follow adapt to $\overline{CVNC}$ visiting adapt | V <sub>DD</sub> = 2.7 V to 3.6 V           | 0                 |     |     |       |  |  |
| t <sub>7</sub>                | SCLK falling edge to SYNC rising edge                   | V <sub>DD</sub> = 3.6 V to 5.5 V           | 0                 |     |     | ns    |  |  |
|                               |                                                         | V <sub>DD</sub> = 2.7 V to 3.6 V           | 20                |     |     |       |  |  |
| t <sub>8</sub> Mir            | Minimum SYNC HIGH time                                  | V <sub>DD</sub> = 3.6 V to 5.5 V           | 20                |     |     | ns    |  |  |

All input signals are specified with  $t_R = t_F = 1$  ns (10% to 90% of  $V_{DD}$ ) and timed from a voltage level of ( $V_{IL} + V_{IH}$ )/2. See Serial Write Operation timing diagram Figure 1. Maximum SCLK frequency is 50 MHz at  $V_{DD} = 2.7$  V to 5.5 V. (1)

(2) (3)



Figure 1. Serial Write Operation

# **PIN DESCRIPTION**

#### DGS Package (Top View)



#### **Terminal Functions**

| TE  | RMINAL | DESCRIPTION                                                                                                                         |  |  |  |  |  |  |  |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| NO. | NAME   |                                                                                                                                     |  |  |  |  |  |  |  |
| 1   | VOUTA  | Analog output voltage from DAC A                                                                                                    |  |  |  |  |  |  |  |
| 2   | VOUTB  | Analog output voltage from DAC B                                                                                                    |  |  |  |  |  |  |  |
| 3   | GND    | Ground                                                                                                                              |  |  |  |  |  |  |  |
| 4   | VOUTC  | Analog output voltage from DAC C                                                                                                    |  |  |  |  |  |  |  |
| 5   | VOUTD  | Analog output voltage from DAC D                                                                                                    |  |  |  |  |  |  |  |
| 6   | SCLK   | Serial clock input                                                                                                                  |  |  |  |  |  |  |  |
| 7   | DIN    | Serial data input                                                                                                                   |  |  |  |  |  |  |  |
| 8   | VDD    | Analog voltage supply input                                                                                                         |  |  |  |  |  |  |  |
| 9   | SYNC   | Frame synchronization input. The falling edge of the FS pulse indicates the start of a serial data frame shifted out to the DAC7554 |  |  |  |  |  |  |  |
| 10  | REFIN  | Analog input. External reference                                                                                                    |  |  |  |  |  |  |  |



# **TYPICAL CHARACTERISTICS**









# IEXAS **RUMENTS** www.ti.com

2.5

2.

0

DAC Loaded with FFFh

5

I<sub>SOURCE</sub> – Source Current – mA

Figure 16.

# **TYPICAL CHARACTERISTICS (continued)**



 $V_{DD} = V_{ref} = 2.7 V$ 

10

15





Figure 17.















#### **TYPICAL CHARACTERISTICS (continued)**



Output Frequency (Tone) – kHz Figure 32.

# 

# **3-Wire Serial Interface**

The DAC7554 digital interface is a standard 3-wire SPI/QSPI/Microwire/DSP-compatible interface.

| LD1  | CON<br>LD0 |            |                                                                                                  | DATA BITS        |                   |                                                         |  |  |  |
|------|------------|------------|--------------------------------------------------------------------------------------------------|------------------|-------------------|---------------------------------------------------------|--|--|--|
|      | LD0        |            |                                                                                                  | DATA BITO        | DAC(s)            | FUNCTION                                                |  |  |  |
| •    |            | Sel1       | Sel0                                                                                             | DB11-DB0         |                   |                                                         |  |  |  |
| 0    | 0          | 0          | 0                                                                                                | data             | А                 | Input register updated                                  |  |  |  |
| 0    | 0          | 0          | 1                                                                                                | data             | В                 | Input register updated                                  |  |  |  |
| 0    | 0          | 1          | 0                                                                                                | data             | С                 | Input register updated                                  |  |  |  |
| 0    | 0          | 1          | 1                                                                                                | data             | D                 | Input register updated                                  |  |  |  |
| 0    | 1          | 0          | 0                                                                                                | data             | А                 | DAC register updated, output updated                    |  |  |  |
| 0    | 1          | 0          | 1                                                                                                | data             | В                 | DAC register updated, output updated                    |  |  |  |
| 0    | 1          | 1          | 0                                                                                                | data             | С                 | DAC register updated, output updated                    |  |  |  |
| 0    | 1          | 1          | 1                                                                                                | data             | D                 | DAC register updated, output updated                    |  |  |  |
| 1    | 0          | 0          | 0                                                                                                | data             | А                 | Input register and DAC register updated, output updated |  |  |  |
| 1    | 0          | 0          | 1                                                                                                | data             | В                 | Input register and DAC register updated, output updated |  |  |  |
| 1    | 0          | 1          | 0                                                                                                | data             | С                 | Input register and DAC register updated, output updated |  |  |  |
| 1    | 0          | 1          | 1                                                                                                | data             | D                 | Input register and DAC register updated, output updated |  |  |  |
| 1    | 1          | 0          | 0                                                                                                | data             | A-D               | Input register updated                                  |  |  |  |
| 1    | 1          | 0          | 1                                                                                                | data             | A-D               | DAC register updated, output updated                    |  |  |  |
| 1    | 1          | 1          | 0                                                                                                | data             | A-D               | Input register and DAC register updated, output updated |  |  |  |
| 1    | 1          | 1          | 1                                                                                                | data             |                   | Power-Down Mode - See Table 2                           |  |  |  |
| Sel1 | Sel0       | CHANNE     | L SELECT                                                                                         |                  |                   |                                                         |  |  |  |
| 0    | 0          | Channel A  | 4                                                                                                |                  |                   |                                                         |  |  |  |
| 0    | 1          | Channel E  | 3                                                                                                |                  |                   |                                                         |  |  |  |
| 1    | 0          | Channel C  | 2                                                                                                |                  |                   |                                                         |  |  |  |
| 1    | 1          | Channel E  | Channel D                                                                                        |                  |                   |                                                         |  |  |  |
| LD1  | LD0        | FUNCTIO    | FUNCTION                                                                                         |                  |                   |                                                         |  |  |  |
| 0    | 0          | Single cha | annel store.                                                                                     | The selected inp | out register is u | pdated.                                                 |  |  |  |
| 0    | 1          | Single cha | Single channel DAC update. The selected DAC register is updated with input register information. |                  |                   |                                                         |  |  |  |
| 1    | 0          | Single cha | Single channel update. The selected input and DAC register is updated.                           |                  |                   |                                                         |  |  |  |
| 1    | 1          | Depends    | Depends on the Sel1 and Sel0 Bits                                                                |                  |                   |                                                         |  |  |  |

# Table 1. Serial Interface Programming



#### **POWER-DOWN MODE**

In power-down mode, the DAC outputs are programmed to one of three output impedances, 1 k $\Omega$ , 100 k $\Omega$ , or floating.

| EX   | EXTENDED CONTROL |         |                   |        |      | DA  | TA BITS |     |         |                                           |
|------|------------------|---------|-------------------|--------|------|-----|---------|-----|---------|-------------------------------------------|
| LD1  | LD0              | Sel1    | Sel0              | DB11   | DB10 | DB9 | DB8     | DB7 | DB6-DB0 | FUNCTION                                  |
| 1    | 1                | 1       | 1                 | 0      | 0    | 0   | 0       | 0   | Х       | PWD Hi-Z (selected channel = A)           |
| 1    | 1                | 1       | 1                 | 0      | 0    | 0   | 0       | 1   | Х       | PWD 1 k $\Omega$ (selected channel = A)   |
| 1    | 1                | 1       | 1                 | 0      | 0    | 0   | 1       | 0   | Х       | PWD 100 k $\Omega$ (selected channel = A) |
| 1    | 1                | 1       | 1                 | 0      | 0    | 0   | 1       | 1   | Х       | PWD Hi-Z (selected channel = A)           |
| 1    | 1                | 1       | 1                 | 0      | 0    | 1   | 0       | 0   | Х       | PWD Hi-Z (selected channel = B)           |
| 1    | 1                | 1       | 1                 | 0      | 0    | 1   | 0       | 1   | Х       | PWD 1 k $\Omega$ (selected channel = B)   |
| 1    | 1                | 1       | 1                 | 0      | 0    | 1   | 1       | 0   | Х       | PWD 100 k $\Omega$ (selected channel = B) |
| 1    | 1                | 1       | 1                 | 0      | 0    | 1   | 1       | 1   | Х       | PWD Hi-Z (selected channel = B)           |
| 1    | 1                | 1       | 1                 | 0      | 1    | 0   | 0       | 0   | Х       | PWD Hi-Z (selected channel = C)           |
| 1    | 1                | 1       | 1                 | 0      | 1    | 0   | 0       | 1   | Х       | PWD 1 k $\Omega$ (selected channel = C)   |
| 1    | 1                | 1       | 1                 | 0      | 1    | 0   | 1       | 0   | Х       | PWD 100 k $\Omega$ (selected channel = C) |
| 1    | 1                | 1       | 1                 | 0      | 1    | 0   | 1       | 1   | Х       | PWD Hi-Z (selected channel = C)           |
| 1    | 1                | 1       | 1                 | 0      | 1    | 1   | 0       | 0   | Х       | PWD Hi-Z (selected channel = D)           |
| 1    | 1                | 1       | 1                 | 0      | 1    | 1   | 0       | 1   | Х       | PWD 1 k $\Omega$ (selected channel = D)   |
| 1    | 1                | 1       | 1                 | 0      | 1    | 1   | 1       | 0   | Х       | PWD 100 k $\Omega$ (selected channel = D) |
| 1    | 1                | 1       | 1                 | 0      | 1    | 1   | 1       | 1   | Х       | PWD Hi-Z (selected channel = D)           |
| 1    | 1                | 1       | 1                 | 1      | Х    | Х   | 0       | 0   | Х       | PWD Hi-Z (all channels)                   |
| 1    | 1                | 1       | 1                 | 1      | Х    | Х   | 0       | 1   | Х       | PWD 1 k $\Omega$ (all channels)           |
| 1    | 1                | 1       | 1                 | 1      | Х    | Х   | 1       | 0   | Х       | PWD 100 k $\Omega$ (all channels)         |
| 1    | 1                | 1       | 1                 | 1      | Х    | Х   | 1       | 1   | Х       | PWD Hi-Z (all channels)                   |
| DB11 | ALL              | CHANNE  | LS FLAG           |        |      |     |         |     |         |                                           |
| 0    | See I            | DB7-DB1 | 0                 |        |      |     |         |     |         |                                           |
| 1    | DB10             | and DB  | 9 are Don'        | t Care |      |     |         |     |         |                                           |
| DB10 | DBS              | Cha     | nnel Sele         | ct     |      |     |         |     |         |                                           |
| 0    | 0                | Cha     | nnel A            |        |      |     |         |     |         |                                           |
| 0    | 1                | Cha     | Channel B         |        |      |     |         |     |         |                                           |
| 1    | 0                | Cha     | Channel C         |        |      |     |         |     |         |                                           |
| 1    | 1                | Cha     | Channel D         |        |      |     |         |     |         |                                           |
| DB8  | DB7              | ' Pow   | Power-Down Mode   |        |      |     |         |     |         |                                           |
| 0    | 0                | Pow     | Power-down Hi-Z   |        |      |     |         |     |         |                                           |
| 0    | 1                | Pow     | Power-down 1 kΩ   |        |      |     |         |     |         |                                           |
| 1    | 0                | Pow     | Power-down 100 kΩ |        |      |     |         |     |         |                                           |
| 1    | 1                | Pow     | Power-down Hi-Z   |        |      |     |         |     |         |                                           |

# Table 2. Power-Down Mode Control



# THEORY OF OPERATION

# **D/A SECTION**

The architecture of the DAC7554 consists of a string DAC followed by an output buffer amplifier. Figure 33 shows a generalized block diagram of the DAC architecture.



Figure 33. Typical DAC Architecture

The input coding to the DAC7554 is unsigned binary, which gives the ideal output voltage as:

 $V_{OUT} = REFIN \times D/4096$ 

Where D = decimal equivalent of the binary code that is loaded to the DAC register which can range from 0 to 4095.



Figure 34. Typical Resistor String

# **RESISTOR STRING**

The resistor string section is shown in Figure 34. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is specified monotonic. The DAC7554 architecture uses four separate resistor strings to minimize channel-to-channel crosstalk.

# **OUTPUT BUFFER AMPLIFIERS**

The output buffer amplifier is capable of generating rail-to-rail voltages on its output, which gives an output range of 0 V to  $V_{DD}$ . It is capable of driving a load of 2 k $\Omega$  in parallel with up to 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical curves. The slew rate is 1 V/µs with a half-scale settling time of 3 µs with the output unloaded.

#### DAC External Reference Input

There is a single reference input pin for the four DACs. The reference input is unbuffered. The user can have a reference voltage as low as 0.25 V and as high as  $V_{DD}$  because there is no restriction due to headroom and footroom of any reference amplifier.

It is recommended to use a buffered reference in the external circuit (e.g., REF3140). The input impedance is typically 25 k $\Omega$ .

#### Power-On Reset

On power up, all internal registers are cleared and all channels are updated with zero-scale voltages. Until valid data is written, all DAC outputs remain in this state. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up. In order not to turn on ESD protection devices, V<sub>DD</sub> should be applied before any other pin is brought high.

#### Power Down

The DAC7554 has a flexible power-down capability as described in Table 2. Individual channels could be powered down separately or all channels could be powered down simultaneously. During a power-down condition, the user has flexibility to select the output impedance of each channel. During power-down operation, each channel can have either  $1-k\Omega$ ,  $100-k\Omega$ , or Hi-Z output impedance to ground.

#### SERIAL INTERFACE

The DAC7554 is controlled over a versatile 3-wire serial interface, which operates at clock rates up to 50 MHz and is compatible with SPI, QSPI, Microwire, and DSP interface standards.

#### 16-Bit Word and Input Shift Register

The input shift register is 16 bits wide. DAC data is loaded into the device as a 16-bit word under the control of a serial clock input, SCLK, as shown in the Figure 1 timing diagram. The 16-bit word, illustrated in Table 1, consists of four control bits followed by 12 bits of DAC data. The data format is straight binary with all zeroes corresponding to 0-V output and all ones corresponding to full-scale output (V<sub>RFF</sub> - 1 LSB). Data is loaded MSB first (Bit 15) where the first two bits (LD1 and LD0) determine if the input register, DAC register, or both are updated with shift register input data. Bit 13 and bit 12 (Sel1 and Sel0) determine whether the data is for DAC A, DAC B, DAC C, DAC D, or all DACs. All channels are updated when bits 15 and 14 (LD1 and LD0) are high.



The  $\overline{SYNC}$  input is a level-triggered input that acts as a frame synchronization signal and chip enable. Data can only be transferred into the device while  $\overline{SYNC}$  is low. To start the serial data transfer,  $\overline{SYNC}$  should be taken low, observing the minimum  $\overline{SYNC}$  to SCLK falling edge setup time, t<sub>4</sub>. After  $\overline{SYNC}$  goes low, serial data is shifted into the device's input shift register on the falling edges of SCLK for 16 clock pulses. Any data and clock pulses after the sixteenth falling edge of SCLK are ignored. No further serial data transfer occurs until SYNC is taken high and low again.

SYNC may be taken high after the falling edge of the sixteenth SCLK pulse, observing the minimum SCLK falling edge to  $\overline{SYNC}$  rising edge time, t<sub>7</sub>.

After the end of serial data transfer, data is automatically transferred from the input shift register to the input register of the selected DAC. If  $\overrightarrow{SYNC}$  is taken high before the sixteenth falling edge of SCLK, the data transfer is aborted and the DAC input registers are not updated.

#### INTEGRAL AND DIFFERENTIAL LINEARITY

The DAC7554 uses precision thin-film resistors providing exceptional linearity and monotonicity. Integral linearity error is typically within (+/-) 0.35 LSBs, and differential linearity error is typically within (+/-) 0.08 LSBs.

# **GLITCH ENERGY**

The DAC7554 uses a proprietary architecture that minimizes glitch energy. The code-to-code glitches are so low, they are usually buried within the wide-band noise and cannot be easily detected. The DAC7554 glitch is typically well under 0.1 nV-s. Such low glitch energy provides more than 10X improvement over industry alternatives.

#### CHANNEL-TO-CHANNEL CROSSTALK

The DAC7554 architecture is designed to minimize channel-to-channel crosstalk. The voltage change in one channel does not affect the voltage output in another channel. The DC crosstalk is in the order of a few microvolts. AC crosstalk is also less than -100 dBs. This provides orders of magnitude improvement over certain competing architectures.

#### **APPLICATION INFORMATION**

#### **Waveform Generation**

Due to its exceptional linearity, low glitch, and low crosstalk, the DAC7554 is well suited for waveform generation (from DC to 10 kHz). The DAC7554 large-signal settling time is 5  $\mu$ s, supporting an update rate of 200 KSPS. However, the update rates

can exceed 1 MSPS if the waveform to be generated consists of small voltage steps between consecutive DAC updates. To obtain a high dynamic range, REF3140 (4.096 V) or REF02 (5.0 V) are recommended for reference voltage generation.

# Generating $\pm$ 5-V, $\pm$ 10-V, and $\pm$ 12-V Outputs For Precision Industrial Control

Industrial control applications can require multiple feedback loops consisting of sensors, ADCs, MCUs, DACs, and actuators. Loop accuracy and loop speed are the two important parameters of such control loops.

Loop Accuracy:

In a control loop, the ADC has to be accurate. Offset, gain, and the integral linearity errors of the DAC are not factors in determining the accuracy of the loop. As long as a voltage exists in the transfer curve of a monotonic DAC, the loop can find it and settle to it. On the other hand, DAC resolution and differential linearity do determine the loop accuracy, because each DAC step determines the minimum incremental change the loop can generate. A DNL error less than -1 LSB (non-monotonicity) can create loop instability. A DNL error greater than +1 LSB implies unnecessarily large voltage steps and missed voltage targets. With high DNL errors, the loop looses its stability, resolution, and accuracy. Offering 12-bit ensured monotonicity and ± 0.08 LSB typical DNL error, 755X DACs are great choices for precision control loops.

Loop Speed:

Many factors determine control loop speed. Typically, the ADC's conversion time, and the MCU's computation time are the two major factors that dominate the time constant of the loop. DAC settling time is rarely a dominant factor because ADC conversion times usually exceed DAC conversion times. DAC offset, gain, and linearity errors can slow the loop down only during the start-up. Once the loop reaches its steady-state operation, these errors do not affect loop speed any further. Depending on the ringing characteristics of the loop's transfer function, DAC glitches can also slow the loop down. With its 1 MSPS (small-signal) maximum data update rate, DAC7554 can support high-speed control loops. Ultra-low glitch energy of the DAC7554 significantly improves loop stability and loop settling time.

Generating Industrial Voltage Ranges:

For control loop applications, DAC gain and offset errors are not important parameters. This could be exploited to lower trim and calibration costs in a high-voltage control circuit design. Using a quad operational amplifier (OPA4130), and a voltage reference (REF3140), the DAC7554 can generate the wide voltage swings required by the control loop.





Figure 35. Low-cost, Wide-swing Voltage Generator for Control Loop Applications

The output voltage of the configuration is given by:

$$V_{out} = V_{ref} \left(\frac{R2}{R1} + 1\right) \frac{Din}{4096} - V_{tail} \frac{R2}{R1}$$
(1)

Fixed R1 and R2 resistors can be used to coarsely set the gain required in the first term of the equation. Once R2 and R1 set the gain to include some minimal over-range, a DAC7554 channel could be used to set the required offset voltages. Residual errors are not an issue for loop accuracy because offset and gain errors could be tolerated. One DAC7554 channel can provide the Vtail voltage, while the other three DAC7554 channels can provide Vdac voltages to help generate three high-voltage outputs.

For  $\pm 5\text{-V}$  operation: R1=10 kΩ, R2 = 15 kΩ, Vtail = 3.33 V, Vref = 4.096 V

For ±10-V operation: R1=10 kΩ, R2 = 39 kΩ, Vtail = 2.56 V, Vref = 4.096 V

For ±12-V operation: R1=10 k $\Omega$ , R2 = 49 k $\Omega$ , Vtail = 2.45 V, Vref = 4.096 V

DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated