# HCPL-3120/J312, HCNW3120 # 2.5 Amp Output Current IGBT Gate Drive Optocoupler # **Data Sheet** ## Description The HCPL-3120 contains a GaAsP LED while the HCPL-J312 and the HCNW3120 contain an AlGaAs LED. The LED is optically coupled to an integrated circuit with a power output stage. These optocouplers are ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The high operating voltage range of the output stage provides the drive voltages required by gate controlled devices. The voltage and current supplied by these optocouplers make them ideally suited for directly driving IGBTs with ratings up to 1200 V/100 A. For IGBTs with higher ratings, the HCPL-3120 series can be used to drive a discrete power stage which drives the IGBT gate. The HCNW3120 has the highest insulation voltage of V<sub>IORM</sub> = 1414 Vpeak in the IEC/EN/DIN EN 60747-5-5. The HCPL-J312 has an insulation voltage of $V_{IORM} = 1230 V_{peak}$ and the $V_{IORM} = 630 V_{peak}$ is also available with the HCPL-3120 (Option 060). # **Functional Diagram** #### **TRUTH TABLE** | LED | V <sub>CC</sub> - V <sub>EE</sub><br>"POSITIVE GOING"<br>(i.e., TURN-ON) | V <sub>CC</sub> - V <sub>EE</sub> "NEGATIVE GOING" (i.e., TURN-OFF) | V <sub>0</sub> | |-----|--------------------------------------------------------------------------|---------------------------------------------------------------------|----------------| | OFF | 0 - 30 V | 0 - 30 V | LOW | | ON | 0 - 11 V | 0 - 9.5 V | LOW | | ON | 11 - 13.5 V | 9.5 - 12 V | TRANSITION | | ON | 13.5 - 30 V | 12 - 30 V | HIGH | A 0.1 $\mu F$ bypass capacitor must be connected between pins 5 and 8. #### **Features** - 2.5 A maximum peak output current - 2.0 A minimum peak output current - 25 kV/μs minimum Common Mode Rejection (CMR) at V<sub>CM</sub> = 1500 V - 0.5 V maximum low level output voltage (V<sub>OL</sub>) Eliminates need for negative gate drive - I<sub>CC</sub> = 5 mA maximum supply current - Under Voltage Lock-Out protection (UVLO) with hysteresis - Wide operating V<sub>CC</sub> range: 15 to 30 Volts - 500 ns maximum switching speeds - Industrial temperature range: -40°C to 100°C - SafetyApproval: #### **UL Recognized** 3750 Vrms for 1 min. for HCPL-3120/J312 5000 Vrms for 1 min. for HCNW3120 #### **CSA Approval** #### IEC/EN/DIN EN 60747-5-5 Approved: $V_{IORM} = 630 V_{peak}$ for HCPL-3120 (Option 060) $V_{IORM} = 1230 V_{peak}$ for HCPL-J312 $V_{IORM} = 1414 V_{peak}$ for HCNW3120 ### **Applications** - IGBT/MOSFET gate drive - AC/Brushless DC motor drives - Industrial inverters - Switch mode power supplies **CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. #### **Selection Guide** | Part Number | HCPL-3120 | HCPL-J312 | HCNW3120 | HCPL-3150* | |---------------------------------------|----------------------------------------------------------|--------------------------------------------|-------------------------------------------|----------------------------------------------------------| | Output Peak Current (I <sub>O</sub> ) | 2.5 A | 2.5 A | 2.5 A | 0.6 A | | IEC/EN/DIN EN<br>60747-5-5 Approval | V <sub>IORM</sub> =630 V <sub>peak</sub><br>(Option 060) | V <sub>IORM</sub> = 1230 V <sub>peak</sub> | V <sub>IORM</sub> =1414 V <sub>peak</sub> | V <sub>IORM</sub> =630 V <sub>peak</sub><br>(Option 060) | <sup>\*</sup>The HCPL-3150 Data sheet available. Contact Avago sales representative or authorized distributor. # **Ordering Information** HCPL-3120 and HCPL-J312 are UL recognized with 3750 Vrms for 1 minute per UL1577. HCNW3120 is UL Recognized with 5000 Vrms for 1 minute per UL1577. | | Option | | | | | | | | |----------------|-------------------|-----------------------|-----------------|------------------|--------------|----------------|----------------------------|---------------| | Part<br>Number | RoHS<br>Compliant | Non RoHS<br>Compliant | –<br>Package | Surface<br>Mount | Gull<br>Wing | Tape<br>& Reel | IEC/EN/DIN<br>EN 60747-5-5 | Quantity | | | -000E | No option | | | | | | 50 per tube | | | -300E | #300 | _ | X | Χ | | | 50 per tube | | HCPL-3120 | -500E | #500 | 300mil<br>DIP-8 | Х | Χ | Х | | 1000 per reel | | | -060E | #060 | _ 5 6 | | | | Х | 50 per tube | | | -360E | #360 | _ | X | Χ | | Х | 50 per tube | | | -560E | #560 | | Х | Χ | Х | Х | 1000 per tube | | | -000E | No option | 300mil | | | | Х | 50 per tube | | HCPL-J312 | -300E | #300 | DIP-8 | Х | Χ | | Х | 50 per tube | | | -500E | #500 | | Х | Χ | Х | Х | 1000 per reel | | | -000E | No option | 400mil | | | | Х | 42 per tube | | HCNW3120 | -300E | #300 | DIP-8 | Х | Χ | | Х | 42 per tube | | | -500E | #500 | | Χ | Χ | Х | Х | 750 per reel | Remarks: The notation '#XXX' is used for older products, while products launched since 15th July 2001 and RoHS compliant option will use '-XXXE'. To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. ## Example 1: HCPL-3120-560E to order product of 300 mil DIP Gull Wing Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant. #### Example 2: HCPL-3120 to order product of 300 mil DIP package in tube packaging and non RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. # **Package Outline Drawings** # HCPL-3120 Outline Drawing (Standard DIP Package) HCPL-3120 Gull Wing Surface Mount Option 300 Outline Drawing DIMENSIONS IN MILLIMETERS (INCHES). LEAD COPLANARITY = 0.10 mm (0.004 INCHES). NOTE: FLOATING LEAD PROTRUSION IS 0.25 mm (10 mils) MAX. # HCPL-J312 Outline Drawing (Standard DIP Package) HCPL-J312 Gull Wing Surface Mount Option 300 Outline Drawing NOTE: FLOATING LEAD PROTRUSION IS 0.5 mm (20 mils) MAX. # HCNW3120 Outline Drawing (8-Pin Wide Body Package) # HCNW3120 Gull Wing Surface Mount Option 300 Outline Drawing # **Solder Reflow Temperature Profile** NOTE: NON-HALIDE FLUX SHOULD BE USED. # **Recommended Pb-Free IR Profile** NOTES: THE TIME FROM 25 °C to PEAKTEMPERATURE = 8 MINUTES MAX. $\rm T_{smax}$ = 200 °C, $\rm T_{smin}$ = 150 °C NOTE: NON-HALIDE FLUX SHOULD BE USED. \* RECOMMENDED PEAK TEMPERATURE FOR WIDEBODY 400mils PACKAGE IS 245 $^{\circ}\text{C}$ # **Regulatory Information** | Agency/Standard | HCPL-3120 | HCPL-J312 | HCNW3120 | |-------------------------------------------------------------------------------------------------------------------|-------------------------|-----------|-----------| | Underwriters Laboratory (UL)<br>Recognized under UL 1577, Component Recognition Program,<br>Category, File E55361 | Compliant | Compliant | Compliant | | Canadian Standards Association (CSA) File CA88324,<br>per Component Acceptance Notice #5 | Compliant | Compliant | Compliant | | IEC/EN/DIN EN 60747-5-5 | Compliant<br>Option 060 | Compliant | Compliant | # **Insulation and Safety Related Specifications** | | | Value | | | | | |---------------------------------------------------------|--------|---------------|------|--------------|-------|-----------------------------------------------------------------------------------------------| | Parameter | Symbol | HCPL-<br>3120 | | HCNW<br>3120 | Units | -<br>Conditions | | Minimum External<br>Air Gap (Clearance) | L(101) | 7.1 | 7.4 | 9.6 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External<br>Tracking (Creepage) | L(102) | 7.4 | 8.0 | 10.0 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal<br>Plastic Gap<br>(Internal Clearance) | | 0.08 | 0.5 | 1.0 | mm | Insulation thickness between emitter and detector; also known as distance through insulation. | | Tracking Resistance<br>(Comparative<br>Tracking Index) | CTI | >175 | >175 | >200 | Volts | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | Illa | Illa | | Material Group (DIN VDE 0110, 1/89,<br>Table 1) | All Avago data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creep-age and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level. #### IEC/EN/DIN EN 60747-5-5 Insulation Related Characteristics | | | HCPL-3120 | | | | |-------------------------------------------------------------------|-----------------------|------------------|------------------|------------------|-------------------| | Description | Symbol | Option 060 | HCPL-J312 | HCNW3120 | Unit | | Installation classification per DIN VDE 0110/1.89, | | | | | | | Table 1 | | | | | | | for rated mains voltage ≤150 V rms | | I-IV | I-IV | I-IV | | | for rated mains voltage ≤300 V rms | | I-IV | I-IV | I-IV | | | for rated mains voltage ≤450 V rms | | I-III | 1-111 | I-IV | | | for rated mains voltage ≤600 V rms | | | 1-111 | I-IV | | | for rated mains voltage ≤1000 V rms | | | | 1-111 | | | Climatic Classification | | 55/100/21 | 55/100/21 | 55/100/21 | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | 2 | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 630 | 1230 | 1414 | V <sub>peak</sub> | | Input to Output Test Voltage, Method b* | $V_{PR}$ | 1181 | 1670 | 2652 | V <sub>peak</sub> | | $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test, | | | | | | | t <sub>m</sub> = 1 sec, Partial Discharge < 5pC | | | | | | | Input to Output Test Voltage, Method a* | V <sub>PR</sub> | 1008 | 1968 | 2262 | V <sub>peak</sub> | | $V_{IORM} \times 1.6 = V_{PR}$ , Type and Sample Test, | | | | | | | t <sub>m</sub> = 10 sec, Partial Discharge < 5pC | | | | | | | Highest Allowable Overvoltage* | V <sub>IOTM</sub> | 6000 | 8000 | 8000 | V <sub>peak</sub> | | (Transient Overvoltage, t <sub>ini</sub> = 60 sec) | | | | | | | Safety Limiting Values – maximum values allowed | | | | | | | in the event of a failure, also see Figure 37. | | | | | | | Case Temperature | $T_S$ | 175 | 175 | 150 | °C | | Input Current | I <sub>S INPUT</sub> | 230 | 400 | 400 | mA | | Output Power | P <sub>S</sub> OUTPUT | 600 | 600 | 700 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub> | ≥10 <sup>9</sup> | ≥10 <sup>9</sup> | ≥10 <sup>9</sup> | Ω | <sup>\*</sup>Refer to the IEC/EN/DIN EN 60747-5-5 section (page 1-6/8) of the Isolation Control Component Designer's Catalog for a detailed description of Method a/b partial discharge test profiles. Note: These optocouplers are suitable for "safe electrical isolation" only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits. Surface mount classification is Class A in accordance with CECC 00802. # **Absolute Maximum Ratings** | Parameter | | Symbol | Min. | Max. | Units | Note | |--------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|--------------|-----------------|---------|------| | Storage Temperature | | T <sub>S</sub> | -55 | 125 | °C | | | Operating Temperature | | T <sub>A</sub> | -40 | 100 | °C | | | Average Input Current | | I <sub>F(AVG)</sub> | | 25 | mA | 1 | | Peak Transient Input Current<br>(<1 µs pulse width, 300 pps) | | I <sub>F(TRAN)</sub> | | 1.0 | А | | | Reverse Input Voltage | HCPL-3120 | V <sub>R</sub> | | 5 | Volts | | | | HCPL-J312<br>HCNW3120 | | | 5 | | | | "High" Peak Output Current | | I <sub>OH(PEAK)</sub> | | 2.5 | А | 2 | | "Low" Peak Output Current | | I <sub>OL(PEAK)</sub> | | 2.5 | А | 2 | | Supply Voltage | | (V <sub>CC</sub> - V <sub>EE</sub> ) | 0 | 35 | Volts | | | Input Current (Rise/Fall Time) | | $t_{r(IN)}/t_{f(IN)}$ | | 500 | ns | | | Output Voltage | | V <sub>O(PEAK)</sub> | 0 | V <sub>CC</sub> | Volts | | | Output Power Dissipation | | Po | | 250 | mW | 3 | | Total Power Dissipation | | P <sub>T</sub> | | 295 | mW | 4 | | Lead Solder Temperature | HCPL-3120<br>HCPL-J312 | 260°C for 10 sec., 1.6 mm below seating plane | | | | | | | HCNW3120 260°C for 10 sec., up to seating plane | | | | | | | Solder Reflow Temperature Profile | | Se | e Package Ou | tline Drawings | section | | # **Recommended Operating Conditions** | Parameter | | Symbol | Min. | Max. | Units | |-----------------------|------------------------|--------------------------------------|------|------|-------| | Power Supply Voltage | | (V <sub>CC</sub> - V <sub>EE</sub> ) | 15 | 30 | Volts | | Input Current (ON) | HCPL-3120<br>HCPL-J312 | I <sub>F(ON)</sub> | 7 | 16 | mA | | | HCNW3120 | - | 10 | _ | | | Input Voltage (OFF) | | V <sub>F(OFF)</sub> | -3.6 | 0.8 | V | | Operating Temperature | 9 | T <sub>A</sub> | -40 | 100 | °C | # **Electrical Specifications (DC)** Over recommended operating conditions ( $T_A = -40$ to $100^{\circ}$ C, for HCPL-3120, HCPL-J312 $I_{F(ON)} = 7$ to 16mA, for HCNW3120 $I_{F(ON)} = 10$ to 16mA, $V_{F(OFF)} = -3.6$ to 0.8 V, $V_{CC} = 15$ to 30 V, $V_{EE} = Ground$ ) unless otherwise specified. | Parameter | Symbol | Device | Min. | Typ.* | Max. | Units | <b>Test Conditions</b> | Fig. | Note | |-------------------------------------------|-------------------------|-----------------------|-----------------------|-----------------------|------|-------|---------------------------------------------------------|-------------|------| | High Level Output | Гон | | 0.5 | 1.5 | | А | $V_{O} = (V_{CC} - 4 V)$ | 2, 3, | 5 | | Current | | | 2.0 | | | Α | $V_O = (V_{CC} - 15 V)$ | 17 | 2 | | Low Level Output | I <sub>OL</sub> | | 0.5 | 2.0 | | Α | $V_O = (V_{EE} + 2.5 V)$ | 5, 6, | 5 | | Current | | | 2.0 | | | Α | $V_O = (V_{EE} + 15 V)$ | 18 | 2 | | High Level Output<br>Voltage | V <sub>OH</sub> | | (V <sub>CC</sub> - 4) | (V <sub>CC</sub> - 3) | | V | $I_0 = -100 \text{ mA}$ | 1, 3,<br>19 | 6, 7 | | Low Level Output<br>Voltage | V <sub>OL</sub> | | | 0.1 | 0.5 | V | I <sub>O</sub> = 100 mA | 4, 6,<br>20 | | | High Level Supply<br>Current | I <sub>CCH</sub> | | | 2.5 | 5.0 | mA | Output Open,<br>$I_F = 7$ to 16 mA | 7, 8 | | | Low Level Supply<br>Current | I <sub>CCL</sub> | | | 2.5 | 5.0 | mA | Output Open,<br>$V_F = -3.0 \text{ to } +0.8 \text{ V}$ | | | | Threshold Input | I <sub>FLH</sub> | HCPL-3120 | | 2.3 | 5.0 | mA | $I_O = 0 \text{ mA},$ | 9, 15, | | | Current Low to | | HCPL-J312 | _ | 1.0 | - | | $V_O > 5 V$ | 21 | | | High | | HCNW3120 | _ | 2.3 | 8.0 | | | | | | Threshold Input<br>Voltage High to<br>Low | V <sub>FHL</sub> | | 0.8 | | | V | | | | | Input Forward | V <sub>F</sub> | HCPL-3120 | 1.2 | 1.5 | 1.8 | V | I <sub>F</sub> = 10 mA | 16 | | | Voltage | | HCPL-J312<br>HCNW3120 | _ | 1.6 | 1.95 | | | | | | Temperature | $\Delta V_F/\Delta T_A$ | HCPL-3120 | | -1.6 | | mV/°C | I <sub>F</sub> = 10 mA | | | | Coefficient of<br>Forward Voltage | | HCPL-J312<br>HCNW3120 | _ | -1.3 | - | | | _ | | | Input Reverse | BV <sub>R</sub> | HCPL-3120 | 5 | | | V | Ι <sub>R</sub> = 10 μΑ | | | | Breakdown<br>Voltage | | HCPL-J312<br>HCNW3120 | 3 | - | | | $I_R = 100 \ \mu A$ | | | | Input Capacitance | C <sub>IN</sub> | HCPL-3120 | | 60 | | pF | f = 1 MHz, | | | | | | HCPL-J312<br>HCNW3120 | _ | 70 | _ | | $V_F = 0 V$ | | | | UVLO Threshold | V <sub>UVLO+</sub> | | 11.0 | 12.3 | 13.5 | V | $V_O > 5 V$ ,<br>$I_F = 10 \text{ mA}$ | 22,<br>34 | | | | V <sub>UVLO</sub> - | | 9.5 | 10.7 | 12.0 | | | | | | UVLO Hysteresis | UVLO <sub>HYS</sub> | | | 1.6 | | | | | | <sup>\*</sup>All typical values at $T_A = 25^{\circ}\text{C}$ and $V_{CC} - V_{EE} = 30 \text{ V}$ , unless otherwise noted. # **Switching Specifications (AC)** Over recommended operating conditions ( $T_A = -40$ to $100^{\circ}$ C, for HCPL-3120,HCPL-J312 $I_{F(ON)} = 7$ to 16mA, for HCNW3120 $I_{F(ON)} = 10$ to 16mA, $V_{F(OFF)} = -3.6$ to 0.8 V, $V_{CC} = 15$ to 30 V, $V_{EE} = Ground$ ) unless otherwise specified. | Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note | |----------------------------------------------------------|-----------------------------------------------|-------|-------|------|-------|----------------------------------------------------------------------------------------------------------------------|--------------------|--------| | Propagation Delay Time<br>to High Output Level | t <sub>PLH</sub> | 0.10 | 0.30 | 0.50 | μs | Rg = 10 Ω,<br>Cg = 10 nF, | 10, 11,<br>12, 13, | 16 | | Propagation Delay Time<br>to Low Output Level | t <sub>PHL</sub> | 0.10 | 0.30 | 0.50 | μs | f = 10 kHz,<br>Duty Cycle = 50% | 14, 23 | | | Pulse Width Distortion | PWD | | | 0.3 | μs | _ | | 17 | | Propagation Delay<br>Difference Between Any<br>Two Parts | PDD<br>(t <sub>PHL</sub> - t <sub>PLH</sub> ) | -0.35 | | 0.35 | μs | _ | 35, 36 | 12 | | Rise Time | t <sub>r</sub> | | 0.1 | | μs | _ | 23 | | | Fall Time | t <sub>f</sub> | | 0.1 | | μs | _ | | | | UVLO Turn On Delay | t <sub>UVLO ON</sub> | | 0.8 | | μs | $V_{O} > 5 \text{ V, I}_{F} = 10 \text{ mA}$ | 22 | | | UVLO Turn Off Delay | t <sub>UVLO OFF</sub> | | 0.6 | | _ | $V_O < 5 \text{ V, I}_F = 10 \text{ mA}$ | | | | Output High Level Common<br>Mode Transient Immunity | CM <sub>H</sub> | 25 | 35 | | kV/μs | $T_A = 25^{\circ}\text{C},$ $I_F = 10 \text{ to } 16 \text{ mA},$ $V_{CM} = 1500 \text{ V},$ $V_{CC} = 30 \text{ V}$ | 24 | 13, 14 | | Output Low Level Common<br>Mode Transient Immunity | CM <sub>L</sub> | 25 | 35 | | kV/μs | $T_A = 25$ °C,<br>$V_{CM} = 1500 \text{ V},$<br>$V_F = 0 \text{ V}, V_{CC} = 30 \text{ V}$ | _ | 13, 15 | <sup>\*</sup>All typical values at $T_A = 25^{\circ}\text{C}$ and $V_{CC} - V_{EE} = 30 \text{ V}$ , unless otherwise noted. # **Package Characteristics** Over recommended temperature ( $T_A = -40$ to 100°C) unless otherwise specified. | Parameter | Symbol | Device | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | Fig. | Note | |----------------------------------------|------------------|------------------------|------------------|------------------|------|------------------|--------------------------------|------|--------| | Input-Output Momentary | V <sub>ISO</sub> | HCPL-3120 | 3750 | | | V <sub>RMS</sub> | RH < 50%, | | 8, 11 | | Withstand Voltage** | | HCPL-J312 | 3750 | | | - | t = 1 min., | | 9, 11 | | | | HCNW3120 | 5000 | | | - | $T_A = 25^{\circ}C$ | | 10, 11 | | Resistance<br>(Input-Output) | R <sub>I-O</sub> | HCPL-3120<br>HCPL-J312 | | 10 <sup>12</sup> | | Ω | $V_{I-O} = 500 V_{DC}$ | | 11 | | | | HCNW3120 | 10 <sup>12</sup> | 10 <sup>13</sup> | | _ | T <sub>A</sub> = 25°C | | | | | | | 10 <sup>11</sup> | | | - | T <sub>A</sub> = 100°C | | | | Capacitance | C <sub>I-O</sub> | HCPL-3120 | | 0.6 | | pF | f = 1 MHz | | | | (Input-Output) | | HCPL-J312 | - | 0.8 | - | | | | | | | | HCNW3120 | - | 0.5 | 0.6 | _ | | | | | LED-to-Case Thermal<br>Resistance | $\theta_{LC}$ | | | 467 | | °C/W | Thermocouple located at center | 28 | | | LED-to-Detector Thermal<br>Resistance | $\theta_{LD}$ | | | 442 | | °C/W | underside of package | | | | Detector-to-Case<br>Thermal Resistance | $\theta_{DC}$ | | | 126 | | °C/W | _ | | | <sup>\*</sup>All typicals at $T_{\Delta} = 25^{\circ}$ C. #### Notes: - 1. Derate linearly above 70°C free-air temperature at a rate of 0.3 mA/°C. - 2. Maximum pulse width = $10 \mu s$ , maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with $I_0$ peak minimum = 2.0 A. See Applications section for additional details on limiting $I_{OH}$ peak. - 3. Derate linearly above 70°C free-air temperature at a rate of 4.8 mW/°C. - 4. Derate linearly above 70°C free-air temperature at a rate of 5.4 mW/°C. The maximum LED junction tem-perature should not exceed 125°C. - 5. Maximum pulse width = $50 \mu s$ , maximum duty cycle = 0.5%. - 6. In this test V<sub>OH</sub> is measured with a dc load current. When driving capacitive loads V<sub>OH</sub> will approach V<sub>CC</sub> as I<sub>OH</sub> approaches zero amps. - 7. Maximum pulse width = 1 ms, maximum duty cycle = 20%. - 8. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage $\geq$ 4500 Vrms for 1 second (leakage detection current limit, $I_{I-O} \leq 5 \mu A$ ). - 9. In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥4500 Vrms for 1 second (leakage detection current limit, I<sub>I-O</sub> ≤ 5 μA). - In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥6000 Vrms for 1 second (leakage detection current limit, I<sub>I-O</sub> ≤ 5 μA). - 11. Device considered a two-terminal device: pins 1, 2, 3, and 4 shorted together and pins 5, 6, 7, and 8 shorted together. - 12. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two HCPL-3120 parts under the same test condition. - 13. Pins 1 and 4 need to be connected to LED common. - 14. Common mode transient immunity in the high state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in the high state (i.e., $V_O > 15.0V$ ). - 15. Common mode transient immunity in a low state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a low state (i.e., $V_{C} < 1.0V$ ). - 16. This load condition approximates the gate load of a 1200 V/75A IGBT. - 17. Pulse Width Distortion (PWD) is defined as $|t_{PHL}-t_{PLH}|$ for any given device. <sup>\*\*</sup>The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to your equipment level safety specification or Avago Application Note 1074 entitled "Optocoupler Input-Output Endurance Voltage." Figure 1. V<sub>OH</sub> vs. temperature. Figure 2. I<sub>OH</sub> vs. temperature. Figure 3. V<sub>OH</sub> vs. I<sub>OH</sub>. Figure 4. V<sub>OL</sub> vs. temperature. Figure 5. $I_{\text{OL}}$ vs. temperature. Figure 6. V<sub>OL</sub> vs. I<sub>OL</sub>. Figure 7. $I_{CC}$ vs. temperature. Figure 8. Icc vs. Vcc. Figure 9. I<sub>FLH</sub> vs. temperature. Figure 10. Propagation delay vs. V<sub>CC</sub>. Figure 11. Propagation delay vs. If. Figure 12. Propagation delay vs. temperature. Figure 13. Propagation delay vs. Rg. Figure 14. Propagation delay vs. Cg. Figure 15. Transfer characteristics. Figure 16. Input current vs. forward voltage. Figure 17. I<sub>OH</sub> test circuit. Figure 18. I<sub>OL</sub> Test circuit. Figure 19. V<sub>OH</sub> Test circuit. Figure 20. $V_{0L}$ Test circuit. Figure 21. I<sub>FLH</sub> Test circuit. Figure 22. UVLO test circuit. Figure 23. $t_{PLH},\,t_{PHL},\,t_{r},\,and\,t_{f}\,test\,circuit\,and\,waveforms.$ Figure 24. CMR test circuit and waveforms. # **Applications Information** Eliminating Negative IGBT Gate Drive (Discussion applies to HCPL-3120, HCPL-J312, and HCNW3120) To keep the IGBT firmly off, the HCPL-3120 has a very low maximum $V_{OL}$ specification of 0.5 V. The HCPL-3120 realizes this very low $V_{OL}$ by using a DMOS transistor with $1\Omega$ (typical) on resistance in its pull down circuit. When the HCPL-3120 is in the low state, the IGBT gate is shorted to the emitter by Rg + $1\Omega$ . Minimizing Rg and the lead inductance from the HCPL-3120 to the IGBT gate and emitter (possibly by mounting the HCPL-3120 on a small PC board directly above the IGBT) can eliminate the need for negative IGBT gate drive in many applications as shown in Figure 25. Care should be taken with such a PC board design to avoid routing the IGBT collector or emitter traces close to the HCPL-3120 input as this can result in unwanted coupling of transient signals into the HCPL-3120 and degrade performance. (If the IGBT drain must be routed near the HCPL-3120 input, then the LED should be reverse-biased when in the off state, to prevent the transient signals coupled from the IGBT drain from turning on the HCPL-3120.) Figure 25. Recommended LED drive and application circuit. Selecting the Gate Resistor (Rg) to Minimize IGBT Switching Losses. (Discussion applies to HCPL-3120, HCPL-J312 and HCNW3120) Step 1: Calculate Rg Minimum from the $I_{OL}$ Peak Specification. The IGBT and Rg in Figure 26 can be analyzed as a simple RC circuit with a voltage supplied by the HCPL-3120. Rg $$\geq \frac{(V_{CC} - V_{EE} - V_{OL})}{I_{OLPEAK}}$$ $$= \frac{(V_{CC} - V_{EE} - 2 V)}{I_{OLPEAK}}$$ $$= \frac{(15 V + 5 V - 2 V)}{2.5 A}$$ $$= 7.2 \Omega \cong 8 \Omega$$ The $V_{OL}$ value of 2V in the previous equation is a conservative value of $V_{OL}$ at the peak current of 2.5A (see Figure 6). At lower Rg values the voltage supplied by the HCPL-3120 is not an ideal voltage step. This results in lower peak currents (more margin) than predicted by this analysis. When negative gate drive is not used $V_{EE}$ in the previous equation is equal to zero volts. Step 2: Check the HCPL-3120 Power Dissipation and Increase Rg if Necessary. The HCPL-3120 total power dissipation ( $P_T$ ) is equal to the sum of the emitter power ( $P_E$ ) and the output power ( $P_O$ ): $$P_T = P_E + P_O$$ $$PE = I_F \bullet V_F \cdot Duty Cycle$$ $$P_O = P_{O(BIAS)} + P_{O (SWITCHING)}$$ $$= I_{CC} \bullet (V_{CC} - V_{FE}) + E_{SW}(R_G, Q_G) \bullet f$$ For the circuit in Figure 26 with $I_F$ (worst case) = 16 mA, Rg = $8\Omega$ , Max Duty Cycle = 80%, Qg = 500 nC, f=20 kHz and $T_A$ max = 85 °C: $$P_E = 16 \text{ mA} \cdot 1.8 \text{ V} \cdot 0.8 = 23 \text{ mW}$$ $P_O = 4.25 \text{ mA} \cdot 20 \text{ V} + 5.2 \text{ µJ} \cdot 20 \text{ kHz}$ $= 85 \text{ mW} + 104 \text{ mW}$ $= 189 \text{ mW} > 178 \text{ mW} (P_{O(MAX)} @ 85^{\circ}C)$ = 250 mW-15C\*4.8 mW/C) The value of 4.25 mA for $I_{CC}$ in the previous equation was obtained by derating the $I_{CC}$ max of 5 mA (which occurs at -40°C) to $I_{CC}$ max at 85C (see Figure 7). Since $P_O$ for this case is greater than $P_{O(MAX)}$ , Rg must be increased to reduce the HCPL-3120 power dissipation. Po(SWITCHING MAX) $$= P_{O(MAX)} - P_{O(BIAS)}$$ = 178 mW - 85 mW = 93 mW $$E_{SW(MAX)} = \frac{P_{O(SWITCHINGMAX)}}{f}$$ $$= \frac{93 \text{ mW}}{20 \text{ kHz}} = 4.65 \text{ µJ}$$ For Qg = 500 nC, from Figure 27, a value of $E_{SW}$ = 4.65 $\mu J$ gives a Rg = 10.3 $\Omega$ . Figure 26. HCPL-3120 typical application circuit with negative IGBT gate drive. # Thermal Model (Discussion applies to HCPL-3120, HCPL-J312 and HCNW3120) The steady state thermal model for the HCPL-3120 is shown in Figure 28. The thermal resistance values given in this model can be used to calculate the temperatures at each node for a given operating condition. As shown by the model, all heat generated flows through $\theta_{CA}$ which raises the case temperature $T_{C}$ accordingly. The value of $\theta_{CA}$ depends on the conditions of the board design and is, therefore, determined by the designer. The value of $\theta_{CA} = 83^{\circ}\text{C/W}$ was obtained from thermal measurements using a 2.5 x 2.5 inch PC board, with small traces (no ground plane), a single HCPL-3120 soldered into the center of the board and still air. The absolute maximum power dissipation derating specifications assume a $\theta_{CA}$ value of 83°C/W. From the thermal mode in Figure 28 the LED and detector IC junction temperatures can be expressed as: $$\begin{split} T_{JE} &= P_E \, {\stackrel{\scriptscriptstyle \cong}{\scriptscriptstyle =}} \, (\theta_{LC} \big\| (\theta_{LD} + \theta_{DC}) + \theta_{CA}) \\ &+ P_D \, \bullet ( \frac{\theta_{LC} \, * \, \theta_{DC}}{\theta_{LC} + \theta_{DC} + \theta_{LD}} \, + \theta_{CA}) + T_A \end{split}$$ $$T_{JD} = P_{E} \left( \frac{\theta_{LC} \bullet \theta_{DC}}{\theta_{LC} + \theta_{DC} + \theta_{LD}} \right. + \theta_{CA})$$ $$+ P_D \bullet (\theta_{DC} || (\theta_{LD} + \theta_{LC}) + \theta_{CA}) + T_A$$ Inserting the values for $\theta_{LC}$ and $\theta_{DC}$ shown in Figure 28 gives: $$T_{JE} = P_{E} \bullet (256^{\circ}\text{C/W} + \theta_{CA}) + P_{D} \bullet (57^{\circ}\text{C/W} + \theta_{CA}) + T_{A}$$ $$T_{JD} = P_{E} \bullet (57^{\circ}\text{C/W} + \theta_{CA}) + P_{D} \bullet (111^{\circ}\text{C/W} + \theta_{CA}) + T_{A}$$ For example, given $P_E = 45$ mW, $P_O = 250$ mW, $T_A = 70$ °C and $\theta_{CA} = 83$ °C/W: $$\begin{split} T_{JE} &= P_{E} \bullet 339^{\circ}\text{C/W} + P_{D} \bullet 140^{\circ}\text{C/W} + T_{A} \\ &= 45 \text{ mW} \bullet 339^{\circ}\text{C/W} + 250 \text{ mW} \\ &\bullet 140^{\circ}\text{C/W} + 70^{\circ}\text{C} = 120^{\circ}\text{C} \\ T_{JD} &= P_{E} \bullet 140^{\circ}\text{C/W} + P_{D} \bullet 194^{\circ}\text{C/W} + T_{A} \\ &= 45 \text{ mW} \bullet 140^{\circ}\text{C/W} + 250 \text{ mW} \bullet 194^{\circ}\text{C/W} + 70^{\circ}\text{C} = 125^{\circ}\text{C} \end{split}$$ $T_{JE}$ and $T_{JD}$ should be limited to 125°C based on the board layout and part placement ( $\theta_{CA}$ ) specific to the application. | P <sub>E</sub> Parameter | Description | | |--------------------------|------------------------|--| | I <sub>F</sub> | LED Current | | | V <sub>F</sub> | LED On Voltage | | | Duty Cycle | Maximum LED Duty Cycle | | | P <sub>0</sub> Parameter | Description | |--------------------------|----------------------------------------------------------------------------------------| | I <sub>CC</sub> | Supply Current | | V <sub>CC</sub> | Positive Supply Voltage | | V <sub>EE</sub> | Negative Supply Voltage | | E <sub>SW</sub> (Rg,Qg) | Energy Dissipated in the HCPL-3120<br>for each IGBT Switching Cycle<br>(See Figure 27) | | f | Switching Frequency | Figure 27. Energy dissipated in the HCPL-3120 for each IGBT switching cycle. $T_{JE}$ = LED junction temperature $T_{JD}$ = detector IC junction temperature $T_C$ = case temperature measured at the center of the package bottom $\theta_{LC} = LED$ -to-case thermal resistance $\theta_{LD}$ = LED-to-detector thermal resistance $\theta_{DC}$ = detector-to-case thermal resistance $\theta_{CA} = case-to-ambient thermal resistance$ $^*\theta_{CA}$ will depend on the board design and the placement of the part. Figure 28. Thermal model. # LED Drive Circuit Considerations for Ultra High CMR Performance. (Discussion applies to HCPL-3120, HCPL-J312, and HCNW3120) Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure 29. The HCPL-3120 improves CMR perform-ance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and optocoupler pins 5-8 as shown in Figure 30. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure 25), can achieve 25 kV/µs CMR while minimizing component complexity. Techniques to keep the LED in the proper state are discussed in the next two sections. Figure 29. Optocoupler input to output capacitance model for unshielded optocouplers. Figure 30. Optocoupler input to output capacitance model for shielded optocouplers. # CMR with the LED On (CMR<sub>H</sub>). A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. A minimum LED current of 10 mA provides adequate margin over the maximum IFLH of 5 mA to achieve 25 kV/ μs CMR. ### CMR with the LED Off (CMR<sub>I</sub>). A high CMR LED drive circuit must keep the LED off (V<sub>F</sub>≤V<sub>F(OFF)</sub>) during common mode transients. For example, during a -dV<sub>cm</sub>/dt transient in Figure 31, the current flowing through CLEDP also flows through the R<sub>SAT</sub> and V<sub>SAT</sub> of the logic gate. As long as the low state voltage developed across the logic gate is less than V<sub>F(OFF)</sub>, the LED will remain off and no common mode failure will occur. The open collector drive circuit, shown in Figure 32, cannot keep the LED off during a +dVcm/dt transient, since all the current flowing through CLEDN must be supplied by the LED, and it is not recommended for applica-tions requiring ultra high CMR<sub>L</sub> performance. Figure 33 is an alternative drive circuit which, like the recommended applica-tion circuit (Figure 25), does achieve ultra high CMR performance by shunting the LED in the off state. Figure 32. Not recommended open collector drive circuit. 12.3, 10.8) (12.3, 0.1) 20 Figure 31. Equivalent circuit for figure 25 during common mode transient. Figure 34. Under voltage lock out. Figure 33. Recommended LED drive circuit for ultra-high CMR. # Under Voltage Lockout Feature. (Discussion applies to HCPL-3120, HCPL-J312, and HCNW3120) The HCPL-3120 contains an under voltage lockout (UVLO) feature that is designed to protect the IGBT under fault conditions which cause the HCPL-3120 supply voltage (equivalent to the fully-charged IGBT gate voltage) to drop below a level necessary to keep the IGBT in a low resistance state. When the HCPL-3120 output is in the high state and the supply voltage drops below the HCPL-3120 $V_{\rm UVLO-}$ threshold (9.5 < $V_{\rm UVLO-}$ < 12.0) the optocoupler output will go into the low state with a typical delay, UVLO Turn Off Delay, of 0.6 $\mu$ s. When the HCPL-3120 output is in the low state and the supply voltage rises above the HCPL-3120 $V_{UVLO+}$ threshold (11.0 < $V_{UVLO+}$ < 13.5) the optocoupler output will go into the high state (assumes LED is "ON") with a typical delay, UVLO Turn On Delay of 0.8 µs. \*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR DEAD TIME AND PDD CALCULATIONS ALL PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS. Figure 36. Waveforms for dead time. # IPM Dead Time and Propagation Delay Specifications. (Discussion applies to HCPL-3120, HCPL-J312, and HCNW3120) The HCPL-3120 includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 25) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails. \*PDD = PROPAGATION DELAY DIFFERENCE NOTE: FOR PDD CALCULATIONS THE PROPAGATION DELAYS ARE TAKEN AT THE SAME TEMPERATURE AND TEST CONDITIONS. Figure 35. Minimum LED skew for zero dead time. To minimize dead time in a given design, the turn on of LED2 should be delayed (relative to the turn off of LED1) so that under worst-case con-ditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 35. The amount of delay necessary to achieve this conditions is equal to the maximum value of the propagation delay difference specification, PDD<sub>MAX</sub>, which is specified to be 350 ns over the operating temperature range of -40°C to 100°C. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 36. The maximum dead time for the HCPL-3120 is 700 ns (= 350 ns -(-350 ns)) over an operating temperature range of -40°C to 100°C. Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs. Figure 37. Thermal derating curve, dependence of safety limiting value with case temperature per IEC/EN/DIN EN 60747-5-5.