TPS54202H ZHCSF72 - APRIL 2016 # TPS54202H 4.5V 至 28V 输入、2A 输出、 SWIFT™ 同步降压转换器 #### 特性 - 4.5V 至 28V 的宽输入电压范围 - 集成 $148m\Omega$ 和 $78m\Omega$ 金属氧化物半导体场效应晶 体管 (MOSFET), 持续输出电流为 2A - 关断电流低至 2μA,静态电流为 45μA - 内部 5ms 软启动 - 500kHz 固定开关频率 - 高级 Eco-mode™脉冲跳跃 - 峰值电流模式控制 - 内部回路补偿 - 采用断续模式为两个 MOSFET 提供过流保护 - 过压保护 - 热关断 - 小外形尺寸晶体管 (SOT)-23 (6) 封装 #### 2 应用 - 12V 和 24V 分布式电源总线供电 - 工业应用 - 白色家电 - 消费类应用 - 音频 - 机顶盒 (STB)、数字电视 (DTV) - 打印机 #### 简化电路原理图 #### 3 说明 TPS54202H 是一款输入电压范围为 4.5V 至 28V 的 2A 同步降压转换器。该器件包含两个集成式开关场效 应晶体管 (FET) 并且具备内部回路补偿和 5ms 内部软 启动功能,可降低组件数。 通过集成 MOSFET 并采用 SOT-23 封 装,TPS54202H 获得了高功率密度,并且在印刷电路 板 (PCB) 上的占用空间非常小。 高级 Eco-mode 实现以最大限度提高了轻负载效率并 降低了功率损耗。 高侧 MOSFET 上的逐周期电流限制功能可在过载条件 下保护转换器并通过防止电流失控的低侧 MOSFET 续 流电流限制功能实现功能增强。当过流持续时间超出预 设时间时,将触发断续模式保护功能。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |-----------|------------|-----------------| | TPS54202H | SOT-23 (6) | 1.60mm x 2.90mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 ### 效率与输出电流间的关系 # 目录 | 1 | 特性 | | 7.3 Feature Description | 9 | |---|--------------------------------------|----|--------------------------------|-----------| | 2 | 应用 1 | | 7.4 Device Functional Modes | 12 | | 3 | | 8 | Application and Implementation | 13 | | 4 | 修订历史记录 2 | | 8.1 Application Information | 13 | | 5 | Pin Configuration and Functions | | 8.2 Typical Application | 13 | | 6 | Specifications | 9 | Power Supply Recommendations | 20 | | U | 6.1 Absolute Maximum Ratings | 10 | Layout | 21 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 21 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 21 | | | 6.4 Thermal Information | 11 | 器件和文档支持 | <u>22</u> | | | 6.5 Electrical Characteristics 5 | | 11.1 社区资源 | | | | 6.6 Timing Requirements | | 11.2 商标 | | | | 6.7 Typical Characteristics | | 11.3 静电放电警告 | <u>22</u> | | 7 | Detailed Description 8 | | 11.4 Glossary | <u>22</u> | | • | 7.1 Overview | 12 | 机械、封装和可订购信息 | <u>22</u> | | | 7.2 Functional Block Diagram | | | | # 4 修订历史记录 | 日期 | 修订版本 | 注释 | | |------------|------|-------|--| | 2016 年 4 月 | * | 最初发布。 | | # **5 Pin Configuration and Functions** **Pin Functions** | PI | PIN TYPE <sup>(1)</sup> | | DESCRIPTION | |-----------------------------------------|-------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE\" | DESCRIPTION | | воот | 6 | 0 | Supply input for the high-side NFET gate drive circuit. Connect a $0.1$ - $\mu F$ capacitor between BOOT and SW pins. | | EN 5 I This pin is the enable pin. Floa | | ı | This pin is the enable pin. Float the EN pin to disable. | | FB | 4 | I | Converter feedback input. Connect to output voltage with feedback resistor divider. | | GND | 1 | _ | Ground pin. Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive VFB to this GND at a single point. | | SW | 2 | 0 | Switch node connection between high-side NFET and low-side NFET. | | VIN | 3 | _ | Input voltage supply pin. The drain terminal of high-side power NFET. | <sup>(1)</sup> O = Output; I = Input # TEXAS INSTRUMENTS #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MII | N MAX | UNIT | |---------------------------------------------|----------------------|-----|-------|------| | | VIN | -0. | 3 30 | V | | Input voltage range, V <sub>I</sub> | EN | -0. | 3 7 | V | | | FB | -0. | 3 7 | V | | | BOOT-SW | -0. | 3 7 | V | | Output voltage range, V <sub>O</sub> | SW | -0. | 3 30 | V | | | SW (20 ns transient) | -5 | 30 | V | | Operating junction temperature, | ГЈ | -4 | 0 150 | °C | | Storage temperature range, T <sub>stg</sub> | | -6 | 5 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|---------------------------------------------------------------------|-------|---------------------------------------| | V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | <sup>0)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------------------------|----------------------------|-------|------|-----|------| | | | VIN | 4.5 | 28 | V | | V <sub>I</sub> Input voltage range | Input voltage range | EN | -0.1 | 7 | V | | | | FB | -0.1 | 7 | V | | V <sub>O</sub> Output voltage range | BOOT-SW | -0.1 | 7 | V | | | | Output voltage range | SW | -0.1 | 28 | V | | $T_{J}$ | Operating junction tempera | ature | -40 | 125 | °C | ### 6.4 Thermal Information | | | TPS54202H | | |------------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDC ( SOT23) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 89.2 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 39.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 14.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 14.7 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.5 Electrical Characteristics The electrical ratings specified in this section apply to all specifications in this document, unless otherwise noted. These specifications are interpreted as conditions that do not degrade the device parametric or functional specifications for the life of the product containing it. $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = 4.5 \text{ V}$ to 28 V, (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------------|-----------------------------------------------------------|-------|-------|-------|--------| | INPUT SUPP | LY | | | | | | | V <sub>IN</sub> | Input voltage range | | 4.5 | | 28 | V | | IQ | Non switching quiescent current | EN =5 V, VFB = 1 V | | 45 | | μΑ | | I <sub>OFF</sub> | Shut down current | EN = GND | | 2 | | μΑ | | | VINI condensed to a local action to | Rising V <sub>IN</sub> | 3.9 | 4.2 | 4.4 | V | | $V_{IN(UVLO)}$ | VIN under voltage lockout | Falling V <sub>IN</sub> | 3.4 | 3.7 | 3.9 | V | | | Hysteresis | | 400 | 480 | 560 | mV | | ENABLE (EN | PIN) | | | | | | | V <sub>(EN_RISING)</sub> | Eachla through ald | Rising | | 1.28 | 1.35 | V | | V <sub>(EN_FALLING)</sub> | Enable threshold | Falling | 1.16 | 1.25 | | V | | I <sub>(EN_HYS)</sub> | Hysteresis current | V <sub>EN</sub> = 1.5 V | | 1 | | μΑ | | FEEDBACK A | AND ERROR AMPLIFIER | | | | | | | $V_{FB}$ | Feedback Voltage | V <sub>IN</sub> = 12 V | 0.581 | 0.596 | 0.611 | V | | PULSE SKIP | MODE | | • | | | | | I <sub>(SKIP)</sub> <sup>(1)</sup> | Pulse skip mode peak inductor current threshold | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 5 V, L = 15 μH | | 300 | | mA | | POWER STA | GE | | | | | | | R <sub>(HSD)</sub> | High-side FET on resistance | $T_A = 25^{\circ}C, V_{BST} - SW = 6 V$ | | 148 | | mΩ | | R <sub>(LSD)</sub> | Low-side FET on resistance | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 12 | | 78 | | mΩ | | CURRENT LI | MIT | | • | | | | | I <sub>(LIM_HS)</sub> | High side current limit | Inductor peak current | 2.5 | 3.2 | 3.9 | Α | | I <sub>(LIM_LS)</sub> | Low side source current limit | Inductor valley current | 2 | 3 | 4 | Α | | OSCILLATOR | <b>R</b> | | | | | | | F <sub>sw</sub> | Centre switching frequency | | 390 | 500 | 590 | kHz | | OVER TEMPE | ERATURE PROTECTION | | • | | | | | | Rising temperature | | | 155 | | °C | | Thermal<br>Shutdown <sup>(1)</sup> | Hysteresis | | | 10 | | °C | | Chataowii | Hiccup time | | | 32768 | | Cycles | <sup>(1)</sup> Not production tested #### 6.6 Timing Requirements | | | MIN | TYP | MAX | UNIT | | |------------------------------------|---------------------------------------------------------|-----|-------|-----|--------|--| | OVER CURREN | NT PROTECTION | | | | | | | t <sub>HIC_WAIT</sub> | Hiccup up wait time | | 512 | | Cycles | | | t <sub>HIC_RESTART</sub> | Hiccup up time before restart | | 16384 | | Cycles | | | t <sub>SS</sub> | Soft-start time | | 5 | | mS | | | ON TIME CONT | ON TIME CONTROL | | | | | | | t <sub>MIN_ON</sub> <sup>(1)</sup> | Minimum on time, measured at 90% to 90% and 1-A loading | | 110 | | ns | | <sup>(1)</sup> Not production tested # TEXAS INSTRUMENTS ### 6.7 Typical Characteristics V<sub>IN</sub> = 12, unless otherwise specified Figure 7. High-Side Current Limit Threshold vs Junction **Temperature** Figure 8. Low-Side Current Limit Threshold vs Junction Temperature Figure 9. BOOT-SW UVLO Threshold vs Junction **Temperature** Figure 10. VIN UVLO Threshold vs Junction Temperature Figure 11. EN UVLO Threshold vs Junction Temperature Figure 12. EN Hysteresis Current vs Junction Temperature # TEXAS INSTRUMENTS ### 7 Detailed Description #### 7.1 Overview The device is a 28-V, 2-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant-frequency, peak current mode control which reduces output capacitance. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design. The TPS54202H's switching frequency is fixed to 500 kHz. The TPS54202H starts switching at VIN equal to 4.5 V. The operating current is 45 $\mu$ A typically when not switching and under no load. When the device is disabled, the supply current is 2 $\mu$ A typically. The integrated 148-m $\Omega$ high-side MOSFET and 78-m $\Omega$ allow for high efficiency power supply designs with continuous output currents up to 2 A. The TPS54202H reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by an external capacitor on the BOOT to PH pins. The boot capacitor voltage is monitored by an UVLO circuit and will turn the high-side MOSFET off when the voltage falls below a preset threshold of 2.1 V typically. The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage comparator. When the regulated output voltage is greater than 108% of the nominal voltage, the overvoltage comparator is activated, and the high-side MOSFET is turned off and masked from turning on until the output voltage is lower than 104%. The TPS54202H device has internal 5-ms soft-start time to minimize inrush currents. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Fixed-Frequency PWM Control The device uses a fixed-frequency, peak current-mode control. The output voltage is compared through external resistors on the FB pin to an internal voltage reference by an error amplifier. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is compared to the current of the high-side power switch. When the power-switch current reaches the error amplifier output voltage level, the high side power switch is turned off and the low-side power switch is turned on. The error amplifier output voltage increases and decreases as the output current increases and decreases. The device implements a current-limit by clamping the error amplifier voltage to a maximum level and also implements a minimum clamp for improved transient-response performance. #### 7.3.2 Pulse Skip Mode The TPS54202H is designed to operate in pulse skipping mode at light load currents to boost light load efficiency. When the peak inductor current is lower than 300 mA typically, the device enters pulse skipping mode. When the device is in pulse skipping mode, the error amplifier output voltage is clamped which prevents the high side integrated MOSFET from switching. The peak inductor current must rise above 300 mA and exit pulse skip mode. Since the integrated current comparator catches the peak inductor current only, the average load current entering pulse skipping mode varies with the applications and external output filters. #### 7.3.3 Error Amplifier The device has a trans-conductance amplifier as the error amplifier. The error amplifier compares the FB voltage to the lower of the internal soft-start voltage or the internal 0.596-V voltage reference. The transconductance of the error amplifier is 240 $\mu$ A/V typically. The frequency compensation components are placed internal between the output of the error amplifier and ground. #### 7.3.4 Slope Compensation and Output Current The device adds a compensating ramp to the signal of the switch current. This slope compensation prevents sub-harmonic oscillations as the duty cycle increases. The available peak inductor current remains constant over the full duty-cycle range. #### 7.3.5 Device Enable The EN pin provides electrical on and off control of the device. When the EN pin voltage exceeds the threshold voltage, the device begins operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters the low-quiescent (IQ) state. The EN pin has an internal pull down resistance Rpd (typical 1 $M\Omega$ ) which allows the user to float the EN pin to disable the device, a Zener diode (typical break down voltage 6.9 V) is used to clamp the EN input voltage. To enable the device, connect a pull up resistor R4 (typical 510 $K\Omega$ ) between EN and VIN, R4 is used to limit the quiet scent current of the device for light load efficiency improvement. # TEXAS INSTRUMENTS #### **Feature Description (continued)** Figure 13. Adjustable VIN Undervoltage Lockout #### 7.3.6 Adjusting Under Voltage Lockout The device implements internal under voltage-lockout (UVLO) circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 480 mV. To enable the device, connect a pull-up resistor R4 (typical 510 K $\Omega$ to limit the quiescent current) to the VIN pin. If an application requires a higher UVLO threshold on the VIN pin, then the EN pin can be configured as shown in Figure 13. When using the external UVLO function, setting the hysteresis at a value greater than 500 mV is recommended. The EN pin has a pull-down resistance Rpd (typical 1 $M\Omega$ ), which sets the default state of the pin to disable when no external components are connected. Use Equation 1 and Equation 2 to calculate the values of R4 and R5 for a specified UVLO threshold. $$R4 = \left(\frac{V_{ENfalling}}{V_{ENrising}} \times V_{START} - V_{STOP}\right) / I_{h}$$ $$R5 = \frac{R4 \times Rpd}{\left(\frac{V_{START}}{V_{ENrising}} - 1\right) \times Rpd - R4}$$ (1) Where: $$\begin{split} I_h &= 1~\mu\text{A} \\ V_{ENrising} &= 1.28~\text{V} \\ V_{ENfalling} &= 1.25~\text{V} \end{split}$$ #### 7.3.7 Safe Startup into Pre-Biased Outputs The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During monotonic pre-biased startup, both high-side and low-side MOSFETs are not allowed to be turned on until the internal soft-start voltage is higher than FB pin voltage. #### 7.3.8 Voltage Reference The voltage reference system produces a precise ±2.5% voltage-reference over temperature by scaling the output of a temperature stable bandgap circuit. The typical voltage reference is designed at 0.596 V. ## **Feature Description (continued)** #### 7.3.9 Adjusting Output Voltage The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use divider resistors with 1% tolerance or better. Start with a 100 k $\Omega$ for the upper resistor divider, use Equation 3 to calculate the output voltage. To improve efficiency at light loads consider using larger value resistors. If the values are too high the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable. $$V_{out} = V_{ref} \times \left[ \frac{R2}{R3} + 1 \right]$$ (3) #### 7.3.10 Internal Soft-Start The TPS54202H device uses the internal soft-start function. The internal soft start time is set to 5 ms typically. #### 7.3.11 Bootstrap Voltage (BOOT) The TPS54202H has an integrated boot regulator and requires a 0.1-μF ceramic capacitor between the BOOT and SW pins to provide the gate drive voltage for the high-side MOSFET. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage. To improve drop out, the TPS54202H is designed to operate at 100% duty cycle as long as the BOOT to SW pin voltage is greater than 2.1 V typically. #### 7.3.12 Overcurrent Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. #### 7.3.12.1 High-Side MOSFET Overcurrent Protection The device implements current mode control which uses the internal COMP voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle-by-cycle basis. During each cycle, the switch current and the current reference generated by the internal COMP voltage are compared. When the peak switch current intersects the current reference the high-side switch turns off. #### 7.3.12.2 Low-Side MOSFET Overcurrent Protection While the low-side MOSFET is turned on, the conduction current is monitored by the internal circuitry. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current-limit. If the low-side sourcing current-limit is exceeded, the high-side MOSFET does not turn on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET turns on again when the low-side current is below the low-side sourcing current-limit at the start of a cycle which is the inductor current valley value. Furthermore, if an output overload condition occurs for more than the hiccup wait time, which is programmed for 512 switching cycles, the device shuts down and restarts after the hiccup time of 16384 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent conditions. #### 7.3.13 Output Overvoltage Protection (OVP) The TPS54202H incorporates an overvoltage transient protection (OVTP) circuit to minimize output voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP circuit includes an overvoltage comparator to compare the FB pin voltage and internal thresholds. When the FB pin voltage goes above $108\% \times \text{Vref}$ , the high-side MOSFET will be forced off. When the FB pin voltage falls below $104\% \times \text{Vref}$ , the high-side MOSFET will be enabled again. #### 7.3.14 Thermal Shutdown The internal thermal-shutdown circuitry forces the device to stop switching if the junction temperature exceeds 155°C typically. When the junction temperature drops below 145°C typically, the internal thermal-hiccup timer begins to count. The device reinitiates the power-up sequence after the built-in thermal-shutdown hiccup time (32768 cycles) is over. #### TEXAS INSTRUMENTS #### 7.4 Device Functional Modes #### 7.4.1 Normal Operation When the input voltage is above the UVLO threshold, the TPS54202H can operate in their normal switching modes. Normal continuous conduction mode (CCM) occurs when inductor peak current is above 0 A. In CCM, the TPS54202H operates at a fixed frequency. #### 7.4.2 Eco-mode<sup>™</sup> Operation The devices are designed to operate in high-efficiency pulse-skipping mode under light load conditions. Pulse skipping initiates when the switch current falls to 0 A. During pulse skipping, the low-side FET turns off when the switch current falls to 0 A. The switching node (the SW pin) waveform takes on the characteristics of discontinuous conduction mode (DCM) operation and the apparent switching frequency decreases. As the output current decreases, the perceived time between switching pulses increases. www.ti.com.cn ZHCSF72 – APRIL 2016 ## 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS54202H are typically used as a step down converter, which convert an input voltage from 8 V - 28 V to fixed output voltage 5 V. ### 8.2 Typical Application #### 8.2.1 TPS54202H 8-V to 28-V Input, 5-V Output Converter Copyright © 2016, Texas Instruments Incorporated Figure 14. 5-V, 2-A Reference Design #### 8.2.2 Design Requirements For this design example, use the parameters in Table 1. **Table 1. Design Parameters** | PARAMETER | VALUE | |-------------------------------------|-----------------------------| | Input voltage range | 8 V to 28 V | | Output voltage | 5 V | | Output current | 2 A | | Transient response, 1.5 A load step | $\Delta V_{OUT} = \pm 5 \%$ | | Input ripple voltage | 400 mV | | Output voltage ripple | 30 mVpp | | Switching frequency | 500 kHz | # TEXAS INSTRUMENTS (4) #### 8.2.3 Detailed Design Procedure #### 8.2.3.1 Input Capacitor Selection The device requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10 $\mu$ F is recommended for the decoupling capacitor. An additional 0.1 $\mu$ F capacitor (C2) from VIN to GND is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage. Use Equation 4 to calculate the input ripple voltage ( $\Delta V_{IN}$ ). $$\Delta V_{IN} = \frac{I_{OUT(MAX)} \times 0.25}{C_{BULK} \times f_{sw}} + \left(I_{OUT(MAX)} \times ESR_{MAX}\right)$$ where: - C<sub>BULK</sub> is the bulk capacitor value - f<sub>SW</sub> is the switching frequency - I<sub>OUT(MAX)</sub> is the maximum loading current - ESR<sub>MAX</sub> is maximum series resistance of the bulk capacitor The maximum RMS (root mean square) ripple current must also be checked. For worst case conditions, use Equation 5 to calculate $I_{CIN(RMS)}$ . $$I_{CIN(RMS)} = \frac{I_{O(MAX)}}{2} \tag{5}$$ The actual input-voltage ripple is greatly affected by parasitic associated with the layout and the output impedance of the voltage source. Design Requirements show the actual input voltage ripple for this circuit which is larger than the calculated value. This measured value is still below the specified input limit of 400 mV. The maximum voltage across the input capacitors is VIN (MAX) + $\Delta$ VIN/2. The selected bypass capacitor is rated for 35 V and the ripple current capacity is greater than 2 A. Both values provide ample margin. The maximum ratings for voltage and current must not be exceeded under any circumstance. #### 8.2.3.2 Bootstrap Capacitor Selection A 0.1 $\mu F$ ceramic capacitor must be connected between the BOOT to SW pin for proper operation. It is recommended to use a ceramic capacitor. #### 8.2.3.3 Output Voltage Set Point The output voltage of the TPS54202H device is externally adjustable using a resistor divider network. In the application circuit of Figure 14, this divider network is comprised of R2 and R3. Use Equation 6 and Equation 7 to calculate the relationship of the output voltage to the resistor divider. $$R3 = \frac{R2 \times V_{ref}}{V_{OUT} - V_{ref}}$$ (6) $$V_{out} = V_{ref} \times \left[ \frac{R2}{R3} + 1 \right]$$ (7) Select a value of R2 to be approximately 100 k $\Omega$ . Slightly increasing or decreasing R3 can result in closer output voltage matching when using standard value resistors. In this design, R2 = 100 k $\Omega$ and R3 = 13.3 k $\Omega$ which results in a 5-V output voltage. The 49.9- $\Omega$ resistor, R1, is provided as a convenient location to break the control loop for stability testing. #### 8.2.3.4 Enable Pin Setup To enable the chip, a pull-up resistor R4 (typical 511 K $\Omega$ ) connecting between VIN and EN R4 is used to limit the quiet scent current which should be less than 50 $\mu$ A. #### 8.2.3.5 Output Filter Components Two components must be selected for the output filter, the output inductor ( $L_{\Omega}$ ) and $C_{\Omega}$ . #### 8.2.3.5.1 Inductor Selection Use Equation 8 to calculate the minimum value of the output inductor ( $L_{MIN}$ ). $$L_{MIN} = \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times f_{sw}}$$ (8) Where: K<sub>IND</sub> is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general, the value of $K_{IND}$ is at the discretion of the designer; however, the following guidelines may be used. For designs using low-ESR output capacitors, such as ceramics, a value as high as $K_{IND} = 0.3$ can be used. When using higher ESR output capacitors, $K_{IND} = 0.2$ yields better results. For this design example, use $K_{IND} = 0.3$ . The minimum inductor value is calculated as 13.7 $\mu$ H. For this design, a close standard value of 15 $\mu H$ was selected for L<sub>MIN</sub>. For the output filter inductor, the RMS current and saturation current ratings must not be exceeded. Use Equation 9 to calculate the RMS inductor current (I<sub>L(RMS)</sub>). $$I_{L(MAX)} = \sqrt{I_{OUT(MAX)}^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left( V_{IN(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_{OUT} \times f_{SW} \times 0.8} \right)^2}$$ (9) Use Equation 10 to calculate the peak inductor current (I<sub>I (PK)</sub>). $$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times \left(V_{IN(MAX)} - V_{OUT}\right)}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times f_{SW}}$$ (10) Smaller or larger inductor values can be used depending on the amount of ripple current the designer wants to allow so long as the other design requirements are met. Larger value inductors have lower AC current and result in lower output voltage ripple. Smaller inductor values increase AC current and output voltage ripple. #### 8.2.3.5.2 Output Capacitor Selection Consider three primary factors when selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance must be selected based on the more stringent of these three criteria. The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the regulator cannot. This situation occurs if the desired hold-up times are present for the regulator. In this case, the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily unable to supply sufficient output current if a large, fast increase occurs affecting the current requirements of the load, such as a transition from no load to full load. The regulator usually requires two or more clock cycles for the control loop to notice the change in load current and output voltage and to adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of drop in the output voltage. Use Equation 11 to calculate the minimum required output capacitance. $$C_{O} > \frac{2 \times \Delta I_{OUT}}{f_{sw} \times \Delta V_{OUT}}$$ where: - $\Delta I_{OUT}$ is the change in output current - f<sub>SW</sub> is the switching frequency of the regulator • $$\Delta V_{(OUT)}$$ b is the allowable change in the output voltage (11) For this example, the transient load response is specified as a 5% change in the output voltage, $V_{OUT}$ , for a load step of 1.5 A. For this example, $\Delta I_{OUT} = 1.5$ A and $\Delta V_{OUT} = 0.05 \times 5 = 0.25$ V. Using these values results in a minimum capacitance of 24 $\mu$ F. This value does not consider the ESR of the output capacitor in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Equation 12 calculates the minimum output capacitance required to meet the output voltage ripple specification. In this case, the maximum output voltage ripple is 30 mV. Under this requirement, Equation 12 yields $4.56 \mu F$ . $$C_{O} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\frac{V_{OUTripple}}{I_{ripple}}}$$ where: - $f_{\text{SW}}$ is the switching frequency - V<sub>(OUTripple)</sub> is the maximum allowable output voltage ripple Use Equation 13 to calculate the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. Equation 13 indicates the ESR should be less than 54.8 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much smaller than 54.8 m $\Omega$ . $$R_{ESR} < \frac{V_{OUTripple}}{I_{ripple}}$$ (13) The output capacitor can affect the crossover frequency $f_o$ . Considering to the loop stability and effect of the internal parasitic parameters, choose the crossover frequency less than 40 kHz without considering the feed forward capacitor. A simple estimation for the crossover frequency without feed forward capacitor C6 is shown in Equation 14, assuming $C_{OUT}$ has small ESR. $$f_{\rm o} = \frac{3.95}{V_{\rm OUT} \times C_{\rm OUT}} \tag{14}$$ Additional capacitance deratings for aging, temperature, and DC bias should be considered which increases this minimum value. For this example, two 22-uF 25-V, X7R ceramic capacitors are used. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS value of the maximum ripple current. Use Equation 15 to calculate the RMS ripple current that the output capacitor must support. For this application, Equation 15 yields 79 mA for each capacitor. $$I_{COUT(RMS)} = \frac{1}{\sqrt{12}} \times \left( \frac{V_{OUT} \times \left( V_{IN(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_{OUT} \times f_{SW} \times N_{C}} \right)$$ (15) #### 8.2.3.5.3 Feed-Forward Capacitor The TPS54202H is internally compensated and the internal compensation network is composed of two capacitors and one resister shown on the block diagram. Depending on the V<sub>OUT</sub>, if the output capacitor C<sub>OUT</sub> is dominated by low ESR (ceramic types) capacitors, it could result in low phase margin. To improve the phase boost an external feedforward capacitor C6 can be added in parallel with R2. C6 is chosen such that phase margin is boosted at the crossover frequency. Equation 16 for C6 was tested: $$C6 = \frac{1}{2\pi f_0} \times \frac{1}{R_2} \tag{16}$$ For this design, C6 = 75 pF. C6 is not needed when $C_{OUT}$ has high ESR, and C6 calculated from Equation 16 should be reduced with medium ESR. Table 2 can be used as a starting point. **Table 2. Recommended Component Values** | V <sub>OUT</sub> (V) | L (µH) | C <sub>OUT</sub> (μF) | R2 (kΩ) | R3 (kΩ) | C6 (pF) | |----------------------|--------|-----------------------|---------|---------|---------| | 1.8 | 5.6 | 66 | 100 | 49.9 | 47 | | 2.5 | 8.2 | 44 | 100 | 31.6 | 33 | | 3.3 | 10 | 44 | 100 | 22.1 | 56 | | 5 | 15 | 44 | 100 | 13.3 | 75 | | 12 | 22 | 44 | 100 | 5.23 | 100 | # TEXAS INSTRUMENTS #### 8.2.4 Application Curves ## 9 Power Supply Recommendations The devices are designed to operate from an input voltage supply range between 4.5 V and 28 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device or converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47~\mu\text{F}$ is a typical choice. #### 10 Layout www.ti.com.cn #### 10.1 Layout Guidelines - VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. - The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance. - Provide sufficient vias for the input capacitor and output capacitor. - Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - · Do not allow switching current to flow under the device. - A separate VOUT path should be connected to the upper feedback resistor. - Make a Kelvin connection to the GND pin for the feedback path. - Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield. - The trace of the VFB node should be as small as possible to avoid noise coupling. - The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance. #### 10.2 Layout Example Figure 29. Board Layout # TEXAS INSTRUMENTS #### 11 器件和文档支持 #### 11.1 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.2 商标 Eco-mode, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.3 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 11.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | 应用 | | | |---------------|------------------------------------|--------------|--------------------------|--| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | | OMAP应用处理器 | www.ti.com/omap | | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 ### PACKAGE OPTION ADDENDUM 28-Feb-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TPS54202HDDCR | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | 202H | Samples | | TPS54202HDDCT | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | 202H | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** 28-Feb-2017 | In no event shall TI's liabili | ity arising out of such information | exceed the total purchase | price of the TI part(s) at issue | in this document sold by | TI to Customer on an annual basis. | |--------------------------------|-------------------------------------|---------------------------|----------------------------------|--------------------------|------------------------------------| | | | | | | | # DDC (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-193 variation AA (6 pin). #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司