











**TLC5947** 

SBVS114B-JULY 2008-REVISED JANUARY 2015

# TLC5947 24-Channel, 12-Bit PWM LED Driver With Internal Oscillator

#### **Features**

- 24 Channels, Constant-Current Sink Output
- 30-mA Capability (Constant-Current Sink)
- 12-Bit (4096 Steps) PWM Gravscale Control
- LED Power-Supply Voltage Up to 30 V
- $V_{CC} = 3.0 \text{ V to } 5.5 \text{ V}$
- Constant-Current Accuracy:
  - Channel-to-Channel = ±2% (Typical)
  - Device-to-Device = ±2% (Typical)
- CMOS Logic Level I/O
- 30-MHz Data Transfer Rate (Standalone)
- 15-MHz Data Transfer Rate (Cascaded Devices, SCLK Duty = 50%)
- Shift Out Data Changes With Falling Edge to Avoid Data Shift Errors
- **Auto Display Repeat**
- 4-MHz Internal Oscillator
- Thermal Shutdown (TSD):
  - Automatic Shutdown at OverTemperature Conditions
  - Restart Under Normal Temperature
- Noise Reduction:
  - 4-Channel Grouped Delay to Prevent Inrush
- Operating Temperature: -40°C to 85°C

# 2 Applications

- Static LED Displays
- Message Boards
- Amusement Illumination
- TV Backlighting

## 3 Description

The TLC5947 is a 24-channel, constant-current sink LED driver. Each channel is individually adjustable with 4096 pulse-width modulated (PWM) steps. PWM control is repeated automatically programmed gravscale (GS) data. GS data are written via a serial interface port. The current value of all 24 channels is set by a single external resistor.

The TLC5947 has a thermal shutdown (TSD) function that turns off all output drivers during an overtemperature condition. All of the output drivers automatically restart when the temperature returns to normal conditions.

## Device Information<sup>(1)</sup>

| PART NUMBER | BER PACKAGE BODY SIZE (NOM) |                    |
|-------------|-----------------------------|--------------------|
| TI 05047    | HTSSOP (32)                 | 11.00 mm × 6.20 mm |
| TLC5947     | VQFN (32)                   | 5.00 mm × 5.00 mm  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Application Circuit**





# **Table of Contents**

| 1 | Features 1                                    | 8  | Detailed Description                             | 12 |
|---|-----------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                |    | 8.1 Overview                                     | 12 |
| 3 | Description 1                                 |    | 8.2 Functional Block Diagram                     | 12 |
| 4 | Revision History2                             |    | 8.3 Feature Description                          | 12 |
| 5 | Pin Configuration and Functions               |    | 8.4 Programming                                  | 15 |
| 6 | Specifications4                               | 9  | Application and Implementation                   | 18 |
| • | 6.1 Absolute Maximum Ratings                  |    | 9.1 Application Information                      | 18 |
|   | 6.2 ESD Ratings                               |    | 9.2 Typical Application                          | 18 |
|   | 6.3 Recommended Operating Conditions          | 10 | Power Supply Recommendations                     | 20 |
|   | 6.4 Thermal Information                       | 11 | Layout                                           | 20 |
|   | 6.5 Dissipation Ratings                       |    | 11.1 Layout Guidelines                           |    |
|   | 6.6 Electrical Characteristics                |    | 11.2 Layout Example                              |    |
|   | 6.7 Switching Characteristics                 |    | 11.3 Power Dissipation                           |    |
|   | 6.8 Typical Characteristics                   | 12 | Device and Documentation Support                 |    |
| 7 | Parameter Measurement Information 11          |    | 12.1 Trademarks                                  |    |
| • | 7.1 Pin Equivalent Input and Output Schematic |    | 12.2 Electrostatic Discharge Caution             | 22 |
|   | Diagrams11                                    |    | 12.3 Glossary                                    |    |
|   | 7.2 Test Circuits                             | 13 | Mechanical, Packaging, and Orderable Information |    |

# 4 Revision History

#### Changes from Revision A (September 2008) to Revision B

**Page** 

Product Folder Links: TLC5947

Copyright © 2008–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



#### **Pin Functions**

|       | PIN     |         | PIN |                                                                                                                                                                                                                                                                                                                                  | I/O | DESCRIPTION |
|-------|---------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|
| NAME  | RHB NO. | DAP NO. | 2   | DESCRIPTION                                                                                                                                                                                                                                                                                                                      |     |             |
| BLANK | 30      | 2       | -   | Blank (all constant-current outputs off). When BLANK is high, all constant-current outputs (OUT0 through OUT23) are forced off, the grayscale PWM timing controller initializes, and the grayscale counter resets to '0'. When BLANK is low, all constant-current outputs are controlled by the grayscale PWM timing controller. |     |             |
| GND   | 29      | 1       | I   | Power ground                                                                                                                                                                                                                                                                                                                     |     |             |
| IREF  | 27      | 31      | I/O | This pin sets the constant-current value. OUT0 through OUT23 constant sink current is set to the desired value by connecting an external resistor between IREF and GND.                                                                                                                                                          |     |             |
| OUT0  | 1       | 5       | 0   | Constant-current output. Multiple outputs can be tied together to increase the constant-current capability. Different voltages can be applied to each output.                                                                                                                                                                    |     |             |
| OUT1  | 2       | 6       | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT2  | 3       | 7       | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT3  | 4       | 8       | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT4  | 5       | 9       | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT5  | 6       | 10      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT6  | 7       | 11      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT7  | 8       | 12      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT8  | 9       | 13      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT9  | 10      | 14      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT10 | 11      | 15      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT11 | 12      | 16      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT12 | 13      | 17      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT13 | 14      | 18      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT14 | 15      | 19      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT15 | 16      | 20      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |
| OUT16 | 17      | 21      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                          |     |             |



#### Pin Functions (continued)

|       | PIN     |         |     |                                                                                                                                                                                                                                                                                                                                                                                 | 1/0 | DECODINE |
|-------|---------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|
| NAME  | RHB NO. | DAP NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |     |          |
| OUT17 | 18      | 22      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT18 | 19      | 23      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT19 | 20      | 24      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT20 | 21      | 25      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT21 | 22      | 26      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT22 | 23      | 27      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| OUT23 | 24      | 28      | 0   | Constant-current output                                                                                                                                                                                                                                                                                                                                                         |     |          |
| SCLK  | 31      | 3       | I   | Serial data shift clock. Schmitt buffer input. Data present on the SIN pin are shifted into the shift register with the rising edge of the SCLK pin. Data are shifted to the MSB side by 1-bit synchronizing of the rising edge of SCLK. The MSB data appears on SOUT at the falling edge of SCLK. A rising edge on the SCLK input is allowed 100 ns after an XLAT rising edge. |     |          |
| SIN   | 32      | 4       | -   | Serial input for grayscale data                                                                                                                                                                                                                                                                                                                                                 |     |          |
| SOUT  | 25      | 29      | 0   | Serial data output. This output is connected to the shift register placed after the MSB of the grayscale shift register. Therefore, the MSB data of the grayscale shift register appears at the falling edge of SCLK. This function reduces the data shifting errors caused by small timing margins between SIN and SCLK.                                                       |     |          |
| VCC   | 28      | 32      |     | Power-supply voltage                                                                                                                                                                                                                                                                                                                                                            |     |          |
| XLAT  | 26      | 30      | I   | The data in the grayscale shift register are moved to the grayscale data latch with a low-to-high transition on this pin. When the XLAT rising edge is input, all constant-current outputs are forced off until the next grayscale display period. The grayscale counter is not reset to zero with a rising edge of XLAT.                                                       |     |          |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted. (1)(2)

|                  |                                 |                        | MIN         | MAX            | UNIT |
|------------------|---------------------------------|------------------------|-------------|----------------|------|
| $V_{CC}$         | Supply voltage: V <sub>CC</sub> |                        | -0.3        | 6.0            | ٧    |
| Io               | Output current (dc)             | OUT0 to OUT23          |             | 38             | mA   |
| $V_{I}$          | Input voltage                   | SIN, SCLK, XLAT, BLANK | -0.3        | $V_{CC} + 0.3$ | V    |
| V                | Output voltage                  | SOUT                   | -0.3        | $V_{CC} + 0.3$ | ٧    |
| Vo               |                                 | OUT0 to OUT23          | -0.3        | 33             | ٧    |
| $T_{J(MAX)}$     | Operating junction temperature  |                        |             | 150            | °C   |
| T <sub>stg</sub> | Storage temperature             |                        | <b>-</b> 55 | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                                                                             |                                                                               | VALUE | UNIT |
|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500                                                                         | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                                     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

At  $T_{\Delta} = -40$ °C to 85°C, unless otherwise noted.

|                  |                                              |                                    | MIN                   | NOM MAX               | UNIT |
|------------------|----------------------------------------------|------------------------------------|-----------------------|-----------------------|------|
| DC CHAR          | RACTERISTICS: V <sub>CC</sub> = 3 V to 5.5 V |                                    |                       | '                     |      |
| V <sub>CC</sub>  | Supply voltage                               |                                    | 3.0                   | 5.5                   | V    |
| Vo               | Voltage applied to output OUT                | ) to OUT23                         |                       | 30                    | V    |
| V <sub>IH</sub>  | High-level input voltage                     |                                    | 0.7 × V <sub>CC</sub> | V <sub>CC</sub>       | V    |
| V <sub>IL</sub>  | Low-level input voltage                      |                                    | GND                   | 0.3 × V <sub>CC</sub> | V    |
| Он               | High-level output current SOUT               | •                                  |                       | -3                    | mA   |
| loL              | Low-level output current SOUT                |                                    |                       | 3                     | mA   |
| l <sub>OLC</sub> | Constant output sink current O               | UT0 to OUT23                       | 2                     | 30                    | mA   |
| T <sub>A</sub>   | Operating free-air temperature               | range                              | -40                   | 85                    | °C   |
| Γ <sub>J</sub>   | Operating junction temperature               |                                    | -40                   | 125                   | °C   |
| AC CHAR          | RACTERISTICS: V <sub>CC</sub> = 3 V to 5.5 V |                                    |                       |                       |      |
|                  | Data altifu algali financiana                | SCLK, Standalone operation         |                       | 30                    | MHz  |
| SCLK             | Data shift clock frequency                   | SCLK, Duty 50%, cascade operation  |                       | 15                    | MHz  |
| T <sub>WH0</sub> |                                              | SCLK = High-level pulse width      | 12                    |                       | ns   |
| T <sub>WL0</sub> | Pulse duration                               | SCLK = Low-level pulse width       | 10                    |                       | ns   |
| T <sub>WH1</sub> |                                              | XLAT, BLANK High-level pulse width | 30                    |                       | ns   |
| T <sub>SU0</sub> |                                              | SIN-SCLK↑                          | 5                     |                       | ns   |
| Γ <sub>SU1</sub> | Setup time                                   | XLAT↑-SCLK↑                        | 100                   |                       | ns   |
| Γ <sub>SU2</sub> |                                              | XLAT↑–BLANK↓                       | 30                    |                       | ns   |
| T <sub>H0</sub>  | Hald Cara                                    | SIN–SCLK↑                          | 3                     |                       | ns   |
| T <sub>H1</sub>  | Hold time                                    | XLAT↑-SCLK↑                        | 10                    |                       | ns   |

#### 6.4 Thermal Information

|                      |                                              | TLC5947 |      |
|----------------------|----------------------------------------------|---------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DAP     | UNIT |
|                      |                                              | 32 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 32.8    |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 17.1    |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 17.9    | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.4     | C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 17.8    |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.3     |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Dissipation Ratings

| PACKAGE                                                | OPERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|--------------------------------------------------------|-------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| HTSSOP-32 with<br>PowerPAD™ soldered <sup>(1)</sup>    | 42.54 mW/°C                                     | 5318 mW                               | 3403 mW                               | 2765 mW                               |
| HTSSOP-32 with<br>PowerPAD not soldered <sup>(2)</sup> | 22.56 mW/°C                                     | 2820 mW                               | 1805 mW                               | 1466 mW                               |
| QFN-32 <sup>(3)</sup>                                  | 27.86 mW/°C                                     | 3482 mW                               | 2228 mW                               | 1811 mW                               |

<sup>(1)</sup> With PowerPAD soldered onto copper area on printed circuit board (PCB); 2 oz. copper. For more information, see SLMA002.

<sup>(2)</sup> With PowerPAD not soldered onto copper area on PCB.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD51-5.



#### 6.6 Electrical Characteristics

At  $V_{CC} = 3.0 \text{ V}$  to 5.5 V and  $T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ . Typical values at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25 ^{\circ}\text{C}$ , unless otherwise noted.

|                    | PARAMETER                                                | TEST CONDITIONS                                                                                            | MIN                   | TYP   | MAX             | UNIT |
|--------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------|------|
| V <sub>OH</sub>    | High-level output voltage                                | I <sub>OH</sub> = -3 mA at SOUT                                                                            | V <sub>CC</sub> - 0.4 |       | V <sub>CC</sub> | V    |
| V <sub>OL</sub>    | Low-level output voltage                                 | I <sub>OL</sub> = 3 mA at SOUT                                                                             |                       |       | 0.4             | V    |
| I <sub>IN</sub>    | Input current                                            | $V_{IN} = V_{CC}$ or GND at SIN, XLAT, and BLANK                                                           | -1                    |       | 1               | μA   |
| I <sub>CC1</sub>   |                                                          | SIN/SCLK/XLAT = low, BLANK = high, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 24 k $\Omega$                            |                       | 0.5   | 3               | mA   |
| I <sub>CC2</sub>   | Supply current (V <sub>CC</sub> )                        | SIN/SCLK/XLAT = low, BLANK = high, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 3.3 k $\Omega$                           |                       | 1     | 6               | mA   |
| I <sub>CC3</sub>   |                                                          | SIN/SCLK/XLAT = low, BLANK = low, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 3.3 k $\Omega$ , GSn = FFFh               |                       | 15    | 45              | mA   |
| I <sub>CC4</sub>   |                                                          | SIN/SCLK/XLAT = low, BLANK = low, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$ , GSn = FFFh               |                       | 30    | 90              | mA   |
| I <sub>OLC</sub>   | Constant output current                                  | All OUTn = ON, $V_{OUTn}$ = 1 V, $V_{OUTfix}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$                           | 27.7                  | 30.75 | 33.8            | mA   |
| I <sub>OLK</sub>   | Output leakage current                                   | BLANK = high, $V_{OUTn}$ = 30 V, $R_{IREF}$ = 1.6 k $\Omega$ , At OUT0 to OUT23                            |                       |       | 0.1             | μΑ   |
| $\Delta I_{OLC}$   | Constant-current error (channel-to-channel) (1)          | All OUTn = ON, $V_{OUTn}$ = 1 V, $V_{OUTfix}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$ , At OUT0 to OUT23        | -4%                   | ±2%   | 4%              |      |
| $\Delta I_{OLC1}$  | Constant-current error (device-to-device) <sup>(2)</sup> | All OUTn = ON, $V_{OUTn}$ = 1 V, $V_{OUTfix}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$                           | -7%                   | ±2%   | 7%              |      |
| $\Delta I_{OLC2}$  | Line regulation <sup>(3)</sup>                           | All OUTn = ON, $V_{OUTn}$ = 1 V, $V_{OUTfix}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$ , At OUT0 to OUT23        |                       | ±1    | ±3              | %/V  |
| ΔI <sub>OLC3</sub> | Load regulation <sup>(4)</sup>                           | All OUTn = ON, $V_{OUTn}$ = 1 V to 3 V, $V_{OUTfix}$ = 1 V, $R_{IREF}$ = 1.6 k $\Omega$ , At OUT0 to OUT23 |                       | ±2    | ±6              | %/V  |
| T <sub>DOWN</sub>  | Thermal shutdown threshold                               | Junction temperature (5)                                                                                   | 150                   | 162   | 175             | °C   |
| T <sub>HYS</sub>   | Thermal error hysteresis                                 | Junction temperature (5)                                                                                   | 5                     | 10    | 20              | °C   |
| V <sub>IREF</sub>  | Reference voltage output                                 | $R_{IREF} = 1.6 \text{ k}\Omega$                                                                           | 1.16                  | 1.20  | 1.24            | V    |

(1)

The deviation of each output from the average of OUT0–OUT23 constant-current. Deviation is calculated by the formula: 
$$\Delta \text{ (\%)} = \left[ \frac{I_{\text{OUT0}}}{\frac{(I_{\text{OUT0}} + I_{\text{OUT12}} + I_{\text{OUT22}} + I_{\text{OUT23}})}{24}} - 1 \right] \times 100$$

The deviation of the OUT0-OUT23 constant-current average from the ideal constant-current value. Deviation is calculated by the

Product Folder Links: TLC5947

following formula:
$$\Delta \text{ (\%)} = \underbrace{\left(\frac{|l_{\text{OUT0}} + l_{\text{OUT1}} + \dots l_{\text{OUT22}} + l_{\text{OUT23}})}{24} - \text{(Ideal Output Current)}}_{\text{Ideal Output Current}}\right) \times 100$$
Ideal current is calculated by the formula:

$$I_{OUT(IDEAL)} = 41 \times \left[ \frac{1.20}{R_{IREF}} \right]$$

(3) Line regulation is calculated by this equation: 
$$\Delta \, (\%/V) = \left\{ \frac{(I_{OUTn} \, at \, V_{CC} = 5.5 \, V) - (I_{OUTn} \, at \, V_{CC} = 3.0 \, V)}{(I_{OUTn} \, at \, V_{CC} = 3.0 \, V)} \right\} \times \frac{100}{5.5 \, V - 3 \, V}$$

(4) Load regulation is calculated by the equation:

$$\Delta \text{ (\%/V)} = \left( \frac{(I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 3 \text{ V}) - (I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 1 \text{ V})}{(I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 1 \text{ V})} \right) \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$

Not tested. Specified by design.

Submit Documentation Feedback



# 6.7 Switching Characteristics

At  $V_{CC}$  = 3.0 V to 5.5 V,  $T_A$  = -40°C to 85°C,  $C_L$  = 15 pF,  $R_L$  = 150  $\Omega$ ,  $R_{IREF}$  = 1.6 k $\Omega$ , and  $V_{LED}$  = 5.5 V. Typical values at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C, unless otherwise noted.

|                  | PARAMETER                     | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------|--------------------------------------------------|-----|-----|-----|------|
| t <sub>R0</sub>  | Rise time                     | SOUT                                             |     | 10  | 15  | ns   |
| t <sub>R1</sub>  | Rise time                     | OUTn                                             |     | 15  | 40  | ns   |
| t <sub>F0</sub>  | Fall time                     | SOUT                                             |     | 10  | 15  | ns   |
| t <sub>F1</sub>  | rali lime                     | OUTn                                             |     | 100 | 300 | ns   |
| f <sub>OSC</sub> | Internal oscillator frequency |                                                  | 2.4 | 4   | 5.6 | MHz  |
| t <sub>D0</sub>  |                               | SCLK↓ to SOUT                                    |     | 15  | 25  | ns   |
| t <sub>D1</sub>  |                               | BLANK↑ to OUT0 sink current off                  |     | 20  | 40  | ns   |
| t <sub>D2</sub>  | Propagation delay time        | OUT0 current on to OUT1/5/9/13/17/21 current on  | 15  | 24  | 33  | ns   |
| t <sub>D3</sub>  |                               | OUT0 current on to OUT2/6/10/14/18/22 current on | 30  | 48  | 66  | ns   |
| t <sub>D4</sub>  |                               | OUT0 current on to OUT3/7/11/15/19/23 current on | 45  | 72  | 99  | ns   |





(1) Input pulse rise and fall time is 1 ns to 3 ns.

Figure 1. Input Timing





(1) Input pulse rise and fall time is 1 ns to 3 ns.

Figure 2. Output Timing



(1) GS data = FFFh.

Figure 3. Grayscale Data Write and OUTn Operation Timing



# 6.8 Typical Characteristics

At  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C, unless otherwise noted.



# **ISTRUMENTS**

# **Typical Characteristics (continued)**

At  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C, unless otherwise noted.





Figure 11. Constant-Current Output Voltage Waveform

Submit Documentation Feedback

Copyright © 2008-2015, Texas Instruments Incorporated



## 7 Parameter Measurement Information

## 7.1 Pin Equivalent Input and Output Schematic Diagrams





Figure 14. OUT0 Through OUT23

## 7.2 Test Circuits



Figure 15. Rise Time and Fall Time Test Circuit for OUTn Figure 16. Rise Time and Fall Time Test Circuit for SOUT



Figure 17. Constant-Current Test Circuit for OUTn

Copyright © 2008-2015, Texas Instruments Incorporated Product Folder Links: TLC5947

## 8 Detailed Description

#### 8.1 Overview

The TLC5947 is a 24-channel, constant-current sink driver. Each channel has an individually-adjustable, 4096-step, PWM grayscale (GS) brightness control. The GS data is input through a serial interface port.

The TLC5947 has a 30-mA current capability. The maximum current value of all channels is determined by an external resistor.

The TLC5947 can work without external CLK signals because the device is integrated with a 4-MHz internal oscillator.

The device has a thermal shutdown (TSD) function that turns off all output drivers at over temperature conditions. All of the output drivers automatically restart when the temperature returns to normal conditions.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Grayscale (GS) Control Function

Each constant-current sink output OUT0-OUT23 (OUTn) turns on (starts to sink constant current) at the fifth rising edge of the grayscale internal oscillator clock after the BLANK signal transitions from high to low if the grayscale data latched into the grayscale data latch are not zero. After turn-on, the number of rising edges of the internal oscillator is counted by the 12-bit grayscale counter. Each OUTn output is turned off once its corresponding grayscale data values equal the grayscale counter or the counter reaches 4096d (FFFh). The PWM control operation is repeated as long as BLANK is low. OUTn is not turned on when BLANK is high. The timing is shown in Figure 18. All outputs are turned off at the XLAT rising edge. After that, each output is controlled again from the first clock of the internal oscillator for the next display period, based on the latest grayscale data.



#### **Feature Description (continued)**

When the IC is powered on, the data in the grayscale data shift register and latch are not set to default values. Therefore, grayscale data must be written to the GS latch before turning on the constant-current output. BLANK should be at a high level when powered on to keep the outputs off until valid grayscale data are written to the latch. This avoids the LED being randomly illuminated immediately after power-up. If having the outputs turn on at power-up is not a problem for the application, then BLANK does not need to be held high. The grayscale functions can be controlled directly by grayscale data writing, even though BLANK is connected to GND.



Figure 18. PWM Operation

## **Feature Description (continued)**

#### 8.3.2 Auto Display Repeat Function

This function can repeat the total display period without any timing control signal, as shown in Figure 19.



Figure 19. Auto Display Repeat Operation

#### 8.3.3 Thermal Shutdown (TSD)

The thermal shutdown (TSD) function turns off all constant-current outputs immediately when the IC junction temperature exceeds the high temperature threshold ( $T_{(TEF)} = +162^{\circ}$  C, typ). The outputs will remain disabled as long as the over-temperature condition exists. The outputs are turned on again at the first clock after the IC junction temperature falls below the temperature of  $T_{(TEF)} - T_{(HYS)}$ . Figure 20 shows the TSD operation.



Figure 20. TSD Operation

#### 8.3.4 Noise Reduction

Large surge currents may flow through the IC and the board on which the device is mounted if all 24 LED channels turn on simultaneously at the start of each grayscale cycle. These large current surges could introduce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5947 turns on the LED channels in a series delay, to provide a current soft-start feature. The output current sinks are grouped into four groups of six channels each. The first group is OUT0, 4, 8, 12, 16, 20; the second group is OUT1, 5, 9, 13, 17, 21; the third group is OUT2, 6, 10, 14, 18, 22; and the fourth group is OUT3, 7, 11, 15, 19, 23. Each group turns on sequentially with a small delay between groups; see Figure 3. Both turn-on and turn-off are delayed.



#### 8.4 Programming

#### 8.4.1 Register Configuration

The TLC5947 has a grayscale (GS) data shift register and data latch. Both the GS data shift register and latch are 288 bits long and are used to set the PWM timing for the constant-current driver. Table 1 shows the on duty cycle for each GS data. Figure 21 shows the shift register and data latch configuration. The data at the SIN pin are shifted to the LSB of the shift register at the rising edge of the SCLK pin; SOUT data are shifted out on the falling edge of SCLK. The timing diagram for data writing is shown in Figure 22. The driver on duty is controlled by the data in the GS data latch.



Figure 21. Grayscale Data Shift Register and Latch Configuration

# TEXAS INSTRUMENTS

## **Programming (continued)**

Table 1. GS Data versus On Duty

| GS DATA<br>(Binary) | GS DATA<br>(Decimal) | GS DATA<br>(Hex) | DUTY OF DRIVER TURN-ON<br>TIME (%) |
|---------------------|----------------------|------------------|------------------------------------|
| 0000 0000 0000      | 0                    | 000              | 0.00                               |
| 0000 0000 0001      | 1                    | 001              | 0.02                               |
| 0000 0000 0010      | 2                    | 002              | 0.05                               |
| 0000 0000 0011      | 3                    | 003              | 0.07                               |
| _                   | _                    | _                | _                                  |
| 0111 1111 1111      | 2047                 | 7FF              | 49.98                              |
| 1000 0000 0000      | 2048                 | 800              | 50.00                              |
| 1000 0000 0001      | 2049                 | 801              | 50.02                              |
| _                   | _                    | _                | _                                  |
| 1111 1111 1101      | 4093                 | FFD              | 99.93                              |
| 1111 1111 1110      | 4094                 | FFE              | 99.95                              |
| 1111 1111 1111      | 4095                 | FFF              | 99.98                              |

GS data are transferred from the shift register to the latch by the rising edge of XLAT. When powered up, the data in the grayscale shift register and data latch are not set to default values. Therefore, grayscale data must be written to the GS latch before turning on the constant-current output. BLANK should be at a high level when powered on to avoid falsely turning on the constant-current outputs due to random values in the latch at power-up. All of the constant-current outputs are forced off when BLANK is high. However, if the random values turning on at power-up is not a concern in the application, BLANK can be at any level. GS can be controlled correctly with the grayscale data writing functions, even if BLANK is connected to GND. Equation 1 determines each output on duty.

On Duty (%) = 
$$\frac{GSn}{4096} \times 100$$

#### where

GSn = the programmed grayscale value for OUTn (GSn = 0 to 4095)

(1)

Submit Documentation Feedback





Figure 22. Grayscale Data Write Operation



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The device is a 24-channel, constant sink current, LED driver. This device can be connected in series to drive many LED lamps with only a few controller ports. Output current control data and PWM control data can be written from the SIN input terminal. The PWM timing reference clock can be supplied from the internal oscillation.

## 9.2 Typical Application



Figure 23. Typical Application Circuit (Multiple Daisy Chained TLC5947s)

# 9.2.1 Design Requirements

For this design example, use Table 2 as the input parameters.

**Table 2. Design Parameters** 

| DESIGN PARAMETER                                 | EXAMPLE VALUE                                                   |
|--------------------------------------------------|-----------------------------------------------------------------|
| VCC input voltage range                          | 3 V to 5.5 V                                                    |
| LED lamp (V <sub>LED</sub> ) input voltage range | Maximum LED forward voltage (V <sub>F</sub> ) + IC knee voltage |
| SIN, SCLK, LAT, and BLANK voltage range          | Low level = GND, High level = VCC                               |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Define Basic Parameters

To begin the design process, a few parameters must be decided as following:

- Maximum output constant-current value for each color LED lamp
- Maximum LED forward voltage (V<sub>F</sub>)
- Are auto display function used



#### 9.2.2.2 Grayscale (GS) Data

There are a total of 24 sets of 12-bit GS data for the PWM control of each output. Select the GS data of each LED lamp and write the GS data to the register following the signal timing.

#### 9.2.2.3 Auto-Display Function

There are a total of 24 sets of 12-bit GS data for the PWM control of each output. Select the GS data of each LED lamp and write the GS data to the register following the signal timing.

#### 9.2.2.4 Setting for the Constant Sink Current Value

The constant-current value for all channels is set by an external resistor ( $R_{IREF}$ ) placed between IREF and GND. The resistor ( $R_{IREF}$ ) value is calculated by Equation 2.

$$R_{IREF}(\Omega) = 41 \times \frac{V_{IREF}(V)}{I_{OLC}(mA)}$$

where

V<sub>IREF</sub> = the internal reference voltage on the IREF pin (typically 1.20 V).

(2)

I<sub>OLC</sub> must be set in the range of 2 mA to 30 mA. The constant sink current characteristic for the external resistor value is shown in Figure 4. Table 3 describes the constant-current output versus external resistor value.

Table 3. Constant-Current Output versus External Resistor Value

| I <sub>OLC</sub> (mA, Typical) | R <sub>IREF</sub> (Ω) |
|--------------------------------|-----------------------|
| 30                             | 1640                  |
| 25                             | 1968                  |
| 20                             | 2460                  |
| 15                             | 3280                  |
| 10                             | 4920                  |
| 5                              | 9840                  |
| 2                              | 24600                 |

## 9.2.3 Application Curves





Figure 25. Output Waveform without GS Data Latch Input



# 10 Power Supply Recommendations

The VCC power supply voltage should be decoupled by placing a 0.1- $\mu$ F ceramic capacitor close to the VCC pin and GND plane. Depending on the panel size, several electrolytic capacitors must be placed on the board equally distributed to get a well regulated LED supply voltage ( $V_{LED}$ ). The  $V_{LED}$  voltage ripple must be less than 5% of its nominal value. Furthermore, the  $V_{LED}$  must be set to the voltage calculated by Equation 3:

 $V_{LED} > V_F + 0.4 \text{ V} (10\text{-mA constant-current example})$ 

where

V<sub>F</sub> = maximum forward voltage of all LEDs.

(3)

## 11 Layout

#### 11.1 Layout Guidelines

- Place the decoupling capacitor near the VCC pin and GND plane.
- Place the current programming resistor R<sub>IREF</sub> close to the IREF pin and the IREFGND pin.
- · Route the GND pattern as widely as possible for large GND currents.
- The routing wire between the LED cathode side and the device OUTXn pin must be as short and straight as
  possible to reduce wire inductance.
- · When several ICs are chained, symmetric placements are recommended.

#### 11.2 Layout Example



Figure 26. Layout Schematic



#### 11.3 Power Dissipation

The device power dissipation must be below the power dissipation rate of the device package (illustrated in Figure 5) to ensure correct operation. Equation 4 calculates the power dissipation of the device:

$$P_D = (V_{CC} \times I_{CC}) + (V_{OUT} \times I_{OLC} \times N \times d_{PWM})$$

#### where

- V<sub>CC</sub> = device supply voltage
- I<sub>CC</sub> = device supply current
- V<sub>OUT</sub> = OUTn voltage when driving LED current
- I<sub>OLC</sub> = LED current adjusted by R<sub>IREF</sub> resistor
- N = number of OUTn driving LED at the same time
- d<sub>PWM</sub> = duty ratio defined by GS value

(4)



## 12 Device and Documentation Support

#### 12.1 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





15-Apr-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| HPA01054DAPR     | ACTIVE | HTSSOP       | DAP                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5947              | Samples |
| HPA01116RHBR     | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5947          | Samples |
| TLC5947DAP       | ACTIVE | HTSSOP       | DAP                | 32   | 46             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5947              | Samples |
| TLC5947DAPG4     | ACTIVE | HTSSOP       | DAP                | 32   | 46             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5947              | Samples |
| TLC5947DAPR      | ACTIVE | HTSSOP       | DAP                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5947              | Samples |
| TLC5947DAPRG4    | ACTIVE | HTSSOP       | DAP                | 32   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TLC5947              | Samples |
| TLC5947RHBR      | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5947          | Samples |
| TLC5947RHBRG4    | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5947          | Samples |
| TLC5947RHBT      | ACTIVE | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5947          | Samples |
| TLC5947RHBTG4    | ACTIVE | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TLC<br>5947          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

15-Apr-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 6-Jan-2016

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are normal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLC5947DAPR                | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |
| TLC5947RHBR                | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TLC5947RHBT                | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 6-Jan-2016



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5947DAPR | HTSSOP       | DAP             | 32   | 2000 | 367.0       | 367.0      | 45.0        |
| TLC5947RHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| TLC5947RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



DAP (R-PDSO-G32)PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

# DAP (R-PDSO-G32)

PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



# DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.