## **ESD Protection Diode** Low Clamping Voltage

The NUP4114 ESD protection diode array is designed to protect high speed data lines from ESD. Ultra-low capacitance and high level of ESD protection make these devices well suited for use in USB 2.0 high speed applications.

#### Features

- Low Clamping Voltage
- Low Capacitance (<0.6 pF Typical, I/O to GND)
- Low Leakage
- Response Time is Typically < 1.0 ns
- IEC61000-4-2 Level 4 ESD Protection
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- LVDS
- USB 2.0 High Speed Data Line and Power Line Protection
- Digital Video Interface (DVI) and HDMI
- Gigabit Ethernet
- Monitors and Flat Panel Displays
- Notebook Computers

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                               | Symbol           | Value       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Operating Junction Temperature Range                                                                                                                 | TJ               | -40 to +125 | °C   |
| Storage Temperature Range                                                                                                                            | T <sub>stg</sub> | -55 to +150 | °C   |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                                                                                                    | ΤL               | 260         | °C   |
| IEC 61000-4-2 Contact<br>IEC 61000-4-2 Air<br>ISO 10605 330 pF / 330 Ω Contact<br>ISO 10605 330 pF / 2 kΩ Contact<br>ISO 10605 150 pF / 2 kΩ Contact | ESD              |             | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.





MARKING DIAGRAMS



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

See Application Note AND8308/D for further description of survivability specs.

### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| ( //             |                                                    |  |
|------------------|----------------------------------------------------|--|
| Symbol           | Parameter                                          |  |
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |  |
| V <sub>C</sub>   | Clamping Voltage @ IPP                             |  |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |  |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |  |
| Ι <sub>Τ</sub>   | Test Current                                       |  |
| ١ <sub>F</sub>   | Forward Current                                    |  |
| V <sub>F</sub>   | Forward Voltage @ I <sub>F</sub>                   |  |
| P <sub>pk</sub>  | Peak Power Dissipation                             |  |
| С                | Capacitance @ $V_R = 0$ and f = 1.0 MHz            |  |



\*See Application Note AND8308/D for detailed explanations of datasheet parameters.

| Parameter                  | Symbol           | Conditions                                       | Min               | Тур | Max | Unit |
|----------------------------|------------------|--------------------------------------------------|-------------------|-----|-----|------|
| Reverse Working Voltage    | V <sub>RWM</sub> |                                                  |                   |     | 5.5 | V    |
| Breakdown Voltage          | V <sub>BR</sub>  | I <sub>T</sub> = 1 mA, (Note 1)                  | 5.5               | 6.5 |     | V    |
| Reverse Leakage Current    | I <sub>R</sub>   | V <sub>RWM</sub> = 5.5 V                         |                   |     | 1.0 | μA   |
| Clamping Voltage           | V <sub>C</sub>   | I <sub>PP</sub> = 1 A (Note 2)                   |                   | 8.3 | 10  | V    |
|                            |                  | I <sub>PP</sub> = 5 A (Note 3)                   |                   | 8.5 | 9.0 | V    |
|                            |                  | I <sub>PP</sub> = 8 A (Note 3)                   |                   | 9.2 | 10  | V    |
| ESD Clamping Voltage       | V <sub>C</sub>   | Per IEC61000-4-2 (Note 4)                        | See Figures 1 & 2 |     |     |      |
| Maximum Peak Pulse Current | I <sub>PP</sub>  | 8/20 μs Waveform (Note 3)                        |                   |     | 12  | А    |
| Junction Capacitance       | CJ               | $V_R$ = 0 V, f = 1 MHz between I/O Pins and GND  |                   |     | 0.6 | pF   |
|                            |                  | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins |                   |     | 0.3 | pF   |

1.  $V_{BR}$  is measured at pulse test current I<sub>T</sub>. 2. Nonrepetitive current pulse (I/O to GND).

Nonrepetitive current pulse (Pin 5 to Pin 2)
 For test procedure see Figures 3 and 4 and Application Note AND8307/D.



#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |







Figure 4. Diagram of ESD Test Setup

#### The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.





Figure 6. 500 MHz Data Pattern

#### **ORDERING INFORMATION**

| Device Marking    |     | Package              | Shipping <sup>†</sup> |  |
|-------------------|-----|----------------------|-----------------------|--|
| NUP4114UCLW1T2G   | X2  |                      |                       |  |
| SZNUP4114UCLW1T2G | X2  | SC-88<br>(Pb-Free)   | 3000 / Tape & Reel    |  |
| NUP4114UCW1T2G    | X4  | (121100)             |                       |  |
| NUP4114UPXV6T1G   | P4  | SOT-563<br>(Pb-Free) | 4000 / Tape & Reel    |  |
| NUP4114HMR6T1G    | P4H | TSOP-6               | 3000 / Tape & Reel    |  |
| SZNUP4114HMR6T1G  | P4H | (Pb-Free)            |                       |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **APPLICATIONS INFORMATION**

The new NUP4114 is a low capacitance ESD diode array designed to protect sensitive electronics such as communications systems, computers, and computer peripherals against damage due to ESD events or transient overvoltage conditions. Because of its low capacitance, it can be used in high speed I/O data lines. The integrated design of the NUP4114 offers low capacitance steering diodes and an ESD diode integrated in a single package (TSOP-6). If a transient condition occurs, the steering diodes will drive the transient to the positive rail of the power supply or to ground. This device protects the power line against overvoltage conditions to avoid damage to the power supply and any downstream components.

#### **NUP4114 Configuration Options**

The NUP4114 is able to protect up to four data lines against transient overvoltage conditions by driving them to a fixed reference point for clamping purposes. The steering diodes will be forward biased whenever the voltage on the protected line exceeds the reference voltage ( $V_f$  or  $V_{CC} + V_f$ ). The diodes will force the transient current to bypass the sensitive circuit.

Data lines are connected at pins 1, 3, 4 and 6. The negative reference is connected at pin 2. This pin must be connected directly to ground by using a ground plane to minimize the PCB's ground inductance. It is very important to reduce the PCB trace lengths as much as possible to minimize parasitic inductances.

#### **Option 1**

Protection of four data lines and the power supply using  $V_{CC} \mbox{ as reference}.$ 



For this configuration, connect pin 5 directly to the positive supply rail ( $V_{CC}$ ), the data lines are referenced to the supply voltage. The internal ESD diode prevents overvoltage on the supply rail. Biasing of the steering diodes reduces their capacitance.

#### Option 2

Protection of four data lines with bias and power supply isolation resistor.



The NUP4114 can be isolated from the power supply by connecting a series resistor between pin 5 and V<sub>CC</sub>. A 10 k $\Omega$  resistor is recommended for this application. This will maintain a bias on the internal ESD and steering diodes, reducing their capacitance.

#### **Option 3**

Protection of four data lines using the internal ESD diode as reference.



In applications lacking a positive supply reference or those cases in which a fully isolated power supply is required, the internal ESD can be used as the reference. For these applications, pin 5 is not connected. In this configuration, the steering diodes will conduct whenever the voltage on the protected line exceeds the working voltage of the ESD plus one diode drop ( $V_C = V_f + VESD$ ).

#### **ESD Protection of Power Supply Lines**

When using diodes for data line protection, referencing to a supply rail provides advantages. Biasing the diodes reduces their capacitance and minimizes signal distortion. Implementing this topology with discrete devices does have disadvantages. This configuration is shown below:



Looking at the figure above, it can be seen that when a positive ESD condition occurs, diode D1 will be forward biased while diode D2 will be forward biased when a negative ESD condition occurs. For slower transient conditions, this system may be approximated as follows:

For positive pulse conditions:

 $V_c = V_{CC} + V_{fD1}$ 

For negative pulse conditions:

 $V_c = -V_{fD2}$ 

ESD events can have rise times on the order of some number of nanoseconds. Under these conditions, the effect of parasitic inductance must be considered. A pictorial representation of this is shown below.



An approximation of the clamping voltage for these fast transients would be:

For positive pulse conditions:

 $V_c = V_{CC} + Vf + (L diesd/dt)$ 

For negative pulse conditions:

 $V_c = -V_f - (L diesd/dt)$ 

As shown in the formulas, the clamping voltage ( $V_c$ ) not only depends on the Vf of the steering diodes but also on the L diesd/dt factor. A relatively small trace inductance can result in hundreds of volts appearing on the supply rail. This endangers both the power supply and anything attached to that rail. This highlights the importance of good board layout. Taking care to minimize the effects of parasitic inductance will provide significant benefits in transient immunity.

Even with good board layout, some disadvantages are still present when discrete diodes are used to suppress ESD events across datalines and the supply rail. Discrete diodes with good transient power capability will have larger die and therefore higher capacitance. This capacitance becomes problematic as transmission frequencies increase. Reducing capacitance generally requires reducing die size. These small die will have higher forward voltage characteristics at typical ESD transient current levels. This voltage combined with the smaller die can result in device failure.

The ON Semiconductor NUP4114 was developed to overcome the disadvantages encountered when using discrete diodes for ESD protection. This device integrates an ESD diode within a network of steering diodes.



Figure 7. NUP4114 Equivalent Circuit

During an ESD condition, the ESD current will be driven to ground through the ESD diode as shown below.



The resulting clamping voltage on the protected IC will be:

 $V_c = VF + V_{ESD}$ .

The clamping voltage of the ESD diode depends on the magnitude of the ESD current. The steering diodes are fast switching devices with unique forward voltage and low capacitance characteristics.

#### PACKAGE DIMENSIONS

TSOP-6 CASE 318G-02 **ISSUE V** 







- NOTES:
   DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
   CONTROLLING DIMENSION: MILLIMETERS.
   MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
   DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
   PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE.

|     | MILLIMETERS    |                |      |  |  |  |  |
|-----|----------------|----------------|------|--|--|--|--|
| DIM | MIN NOM MAX    |                |      |  |  |  |  |
| Α   | 0.90           | 1.00           | 1.10 |  |  |  |  |
| A1  | 0.01           | 0.06           | 0.10 |  |  |  |  |
| b   | 0.25           | 0.38           | 0.50 |  |  |  |  |
| С   | 0.10           | 0.10 0.18 0.26 |      |  |  |  |  |
| D   | 2.90           | 2.90 3.00 3.10 |      |  |  |  |  |
| Е   | 2.50           | 2.50 2.75 3.00 |      |  |  |  |  |
| E1  | 1.30           | 1.30 1.50 1.70 |      |  |  |  |  |
| e   | 0.85           | 0.85 0.95 1.05 |      |  |  |  |  |
| L   | 0.20 0.40 0.60 |                | 0.60 |  |  |  |  |
| L2  | 0.25 BSC       |                |      |  |  |  |  |
| М   | 0° – 10°       |                |      |  |  |  |  |

#### RECOMMENDED **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

SC-88/SC70-6/SOT-363 CASE 419B-02 **ISSUE Y** 



SIDE VIEW

- NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2.
- З.
- 4.
- 5 6.
- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRU-SIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END. DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H. DATUMS A AND B ARE DETERMINED AT DATUM H. DIMENSIONS b AND C APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION & AT MAXIMUM MATERIAL CONDI-7 EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDI-TION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.

|     | MIL      | LIMETE | RS   | INCHES    |       |       |
|-----|----------|--------|------|-----------|-------|-------|
| DIM | MIN      | NOM    | MAX  | MIN       | NOM   | MAX   |
| Α   |          |        | 1.10 |           |       | 0.043 |
| A1  | 0.00     |        | 0.10 | 0.000     |       | 0.004 |
| A2  | 0.70     | 0.90   | 1.00 | 0.027     | 0.035 | 0.039 |
| b   | 0.15     | 0.20   | 0.25 | 0.006     | 0.008 | 0.010 |
| С   | 0.08     | 0.15   | 0.22 | 0.003     | 0.006 | 0.009 |
| D   | 1.80     | 2.00   | 2.20 | 0.070     | 0.078 | 0.086 |
| Е   | 2.00     | 2.10   | 2.20 | 0.078     | 0.082 | 0.086 |
| E1  | 1.15     | 1.25   | 1.35 | 0.045     | 0.049 | 0.053 |
| е   | 0.65 BSC |        |      | 0.026 BSC |       |       |
| L   | 0.26     | 0.36   | 0.46 | 0.010     | 0.014 | 0.018 |
| L2  | 0.15 BSC |        |      | 0.006 BSC |       |       |
| aaa | 0.15     |        |      | 0.006     |       |       |
| bbb | 0.30     |        |      | 0.012     |       |       |
| CCC | 0.10     |        |      | 0.004     |       |       |
| ddd |          | 0.10   |      | 0.004     |       |       |

#### RECOMMENDED **SOLDERING FOOTPRINT\***

**END VIEW** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### SOT-563, 6 LEAD CASE 463A ISSUE G

NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETERS

. CONTROLLING DIMENSION: MILLINETERS . MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.





#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor hardus against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative