

# n -Balance<sup>TM</sup> Current Mode PWM Controller

#### **FEATURES**

- ♦ Less than 75mW Standby Power
- ◆ Programmable OLP Debounce Time
- ◆ Proprietary ☐ -Balance<sup>TM</sup> Control to Boost Light Load Efficiency
- Proprietary "Zero OCP/OPP Recovery Gap" Control
- ◆ Proprietary "Audio Noise Free OCP Compensation"
- ◆ Dmax up to 80%
- ♦ Fixed 65KHz Switching Frequency
- ◆ Built-in Frequency Shuffling
- **♦** Built-in Soft Start Function
- Frequency Reduction and Burst Mode Control for Energy Saving
- ♦ Built-in Synchronous Slope Compensation
- **♦** Cycle-by-Cycle Current Limiting
- ♦ Built-in Leading Edge Blanking (LEB)
- **♦** Current Mode Control
- Pin Floating Protection
- ♦ Very Low Startup Current
- **♦** Audio Noise Free Operation
- ♦ VDD UVLO, OVP & Clamp

#### **APPLICATIONS**

Offline AC/DC Flyback Converter for

- ◆ AC/DC Adaptors
- **♦** Open-frame SMPS
- Laptop Charger

#### **GENERAL DESCRIPTION**

SF5533W is a high performance, high efficiency, highly integrated current mode PWM controller for offline flyback converter applications. The OLP debounce time can be programmed in SF5533W. In SF5533W, PWM switching frequency with shuffling is fixed 65KHz and is trimmed to tight range. When the output power demands decrease, the IC decreases switching frequency based on the proprietary n -Balance<sup>TM</sup> control to boost power conversion efficiency at the light load. When output power falls below a given value, the IC enters into burst mode and can achieve less than 75mW no load power.

The IC can achieve "Zero OCP/OPP Recovery Gap" using SiFirst's proprietary control algorithm. SF5533W also has built in proprietary "Audio Noise Free OCP Compensation", which can achieve constant power limiting and can achieve audio noise operation at heavy loading when line input is around 90VAC.

SF5533W integrates functions and protections of Under Voltage Lockout (UVLO), VDD Over Voltage Protection (OVP), Cycle-by-cycle Current Limiting (OCP), Pins Floating Protection, Over Load Protection (OLP), Gate Clamping, RT Pin Short-to-GND Protection, VDD Clamping, Leading Edge Blanking (LEB), Soft Start, etc.

SF5533W is available in SOT23-6 package.

## TYPICAL APPLICATION





# **Pin Configuration**



**Ordering Information** 

| Part Number | Top Mark | Pacl    | Tape & Reel |     |
|-------------|----------|---------|-------------|-----|
| SF5533WLGT  | .33WYWW  | SOT23-6 | Green       | Yes |

# **Marking Information**



Dot: Pin1 Mark

33W:Part number SF5533W YWW: Year&Week Code



# **Block Diagram**



# **Pin Description**

| Pin Num | Pin Name | I/O | Description                                                                                                                                                                              |
|---------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | GND      | Р   | Ground                                                                                                                                                                                   |
| 2       | FB       | I   | Voltage feedback pin. The loop regulation is achieved by connecting a photo-coupler to this pin. PWM duty cycle is determined by this pin voltage and the current sense signal at Pin 4. |
| 3       | СТ       | I   | Pin for program OLP debounce time. If this pin is floating, the OLP time is 55ms. If an external capacitor is connected between CT and GND, the OLPdebounce time can be programmable.    |
| 4       | CS       | I   | Current sense input pin.                                                                                                                                                                 |
| 5       | VDD      | Р   | IC power supply pin.                                                                                                                                                                     |
| 6       | GATE     | 0   | Totem-pole gate driver output to drive the external MOSFET.                                                                                                                              |



Absolute Maximum Ratings (Note 1)

| Parameter                             | Value      | Unit      |      |
|---------------------------------------|------------|-----------|------|
| VDD DC Supply Voltage                 |            | 35        | V    |
| VDD DC Clamp Current                  |            | 10        | mA   |
| GATE pin                              | 20         | V         |      |
| FB, CT, CS voltage range              |            | -0.3 to 7 | V    |
| Paul and Thomas Paul (00700 0)        | θја        | 250       | 000  |
| Package Thermal Resistance (SOT23-6)  | θјς        | 70        | °C/W |
| Maximum Junction Temperature          |            | 150       | °C   |
| Operating Temperature Range           | -40 to 85  | °C        |      |
| Storage Temperature Range             | -65 to 150 | °C        |      |
| Lead Temperature (Soldering, 10sec.)  | 260        | °C        |      |
| ESD Capability, HBM (Human Body Model | 3          | kV        |      |
| ESD Capability, MM (Machine Model)    | 250        | V         |      |

**Recommended Operation Conditions** (Note 2)

| Parameter                     | Value     | Unit |
|-------------------------------|-----------|------|
| Supply Voltage, VDD           | 10 to 25  | V    |
| Operating Frequency           | 50 to 130 | kHz  |
| Operating Ambient Temperature | -40 to 85 | °C   |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2.** The device is not guaranteed to function outside its operating conditions.



# **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C, RT=100K ohm, VDD=18V, if not otherwise noted)

| Symbol                 | Parameter                 | Test Conditions                    | Min          | Тур    | Max  | Unit                                  |
|------------------------|---------------------------|------------------------------------|--------------|--------|------|---------------------------------------|
| Supply Voltage         | Section (VDD Pin)         |                                    |              |        | _    |                                       |
| UVLO(ON)               | VDD Under Voltage         |                                    | 14.5         | 15.5   | 16.5 | V                                     |
| C V LO(OIV)            | Lockout Exit (Startup)    |                                    | 17.5         | 10.0   | 10.0 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| UVLO(OFF)              | VDD Under Voltage         |                                    | 8            | 9      | 10   | V                                     |
| ` ,                    | Lockout Enter             |                                    | <u> </u>     |        |      |                                       |
| I_Startup              | VDD Start up Current      | VDD =12.5V                         |              | 5      | 20   | uA                                    |
| I_VDD_Op               | Operation Current         | V <sub>FB</sub> =3V,CL=1nF         |              | 2.0    | 3.5  | mA                                    |
| VDD_OVP                | VDD Over Voltage          |                                    |              | 27     |      | V                                     |
|                        | Protection trigger        |                                    |              |        |      |                                       |
| V <sub>DD</sub> _Clamp | VDD Zener Clamp Voltage   | $I(V_{DD}) = 10 \text{ mA}$        |              | 35.5   |      | V                                     |
| T_Softstart            | Soft Start Time           |                                    |              | 4      |      | mSec                                  |
| Feedback Input         | Section(FB Pin)           |                                    |              |        |      |                                       |
| V <sub>FB</sub> _Open  | FB Open Voltage           |                                    | 4.1          | 4.5    | 5    | V                                     |
| I <sub>FB</sub> _Short | FB short circuit current  | Short FB pin to GND                |              | 0.33   |      | mA                                    |
| Avcs                   | PWM Input Gain            | ΔV <sub>FB</sub> /ΔV <sub>cs</sub> |              | 1.6    |      | V/V                                   |
|                        | FB under voltage gate     |                                    |              |        |      |                                       |
| VFB_min_duty           | clock is off.             |                                    |              | 1.0    |      | V                                     |
| \/ DI                  | Power Limiting ER         |                                    |              | 2.7    |      | \/                                    |
| $V_{TH}$ PL            | Threshold Voltage         |                                    |              | 3.7    |      | V                                     |
| T DI                   | Power limiting Debounce   | Nata 0                             |              |        |      | 0                                     |
| $T_{D}$ PL             | Time                      | Note 3                             |              | 55     |      | mSec                                  |
| Z <sub>FB</sub> _IN    | Input Impedance           |                                    |              | 14     |      | Kohm                                  |
| _                      | Input Section (CS Pin)    | ,                                  | 1            |        | -1   | 1                                     |
|                        | Internal current limiting | <u> </u>                           |              |        |      | l                                     |
| Vth_OC_min             | threshold                 | Zero duty cycle                    | 0.70         | 0 0.75 | 0.80 | V                                     |
|                        | Internal current limiting |                                    |              |        |      |                                       |
| Vth_OC_max             | threshold                 |                                    |              | 1.0    |      | V                                     |
|                        | SENSE Input Leading       |                                    |              |        |      |                                       |
| T_blanking             | Edge Blanking Time        |                                    |              | 250    |      | nSec                                  |
|                        | Over Current Detection    |                                    |              |        |      |                                       |
| T <sub>D</sub> _OC     | and Control Delay         | CL=1nF at GATE,                    |              | 65     |      | nSec                                  |
| Oscillator Secti       |                           |                                    |              |        | 1    | 1                                     |
|                        | Normal Oscillation        |                                    |              |        |      |                                       |
| Fosc                   | Frequency                 |                                    | 60           | 65     | 70   | KHz                                   |
| ΔF(shuffle)/Fosc       | Frequency shuffling range | Note 4                             | -4           |        | 4    | %                                     |
| ,                      | Frequency Temperature     |                                    | <u>'</u>     |        |      |                                       |
| ∆f_Temp                | Stability                 | -20°C to 100 °C (Note 4)           |              | 5      |      | %                                     |
|                        | Frequency Voltage         |                                    |              | †_     |      | 1                                     |
| $\Delta f$ _VDD        | Stability                 | VDD = 12-25V,                      |              | 5      |      | %                                     |
| Duty_max               | Maximum Duty cycle        |                                    | 75           | 80     | 85   | %                                     |
| •                      | Burst Mode Base           |                                    | +            |        | 55   |                                       |
| F_BM                   | Frequency                 |                                    |              | 22     |      | KHz                                   |
| OI P Debounce          | Program Section (CT Pin)  | <u> </u>                           | <u>l</u>     |        | 1    | 1                                     |
| I_CT                   | Output Current of CT Pin  | <i>,</i><br>                       | 10           | 14     | 18   | uA                                    |
|                        | Comparator threshold for  |                                    | 10           | 14     | 10   |                                       |
| V <sub>TH</sub> _CT    | OLP debounce time         |                                    |              | 3      | 1    | V                                     |
| Cata Drive Out         |                           |                                    |              |        |      |                                       |
| Gate Drive Outp        |                           | 15 00 m/A (-1-1-)                  | 1            | 1      | T 4  | 1 1/                                  |
| VOL                    | Output Low Level          | lo = 20 mA (sink)                  | <del> </del> |        | 1    | V                                     |
| VOH                    | Output High Level         | lo = 20 mA (source)                | 7.5          |        |      | V                                     |
| VG_Clamp               | Output Clamp Voltage      | VDD=24V                            |              | 16     |      | V                                     |
| <u> </u>               | Level                     |                                    |              |        |      |                                       |
| T_r                    | Output Rising Time        | CL = 1nF                           |              | 150    |      | nSec                                  |
| T f                    | Output Falling Time       | CL = 1nF                           |              | 60     |      | nSec                                  |

Note 3. The OLP debounce time is proportional to the period of switching cycle. Note 4. Guaranteed by design.



# **CHARACTERIZATION PLOTS**















## **OPERATION DESCRIPTION**

SF5533W is a high performance, highly efficiency current mode PWM controller for offline flyback converter applications. The built-in proprietary "Efficiency Equalization" with high level protection features improves the SMPS reliability and performance without increasing the system cost.

#### **♦ UVLO and Startup Operation**

Fig.1 shows a typical startup circuit. Before the IC begins switching operation, it consumes only startup current (typically 3uA) and current supplied through the startup resistor Rst charges the VDD hold-up capacitor Cdd. When VDD reaches UVLO turn-on voltage of 15.5V(typical), SF5533W begins switching and the IC current consumed increased to 2mA (typical). The hold-up capacitor Cdd continues to supply VDD before the energy can be delivered from auxiliary winding Na. During this process, VDD must not drop below UVLO turn-off voltage (typical 9V). The selection of Rst and Cdd should be a trade off between the power loss and startup time.



#### **♦** Low Operating Current

The operating current in SF5533W is as small as 2mA (typical). The small operating current results in higher efficiency and reduces the VDD hold-up capacitance requirement.

### ♦ Soft Start

SF5533W features an internal 4ms (typical) soft start that slowly increases the threshold of cycle-by-cycle current limiting comparator during startup sequence. It helps to prevent transformer saturation and reduce the stress on the secondary diode during startup. Every restart attempt is followed by a soft start activation.

## ◆ "Zero OCP/OPP Recovery Gap" Control

The definition of OCP or OPP recovery gap of a power adaptor is illustrated in Fig.2. assuming an adaptor is at full loading mode. If the loading keeps increasing, then the system will output maximum power P\_opp, which will trigger OPP protection at the same time. After the OPP protection is triggered, usually the system will enter into the auto-recovery mode, in burst manner. If the svstem demand decreases power P recovery, then system will enter into normal mode again, as shown in Fig.2. The difference between P\_opp and P\_recovery is defined as "OPP Recovery Gap", which can cause system startup failure especially in 90VAC full load startup.



SF5533W can achieve "**Zero OCP/OPP Recovery Gap**" in the whole universal AC input range using SiFirst's proprietary control algorithm.

#### **♦** Oscillator with Frequency Shuffling

PWM switching frequency in SF5533W is fixed to 65KHz and is trimmed to tight range. To improve system EMI performance, SF5533W operates the system with  $\pm 4\%$  frequency shuffling around setting frequency.

#### Synchronous Slope Compensation

InSF5533W, the synchronous slope compensation circuit is integrated by adding voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### ◆ Programmable OLP Debounce Time

Connecting a capacitor  $C_{CT}$  from CT pin to GND according to the equation below to program the OLP debounce time. In OLP debounce time, an internal current (14uA, typical) charges  $C_{CT}$ , when CT pin voltage reaches 3V, an internal 55ms debounce is triggered. When internal 55ms debounce time is over, the OLP protection is triggered and the system will enter into auto recovery protection mode.



$$T_{\mathrm{OLP\_debource}} = \frac{3V * C_{\mathrm{CT}}}{14uA} + 55 \, ms$$

If CT pin is floating, the OLP debounce time is 55ms. Otherwise, the OLP debounce time can be programmed by CT capacitor.

# ♦ Proprietary η -Balance™ Control

The efficiency requirement of power conversion is becoming tighter than before. These new energy standards focus on the average efficiency of the whole loading range. Therefore, the light load efficiency is becoming more and more important. In SF5533W, a proprietary  $\eta$ -Balance<sup>TM</sup> control is integrated to boost the light load efficiency. As shown in Fig.3, when the loading becomes light, the IC will reduce the PWM switching frequency according to an optimized frequency reduction curve. The specific frequency reduction curve and the power at a frequency are determined by the output of  $\eta$  -Balance<sup>TM</sup> control. For example, P1 is at full load. P2 is at 75% full load. P3 and P4 are 50% and 25% full load respectively. The  $\eta$  -Balance<sup>TM</sup> control can provide higher average efficiency than conventional frequency reduction technique, as illustrated in Fig.3



Fig.3

## ◆ Leading Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs across the sensing resistor. The spike is caused by primary side capacitance and secondary side rectifier reverse recovery. To avoid premature termination of the switching pulse, an internal leading edge blanking circuit is built in. During this blanking period (250ns, typical), the PWM comparator is disabled and cannot switch off the gate driver. Thus, external RC filter with a small time constant is enough for current sensing.

#### **♦** Burst Mode Control

When the loading is very small, the system enters into burst mode. When VFB drops below Vskip, SF5533W will stop switching and output voltage starts to drop, which causes the VFB to rise. Once VFB rises above Vskip, switching resumes. Burst mode control alternately enables and disables switching, thereby reducing switching loss in standby mode.



### **◆** Audio Noise Free OCP Compensation

Conventional OCP compensation may have audio noise issue when AC line is around 90VAC and heavy loading. As shown in Fig.5, when increasing from full load to hiccup load at 90VAC, VFB may oscillate in conventional OCP compensation system. The oscillation can generate large audio noise. In SF5533W, a proprietary "Audio Noise Free OCP Compensation" is integrated, which can achieve constant power limiting with no audio noise generated.





# **♦** Auto Recovery Mode Protection

As shown in Fig.6, once a fault condition is detected, switching will stop. This will cause VDD to fall because no power is delivered form the auxiliary winding. When VDD falls to UVLO(OFF) (typical 9V), the protection is reset and the operating current reduces to the startup current, which causes VDD to rise, as shown in Fig.4. However, if the fault still exists, the system will experience the above mentioned process. If the fault has gone, the system resumes normal operation. In this manner, the auto restart can alternatively enable and disable the switching until the fault condition is disappeared.



Fig.6

## Over Load Protection (OLP) / Over Current Protection (OCP) / Over Power Protection (OPP) / Open Loop Protection (OLP)

When OLP/OCP/OPP/Open Loop occurs, a fault is detected. If this fault is present for more than  $T_{\rm OLP\_debouxe}$ , the protection will be triggered, the IC will experience an auto-recovery mode protection as mentioned above, as shown in Fig.7. The  $T_{\rm OLP\_debouxe}$  debounce time is to prevent the false trigger from the power-on and turn-off transient.





#### Soft Gate Drive

SF5533W has a fast totem-pole gate driver with 300mA capability. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. An internal 16V clamp is added for MOSFET gate protection at higher than expected VDD input. A soft driving waveform is implemented to minimize EMI.



# **PACKAGE MECHANICAL DATA**

# SOT-23-6L PACKAGE OUTLINE DIMENSIONS







| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
|        | Min                       | Max   | Min                  | Max   |  |
| Α      | 1.000                     | 1.300 | 0.039                | 0.051 |  |
| A1     | 0.000                     | 0.150 | 0.000                | 0.006 |  |
| A2     | 1.000                     | 1.200 | 0.039                | 0.047 |  |
| b      | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| С      | 0.100                     | 0.200 | 0.004                | 0.008 |  |
| D      | 2.800                     | 3.020 | 0.110                | 0.119 |  |
| Е      | 1.500                     | 1.700 | 0.059                | 0.067 |  |
| E1     | 2.600                     | 3.000 | 0.102                | 0.118 |  |
| е      | 0.950                     | (BSC) | 0.037 (BSC)          |       |  |
| e1     | 1.800                     | 2.000 | 0.071                | 0.079 |  |
| L      | 0.300                     | 0.600 | 0.012                | 0.024 |  |
| θ      | 00                        | 8º    | 00                   | 80    |  |



#### IMPORTANT NOTICE

SiFirst Technology Nanhai, Ltd (SiFirst) reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

SiFirst warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with SiFirst's standard warranty. Testing and other quality control techniques are used to the extent SiFirst deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

SiFirst assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using SiFirst's components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

Reproduction of SiFirst's information in SiFirst's data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. SiFirst is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of SiFirst's products or services with statements different from or beyond the parameters stated by SiFirst for that product or service voids all express and any implied warranties for the associated SiFirst's product or service and is an unfair and deceptive business practice. SiFirst is not responsible or liable for any such statements.

SiFirst's products are neither designed nor intended for use in military applications. SiFirst will not be held liable for any damages or claims resulting from the use of its products in military applications.

SiFirst's products are not designed to be used as components in devices intended to support or sustain human life. SiFirst will not be held liable for any damages or claims resulting from the use of its products in medical applications.