# LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS

The LP239 is obsolete and is no longer supplied.

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

- Wide Supply-Voltage Range . . . 3 V to 30 V
- Ultralow Power Supply Current Drain . . . 60 μA Typ
- Low Input Biasing Current . . . 3 nA
- Low Input Offset Current . . . ±0.5 nA
- Low Input Offset Voltage . . . ±2 mV
- Common-Mode Input Voltage Includes Ground
- Output Voltage Compatible With MOS and CMOS Logic
- High Output Sink-Current Capability (30 mA at V<sub>O</sub> = 2V)
- Power Supply Input Reverse-Voltage Protected
- Single-Power-Supply Operation
- Pin-for-Pin Compatible With LM239, LM339, LM2901

#### D OR N PACKAGE (TOP VIEW)



## description/ordering information

The LP239, LP339, LP2901 are low-power quadruple differential comparators. Each device consists of four independent voltage comparators designed specifically to operate from a single power supply and typically to draw 60-μA drain current over a wide range of voltages. Operation from split power supplies also is possible and the ultra-low power-supply drain current is independent of the power-supply voltage.

Applications include limit comparators, simple analog-to-digital converters, pulse generators, squarewave generators, time-delay generators, voltage-controlled oscillators, multivibrators, and high-voltage logic gates. The LP239, LP339, LP2901 were designed specifically to interface with the CMOS logic family. The ultra-low power-supply current makes these products desirable in battery-powered applications.

The LP239 is characterized for operation from –25°C to 85°C. The LP339 is characterized for operation from 0°C to 70°C. The LP2901 is characterized for operation from –40°C to 85°C.

#### ORDERING INFORMATION

| TA            | V <sub>IO</sub> MAX<br>AT 25°C | PACKAG   | ΕŤ           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|--------------------------------|----------|--------------|--------------------------|---------------------|
|               |                                | PDIP (N) | Tube of 25   | LP339N                   | LP339N              |
| 0°C to 70°C   | ±5 mV                          | 2010 (D) | Tube of 50   | LP339D                   | I Dogo              |
|               |                                | SOIC (D) | Reel of 2500 | LP339DR                  | LP339               |
|               |                                | PDIP (N) | Tube of 25   | LP2901N                  | LP2901N             |
| -40°C to 85°C | ±5 mV                          | SOIC (D) | Tube of 50   | LP2901D                  | LP2901              |
|               |                                | 3010 (D) | Reel of 2500 | LP2901DR                 | LF2901              |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## schematic diagram (each comparator)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                |                |
|-----------------------------------------------------------------------------|----------------|
| Differential input voltage, V <sub>ID</sub> (see Note 2)                    | ±36 V          |
| Input voltage range, V <sub>I</sub> (either input)                          | 0.3 V to 36 V  |
| Input current, $V_1 \le -0.3 \text{ V}$ (see Note 3)                        | –50 mA         |
| Duration of output short-circuit to ground (see Note 4)                     |                |
| Continuous total dissipation (see Note 5)                                   |                |
| Operating free-air temperature range, T <sub>A</sub> : LP239                | –25°C to 85°C  |
| LP339                                                                       | 0°C to 70°C    |
| LP2901                                                                      | –40°C to 85°C  |
| Package thermal impedance, θ <sub>JA</sub> (see Notes 6 and 7): D package   | 86°C/W         |
| N package                                                                   | 80°C/W         |
| Operating virtual junction temperature, T <sub>J</sub>                      | 150°C          |
| Lead temperature range 1,6 mm (1/16 inch) from case for 60 seconds: J packa | age 300°C      |
| Storage temperature range, T <sub>stg</sub>                                 | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential voltages, are with respect to the network ground.
  - 2. Differential voltages are at IN+ with respect to IN -.
  - 3. This input current only exists when the voltage at any of the inputs is driven negative. The current flows through the collector-base junction of the input clamping device. In addition to the clamping device action, there is lateral n-p-n parasitic transistor action. This action is not destructive, and normal output states are reestablished when the input voltage returns to a value more positive than 0.3 V at T<sub>A</sub> = 25°C.
  - 4. Short circuits between outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction.
  - 5. If the output transistors are allowed to saturate, the low-bias dissipation and the on-off characteristics of the outputs keep the dissipation very small (usually less than 100 mW).
  - Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) – T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can impact reliability.
  - 7. The package thermal impedance is calculated in accordance with JESD 51-7.

## **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR ABOVE $T_A = 25^{\circ}C$ | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------------------------------------------------------------|-------------------------------------------|---------------------------------------|---------------------------------------|
| J       | 1025 mW                                                                     | 8.2 mW/°C                                 | 656 mW                                | 533 mW                                |



SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

## recommended operating conditions

|      |                                |                        | LP  | 239 | LP  | 339 | LP2 | 2901 | шит  |
|------|--------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|
|      |                                |                        | MIN | MAX | MIN | MAX | MIN | MAX  | UNIT |
| VCC  | Supply voltage                 |                        | 3   | 30  | 3   | 30  | 3   | 30   | V    |
| ., . | Common mode innut valtage      | V <sub>CC</sub> = 5 V  | 0   | 3   | 0   | 3   | 0   | 3    | V    |
| VIC  | Common-mode input voltage      | V <sub>CC</sub> = 30 V | 0   | 28  | 0   | 28  | 0   | 28   | V    |
| .,   | Landandiana                    | $V_{CC} = 5 V$         | 0   | 3   | 0   | 3   | 0   | 3    | V    |
| VI   | Input voltage                  | V <sub>CC</sub> = 30 V | 0   | 28  | 0   | 28  | 0   | 28   | V    |
| TA   | Operating free-air temperature |                        | -25 | 85  | 0   | 70  | -40 | 85   | °C   |

# electrical characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (unless otherwise noted)

|                 | PARAMETER                                       | TEST COND                                     | ITIONS                 | T <sub>A</sub> † | MIN                           | TYP  | MAX | UNIT |  |
|-----------------|-------------------------------------------------|-----------------------------------------------|------------------------|------------------|-------------------------------|------|-----|------|--|
| V               | land offert valtage                             | $V_{CC} = 5 \text{ V to } 30 \text{ V},$      | V <sub>O</sub> = 2 V,  | 25°C             |                               | ±2   | ±5  | \/   |  |
| V <sub>IO</sub> | Input offset voltage                            | RS = 0,                                       | See Note 6             | Full range       |                               |      | ±9  | mV   |  |
| l               | lanut affact aurrent                            |                                               |                        | 25°C             |                               | ±0.5 | ±5  | ~^   |  |
| IIO             | Input offset current                            |                                               |                        | Full range       |                               | ±1   | ±15 | nA   |  |
| 1               | land him admin                                  | Con Note 7                                    |                        | 25°C             |                               | -2.5 | -25 | - ^  |  |
| IB              | Input bias current                              | See Note 7                                    |                        | Full range       |                               | -4   | -40 | nA   |  |
| .,              | Common-mode input voltage                       | <u> </u>                                      |                        | 25°C             | 0 to<br>V <sub>CC</sub> - 1.5 |      |     | .,   |  |
| VICR            | range                                           | Single supply                                 |                        | Full range       | 0 to<br>V <sub>CC</sub> – 2   |      |     | - V  |  |
| AVD             | Large-signal differential voltage amplification | V <sub>CC</sub> = 15 V,                       | RL = 15 kΩ             |                  |                               | 500  |     | V/mV |  |
|                 |                                                 | ., .,                                         | V <sub>O</sub> = 2 V,  | 25°C             | 20                            | 30   |     |      |  |
|                 | Output sink current                             | $V_{I-} = 1 V,$<br>$V_{I+} = 0$               | See Note 8             | Full range       | 15                            |      |     | mA   |  |
|                 |                                                 | VI+ - 0                                       | V <sub>O</sub> = 0.4 V | 25°C             | 0.2                           | 0.7  |     |      |  |
|                 | Output la all a management                      | V <sub>I+</sub> = 1 V,                        | V <sub>O</sub> = 5 V   | 25°C             |                               | 0.1  |     | nA   |  |
|                 | Output leakage current                          | V <sub>I</sub> _ = 0                          | V <sub>O</sub> = 30 V  | Full range       |                               |      | 1   | μΑ   |  |
| $V_{\text{ID}}$ | Differential input voltage                      | V <sub>I</sub> ≤ 0 (or V <sub>CC</sub> _ on s | split supplies)        | ·                |                               |      | 36  | V    |  |
| ICC             | Supply current                                  | R <sub>L</sub> = ∞ all comparato              | ors                    |                  |                               | 60   | 100 | μΑ   |  |

<sup>†</sup> Full range is -25°C to 85°C for the LP239, 0°C to 70°C for the LP339, and -40°C to 85°C for the LP2901.

NOTES: 8.  $V_{IO}$  is measured over the full common-mode input voltage range.

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C, $R_L$ connected to 5 V through 5.1 k $\Omega$

| PARAMETER                  | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|----------------------------|-------------------------------------------|-----|-----|-----|------|
| Large-signal response time | TTI logic quing \/ \( \dots = 1.4.\/      |     | 1.3 |     |      |
| Response time              | TTL logic swing, V <sub>ref</sub> = 1.4 V |     | 8   |     | μs   |



Because of the p-n-p input stage, the direction of the current is out of the device. This current essentially is constant (i.e., independent
of the output state). No loading change exists on the reference or input lines as long as the common-mode input voltage range is
not exceeded.

<sup>10.</sup> The output sink current is a function of the output voltage. These devices have a bimodal output section that allows them to sink (via a Darlington connection) large currents at output voltages greater than 1.5 V, and smaller currents at output voltages less than 1.5 V.

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

#### APPLICATION INFORMATION

Figure 1 shows the basic configuration for using the LP239, LP339, or LP2901 comparator. Figure 2 shows the diagram for using one of these comparators as a CMOS driver.



Figure 1. Basic Comparator

Figure 2. CMOS Driver

All pins of any unused comparators should be grounded. The bias network of the LP239, LP339, and LP2901 establishes a drain current that is independent of the magnitude of the power-supply voltage over the range of 2 V to 30 V. It usually is necessary to use a bypass capacitor across the power supply line.

The differential input voltage may be larger than  $V_{CC}$  without damaging the device. Protection should be provided to prevent the input voltages from going negative by more than -0.3 V. The output section has two distinct modes of operation: a Darlington mode and ground-emitter mode. This unique drive circuit permits the device to sink 30 mA at  $V_{O} = 2$  V in the Darlington mode and 700  $\mu$ A at  $V_{O} = 0.4$  V in the ground-emitter mode. Figure 3 is a simplified schematic diagram of the output section. The output section is configured in a Darlington connection (ignoring Q3). If the output voltage is held high enough (above 1 V), Q1 is not saturated and the output current is limited only by the product of the hFE of Q1, the hFE of Q2, and I1 and the  $60-\Omega$  saturation resistance of Q2. The devices are capable of driving LEDs, relays, etc. in this mode while maintaining an ultra-low power-supply current of  $60~\mu$ A, typically.



Figure 3. Output-Section Schematic Diagram

# LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS

The LP239 is obsolete and is no longer supplied.

SLCS004B - OCTOBER 1987 - REVISED SEPTEMBER 2004

#### **APPLICATION INFORMATION**

Without transistor Q3, if the output voltage were allowed to drop below 0.8 V, transistor Q1 would saturate, and the output current would drop to zero. The circuit would be unable to pull low current loads down to ground or the negative supply, if used. Transistor Q3 has been included to bypass transistor Q1 under these conditions and apply the current I1 directly to the base of Q2. The output sink current now is approximately I1 times the h<sub>FE</sub> of Q2 (700  $\mu$ A at V<sub>O</sub> = 0.4 V). The output of the devices exhibits a bimodal characteristic, with a smooth transition between modes.

In both cases, the output is an uncommitted collector. Several outputs can be tied together to provide a dot logic function. An output pullup resistor can be connected to any available power-supply voltage within the permitted power-supply range, and there is no restriction on this voltage, based on the magnitude of the voltage that is supplied to  $V_{CC}$  of the package.





24-Aug-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------|--------------------|--------------|----------------------|---------|
| LP2901D          | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | LP2901               | Samples |
| LP2901DR         | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | LP2901               | Samples |
| LP2901DRE4       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | LP2901               | Samples |
| LP2901DRG4       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | -40 to 85    | LP2901               | Samples |
| LP2901N          | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | N / A for Pkg Type | -40 to 85    | LP2901N              | Samples |
| LP339D           | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339DE4         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339DG4         | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339DR          | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339DRE4        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339DRG4        | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | Level-1-260C-UNLIM | 0 to 70      | LP339                | Samples |
| LP339N           | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU         | N / A for Pkg Type | 0 to 70      | LP339N               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# **PACKAGE OPTION ADDENDUM**

24-Aug-2018

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LP2901:

Automotive: LP2901-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 11-Oct-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP2901DR  | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LP2901DR  | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LP339DR   | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LP339DR   | SOIC | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| LP339DR   | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| LP339DRG4 | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 11-Oct-2013



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP2901DR  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LP2901DR  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| LP339DR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| LP339DR   | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| LP339DR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| LP339DRG4 | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.