











SLOS437M - APRIL 2004-REVISED OCTOBER 2016

# **TL103W Dual Operational Amplifiers** With Internal Reference

#### **Features**

- Operational Amplifier
  - Low Offset Voltage Max of:
    - TL103WA...3 mV (25°C) and 5 mV (Full Temperature)
    - TL103W...4 mV (25°C) and 5 mV (Full Temperature)
  - Low Supply Current...350 µA/Channel (Typ)
  - Unity Gain Bandwidth...0.9 MHz (Typ)
  - Input Common-Mode Range Includes GND
  - Large Output-Voltage Swing... 0 V to  $V_{CC} - 1.5 \text{ V}$
  - Wide Supply-Voltage Range...3 V to 32 V
  - 2.5-kV ESD Protection (HBM)
- Voltage Reference
  - Fixed 2.5-V Reference
  - Tight Tolerance Max of:
    - TL103WA...0.4% (25°C) and 0.8% (Full Temperature)
    - TL103W . . . 0.7% (25°C) and 1.4% (Full Temperature)
  - Low Temperature Drift...7 mV (Typ) Over Operating Temperature Range
  - Wide Sink-Current Range . . . 0.5 mA (Typ) to 100 mA
  - Output Impedance...0.2 Ω (Typ)

# 2 Applications

- **Battery Chargers**
- Switch-Mode Power Supplies
- Linear Voltage Regulation
- **Data-Acquisition Systems**

## 3 Description

The TL103W and TL103WA combine the building blocks of a dual operational amplifier and a fixed voltage reference - both of which often are used in the control circuitry of both switch-mode and linear power supplies. OP AMP1 has its noninverting input internally tied to a fixed 2.5-V reference, while OP AMP2 is independent, with both inputs uncommitted.

For the A grade, especially tight voltage regulation can be achieved through low offset voltages for both operational amplifiers (typically 0.5 mV) and tight tolerances for the voltage reference (0.4% at 25°C and 0.8% over operating temperature range).

The TL103W and TL103WA are characterized for operation from -40°C to 105°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER       | PACKAGE  | BODY SIZE (NOM)   |
|-------------------|----------|-------------------|
| TL103W<br>TL103WA | SOIC (8) | 4.90 mm x 3.91 mm |
|                   | WSON (8) | 4.00 mm x 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application Circuit**



Figure 1. TL103W/A in a Constant-Current and **Constant-Voltage Battery Charger** 



| <b>T</b> - | <b>I</b> _ | -  | _ £        | <b>^</b> -   | nte  | 4     |
|------------|------------|----|------------|--------------|------|-------|
| 19         | n          | 10 | $\Delta T$ |              | nto  | ntc   |
| 10         | •          | 16 | OI.        | $\mathbf{v}$ | IILE | 111.3 |

| 1 | Features 1                                                                                                                                                             | 6.6 OP AMP2, Independent Operational Amplifier, Electrical Characteristics6   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 2 | Applications 1                                                                                                                                                         |                                                                               |
| 3 | Description 1                                                                                                                                                          | 6.7 Voltage Reference, Electrical Characteristics 7                           |
| 4 | •                                                                                                                                                                      | <ol> <li>Total Device, Electrical Characteristics</li></ol>                   |
| - | Revision History                                                                                                                                                       | 7 Device and Documentation Support 8                                          |
| 5 | Pin Configuration and Functions 3                                                                                                                                      | 7.1 Related Links 8                                                           |
| 6 | Specifications         4           6.1 Absolute Maximum Ratings         4           6.2 ESD Ratings         4           6.3 Recommended Operating Conditions         4 | 7.2 Receiving Notification of Documentation Updates 8 7.3 Community Resources |
|   | 6.4 Thermal Information4                                                                                                                                               | 7.6 Glossary 8                                                                |
|   | 6.5 OP AMP1, Operational Amplifier With Noninverting Input Connected to the Internal V <sub>REF</sub> Electrical Characteristics                                       | 8 Mechanical, Packaging, and Orderable Information                            |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | and Documentation Support, and Mechanical, Packaging, and Orderable Information sections                          |      |
|----|-------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed positive and negative terminals OP AMP 2 in the D Package image of <i>Pin Configuration and Functions</i> | 3    |
| Cł | hanges from Revision K (October 2010) to Revision L                                                               | Page |
| •  | , , , , , , , , , , , , , , , , , , , ,                                                                           | 1    |
| •  | Changed Features From: 2 kV ESD Protection (HBM) To: 2.5-kV ESD Protection (HBM)                                  | 1    |
| •  | Changed the Zener diode component to V <sub>REF</sub> in the <i>Typical Application Circuit</i>                   | 1    |
| •  | Changed the Zener diode component to V <sub>REF</sub> in the D Package of <i>Pin Configuration and Functions</i>  | 3    |



# 5 Pin Configuration and Functions





#### **Pin Functions**

|                   | PIN |     | 1/0 | DESCRIPTION                                                      |  |  |  |
|-------------------|-----|-----|-----|------------------------------------------------------------------|--|--|--|
| NAME              | D   | DRJ | 1/0 | DESCRIPTION                                                      |  |  |  |
| 1OUT              | 1   | 1   | 0   | Opamp 1 output                                                   |  |  |  |
| 1IN-              | 2   | 2   | I   | Opamp 1 inverting input                                          |  |  |  |
| 1IN+              | 3   | 3   | I   | Opamp 1 non-inverting input and Shunt reference cathode terminal |  |  |  |
| V <sub>CC</sub> - | 4   | 4   | I   | Negative Supply Voltage                                          |  |  |  |
| 2IN+              | 5   | 5   | 0   | Opamp 2 output                                                   |  |  |  |
| 2IN-              | 6   | 6   | I   | Opamp 2 inverting input                                          |  |  |  |
| 2OUT              | 7   | 7   | I   | Opamp 2 non-inverting input                                      |  |  |  |
| V <sub>CC+</sub>  | 8   | 8   | I   | Positive Supply Voltage                                          |  |  |  |

Product Folder Links: TL103W TL103WA



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                  | MIN  | MAX | UNIT |
|------------------|--------------------------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage                                   |      | 36  | V    |
| $V_{ID}$         | Operational amplifier input differential voltage |      | 36  | V    |
| $V_{I}$          | Operational amplifier input voltage range        | -0.3 | 36  | V    |
| I <sub>KA</sub>  | Voltage reference cathode current                |      | 100 | mA   |
| $T_{J}$          | Maximum junction temperature                     |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                        | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

## 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| $V_{\text{IN}}$ | Supply voltage                 | 3   | 32  | V    |
| $I_{K}$         | Cathode current                | 1   | 100 | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -40 | 105 | °C   |

#### 6.4 Thermal Information

|                                                         | TL103W / TL103W |      |
|---------------------------------------------------------|-----------------|------|
| THERMAL METRIC <sup>(1)</sup>                           | D (SOIC)        | UNIT |
|                                                         | 8 PINS          |      |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance | 97              | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TL103W TL103WA



# 6.5 OP AMP1, Operational Amplifier With Noninverting Input Connected to the Internal $V_{\mathsf{REF}}$ Electrical Characteristics

 $V_{CC+} = 5 \text{ V}, V_{CC} = GND, T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                  |               | TEST CONDITIONS                                                                                                                            | T <sub>A</sub> | MIN | TYP   | MAX | UNIT  |
|------------------------|----------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|-----|-------|
|                        |                            | TI 402\\\     | V 0.V                                                                                                                                      | 25°C           |     | 1     | 4   |       |
| V <sub>IO</sub>        | Innut offeet velters       | TL103W        | V <sub>icm</sub> = 0 V                                                                                                                     | Full range     |     |       | 5   | m\/   |
| VIO                    | Input offset voltage       | TL103WA       | V 0.V                                                                                                                                      | 25°C           |     | 0.5   | 3   | mV    |
|                        |                            | ILIUSWA       | V <sub>icm</sub> = 0 V                                                                                                                     | Full range     |     |       | 5   |       |
| $\alpha V_{IO}$        | Input offset-voltage dr    | ift           |                                                                                                                                            | 25°C           |     | 7     |     | μV/°C |
| $I_{IB}$               | Input bias current (neg    | gative input) |                                                                                                                                            | 25°C           |     | 20    |     | nA    |
| $A_{VD}$               | Large-signal voltage of    | ain           | $V_{CC+} = 15 \text{ V}, R_L = 2 \text{ k}\Omega, V_{icm} = 0 \text{ V}$                                                                   | 25°C           |     | 100   |     | V/mV  |
| k <sub>SVR</sub>       | Supply-voltage rejecti     | on ratio      | $V_{CC+} = 5 \text{ V to } 30 \text{ V}, V_{icm} = 0 \text{ V}$                                                                            | 25°C           | 65  | 100   |     | dB    |
| I <sub>O(source)</sub> | Output source current      |               | $V_{CC+} = 15 \text{ V}, V_O = 2 \text{ V}, V_{id} = 1 \text{ V}$                                                                          | 25°C           | 20  | 40    |     | mA    |
| I <sub>SC</sub>        | Short circuit to GND       |               | V <sub>CC+</sub> = 15 V                                                                                                                    | 25°C           |     | 40    | 60  | mA    |
|                        | Output sink current        |               | $V_{CC+} = 15 \text{ V}, V_O = 2 \text{ V}, V_{id} = -1 \text{ V}$                                                                         | 25°C           | 10  | 12    |     | mA    |
| I <sub>O(sink)</sub>   |                            |               | $V_{CC+} = 15 \text{ V}, V_O = 0.2 \text{ V}, V_{id} = -1 \text{ V}$                                                                       | 25 0           | 12  | 50    |     | μΑ    |
|                        |                            |               | $V_{CC} = 30 \text{ V}, R_1 = 2 \text{ k}\Omega$                                                                                           | 25°C           | 26  | 27    |     | V     |
| V                      | High-level output volta    | 000           | VCC = 50 V, NL = 2 KΩ                                                                                                                      | Full range     | 26  |       |     |       |
| V <sub>OH</sub>        | r ligit-level output volta | ige           | $V_{CC} = 30 \text{ V}, R_L = 10 \text{ k}\Omega$                                                                                          | 25°C           | 27  | 28    |     |       |
|                        |                            |               |                                                                                                                                            | Full range     | 27  |       |     |       |
| V                      | Low-level output volta     | <b>a</b> o    | $R_1 = 10 \text{ k}\Omega$                                                                                                                 | 25°C           |     | 5     | 20  | mV    |
| V <sub>OL</sub>        | Low-level output volta     | ye<br>        | K_ = 10 K22                                                                                                                                | Full range     |     |       | 20  | IIIV  |
| SR                     | Slew rate at unity gair    | 1             | $V_{CC+} = 15 \text{ V}, C_L = 100 \text{ pF}, \\ R_L = 2 \text{ k}\Omega, V_I = 0.5 \text{ V} \text{ to 2 V}, \text{ unity gain}$         | 25°C           | 0.2 | 0.4   |     | V/μs  |
| GBW                    | Gain bandwidth produ       | ct            | $V_{CC+} = 30 \text{ V}, V_I = 10 \text{ mV}, \\ C_L = 100 \text{ pF}, R_L = 2 \text{ k}\Omega, f = 100 \text{ kHz}$                       | 25°C           | 0.5 | 0.9   |     | MHz   |
| THD                    | Total harmonic distort     | ion           | $V_{CC+} = 30 \text{ V}, V_O = 2 \text{ V}_{pp}, C_L = 100 \text{ pF}, \\ R_L = 2 \text{ k}\Omega, f = 1 \text{ kHz}, A_V = 20 \text{ dB}$ | 25°C           |     | 0.02% |     |       |

Copyright © 2004–2016, Texas Instruments Incorporated



# 6.6 OP AMP2, Independent Operational Amplifier, Electrical Characteristics

 $V_{CC+} = 5 \text{ V}, V_{CC} = \text{GND}, V_{O} = 1.4 \text{ V}, T_{A} = 25^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                 |               | TEST CONDITIONS                                                                                                                                                                 | T <sub>A</sub> | MIN | TYP   | MAX                    | UNIT               |
|------------------------|---------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------|------------------------|--------------------|
|                        |                           | TI 100\1      |                                                                                                                                                                                 | 25°C           |     | 1     | 4                      |                    |
| \ <i>/</i>             |                           | TL103W        | $V_{icm} = 0 V$                                                                                                                                                                 | Full range     |     |       | 5                      | \/                 |
| $V_{IO}$               | Input offset voltage      | TI 400\4/4    | V 0V                                                                                                                                                                            | 25°C           |     | 0.5   | 3                      | mV                 |
|                        |                           | TL103WA       | V <sub>icm</sub> = 0 V                                                                                                                                                          | Full range     |     |       | 5                      |                    |
| $\alpha V_{IO}$        | Input offset voltage d    | rift          |                                                                                                                                                                                 | 25°C           |     | 7     |                        | μV/°C              |
|                        | Input offeet ourrent      |               |                                                                                                                                                                                 | 25°C           |     | 2     | 75                     | nA                 |
| I <sub>IO</sub>        | Input offset current      |               |                                                                                                                                                                                 | Full range     |     |       | 150                    | IIA                |
|                        | Innut biog gurrent        |               |                                                                                                                                                                                 | 25°C           |     | 20    | 150                    | nA                 |
| I <sub>IB</sub>        | Input bias current        |               |                                                                                                                                                                                 | Full range     |     |       | 200                    | IIA                |
| ٨                      | Large-signal voltage      | acin          | $V_{CC+} = 15 \text{ V}, R_L = 2 \text{ k}\Omega,$                                                                                                                              | 25°C           | 50  | 100   |                        | V/mV               |
| A <sub>VD</sub>        | Large-signal voltage      | gairi         | V <sub>O</sub> = 1.4 V to 11.4 V                                                                                                                                                | Full range     | 25  |       |                        | V/IIIV             |
| k <sub>SVR</sub>       | Supply-voltage reject     | ion ratio     | $V_{CC+} = 5 \text{ V to } 30 \text{ V}$                                                                                                                                        | 25°C           | 65  | 100   |                        | dB                 |
| V                      | Input common-mode         | voltago rango | $V_{CC+} = 30 V^{(1)}$                                                                                                                                                          | 25°C           | 0   |       | V <sub>CC+</sub> – 1.5 | V                  |
| V <sub>ICR</sub>       | input common-mode         | voitage range | V <sub>CC+</sub> = 30 V · ·                                                                                                                                                     | Full range     | 0   |       | V <sub>CC+</sub> – 2   | V                  |
| CMRR                   | Common-mode rejec         | tion ratio    |                                                                                                                                                                                 | 25°C           | 70  | 85    |                        | dB                 |
| CIVINN                 | Common-mode rejec         | lion ratio    |                                                                                                                                                                                 | Full range     | 60  |       |                        | ub                 |
| I <sub>O(source)</sub> | Output source curren      | t             | $V_{CC+} = 15 \text{ V}, V_O = 2 \text{ V}, V_{id} = 1 \text{ V}$                                                                                                               | 25°C           | 20  | 40    |                        | mA                 |
| I <sub>SC</sub>        | Short circuit to GND      |               | V <sub>CC+</sub> = 15 V                                                                                                                                                         | 25°C           |     | 40    | 60                     | mA                 |
|                        | Output sink ourrent       |               | $V_{CC+} = 15 \text{ V}, V_O = 2 \text{ V}, V_{id} = -1 \text{ V}$                                                                                                              | 25°C           | 10  | 12    |                        | mA                 |
| I <sub>O(sink)</sub>   | Output sink current       |               | $V_{CC+} = 15 \text{ V}, V_O = 0.2 \text{ V}, V_{id} = -1 \text{ V}$                                                                                                            | 25 C           | 12  | 50    |                        | μА                 |
|                        |                           |               | $V_{CC} = 30 \text{ V}, R_L = 2 \text{ k}\Omega$                                                                                                                                | 25°C           | 26  | 27    |                        | V                  |
| V                      | High-level output volt    | 200           | V <sub>CC</sub> = 50 V, R <sub>L</sub> = 2 KΩ                                                                                                                                   | Full range     | 26  |       |                        |                    |
| V <sub>OH</sub>        | r light-level output voit | age           | $V_{CC} = 30 \text{ V}, R_1 = 10 \text{ k}\Omega$                                                                                                                               | 25°C           | 27  | 28    |                        | V                  |
|                        |                           |               | V <sub>CC</sub> = 50 V, K <sub>L</sub> = 10 KΩ                                                                                                                                  | Full range     | 27  |       |                        |                    |
| $V_{OL}$               | Low lovel output volt     | 200           | $R_L = 10 \text{ k}\Omega$                                                                                                                                                      | 25°C           |     | 5     | 20                     | mV                 |
| VOL                    | Low-level output volta    | age           | K_ = 10 K22                                                                                                                                                                     | Full range     |     |       | 20                     | IIIV               |
| SR                     | Slew rate at unity gai    | n             | $ \begin{array}{l} V_{CC+} = 15 \text{ V, } C_L = 100 \text{ pF,} \\ R_L = 2 \text{ k}\Omega, \text{ V}_I = 0.5 \text{ V to } 3 \text{ V,} \\ \text{unity gain} \end{array} $   | 25°C           | 0.2 | 0.4   |                        | V/μs               |
| GBW                    | Gain bandwidth prod       | uct           | $V_{CC+} = 30 \text{ V}, V_I = 10 \text{ mV}, \\ C_L = 100 \text{ pF}, R_L = 2 \text{ k}\Omega, \\ f = 100 \text{ kHz}$                                                         | 25°C           | 0.5 | 0.9   |                        | MHz                |
| THD                    | Total harmonic distor     | tion          | $ \begin{array}{c} V_{CC+} = 30 \text{ V, } V_O = 2 \text{ V}_{pp}, \\ C_L = 100 \text{ pF, } R_L = 2 \text{ k}\Omega, \\ f = 1 \text{ kHz, } A_V = 20 \text{ dB} \end{array} $ | 25°C           |     | 0.02% |                        |                    |
| V <sub>n</sub>         | Equivalent input noise    | e voltage     | $V_{CC}$ = 30 V, $R_S$ = 100 $\Omega$ , $f$ = 1 kHz                                                                                                                             | 25°C           |     | 50    |                        | nV/√ <del>Hz</del> |

<sup>(1)</sup> The input common-mode voltage of either input should not be allowed to go below -0.3 V. The upper end of the common-mode voltage range is  $V_{CC+} - 1.5$  V, but either input can go to  $V_{CC+} + 0.3$  V (but  $\leq 36$  V) without damage.

www.ti.com

# 6.7 Voltage Reference, Electrical Characteristics

|                  |                                                          | -,        |                                                                 |                |       |     |       |      |
|------------------|----------------------------------------------------------|-----------|-----------------------------------------------------------------|----------------|-------|-----|-------|------|
|                  | PARAMETER                                                |           | TEST CONDITIONS                                                 | T <sub>A</sub> | MIN   | TYP | MAX   | UNIT |
|                  |                                                          | TI 402\\\ | 1. 10 1                                                         | 25°C           | 2.482 | 2.5 | 2.518 |      |
| .,               | Deference veltere                                        | TL103W    | I <sub>K</sub> = 10 mA                                          | Full range     | 2.465 |     | 2.535 | .,   |
| $V_{REF}$        | Reference voltage                                        | TI 400\\\ | 10 1                                                            | 25°C           | 2.49  | 2.5 | 2.51  | V    |
|                  |                                                          | TL103WA   | I <sub>K</sub> = 10 mA                                          | Full range     | 2.48  |     | 2.52  |      |
| $\Delta V_{REF}$ | Reference input voltage deviation over temperature range |           | $V_{KA} = V_{REF}$ , $I_K = 10 \text{ mA}$                      | Full range     |       | 7   | 30    | mV   |
| I <sub>min</sub> | Minimum cathode current for regulation                   |           | V <sub>KA</sub> = V <sub>REF</sub>                              | 25°C           |       | 0.5 | 1     | mA   |
| z <sub>ka</sub>  | Dynamic impedance                                        | 1)        | $V_{KA} = V_{REF}$ , $\Delta I_K = 1$ mA to 100 mA, $f < 1$ kHz | 25°C           |       | 0.2 | 0.5   | Ω    |

$$|z_{ka}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

# 6.8 Total Device, Electrical Characteristics

| PARAMETER                           | TEST CONDITIONS                  | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------|----------------|-----|-----|-----|------|
| Total supply current,               | V <sub>CC+</sub> = 5 V, No load  | Cull rongs     |     | 0.7 | 1.2 | A    |
| excluding cathode-current reference | V <sub>CC+</sub> = 30 V, No load | Full range     |     |     | 2   | mA   |

Product Folder Links: TL103W TL103WA

<sup>(1)</sup> The dynamic impedance is defined as



# 7 Device and Documentation Support

#### 7.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS   | PRODUCT FOLDER | PRODUCT FOLDER SAMPLE & BUY |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------|----------------|-----------------------------|------------|---------------------|---------------------|--|
| TL103W  | Click here     | Click here                  | Click here | Click here          | Click here          |  |
| TL103WA | Click here     | Click here                  | Click here | Click here          | Click here          |  |

## 7.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 7.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 7.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 7.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 7.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**D0008B** 



## PACKAGE OUTLINE

# SOIC - 1.75 mm max height

SOIC



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15], per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

# **D0008B**

# SOIC - 1.75 mm max height



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



## **EXAMPLE STENCIL DESIGN**

# D0008B

# SOIC - 1.75 mm max height

OIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.

www.ti.com





6-Oct-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TL103WAID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103WA               | Samples |
| TL103WAIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103WA               | Samples |
| TL103WAIDRE4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103WA               | Samples |
| TL103WAIDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103WA               | Samples |
| TL103WID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103W                | Samples |
| TL103WIDG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103W                | Samples |
| TL103WIDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103W                | Samples |
| TL103WIDRG4      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | Z103W                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

6-Oct-2016

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 6-Oct-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 1 | 7 til dillionolollo alo nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---|---------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | TL103WAIDR                      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|   | TL103WIDR                       | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 6-Oct-2016



#### \*All dimensions are nominal

| Device     | Package Type | Package Type Package Drawing |   | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|------------------------------|---|------|-------------|------------|-------------|--|
| TL103WAIDR | SOIC         | D                            | 8 | 2500 | 340.5       | 338.1      | 20.6        |  |
| TL103WIDR  | SOIC         | D                            | 8 | 2500 | 340.5       | 338.1      | 20.6        |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity