











### TUSB320LAI, TUSB320HAI

ZHCSEB3D - OCTOBER 2015-REVISED MAY 2017

# TUSB320LAI/TUSB320HAI USB Type-C 配置通道逻辑和端口控制

## 1 特性

- USB Type-C™规范 1.1
- 向后兼容 USB Type-C 规范 1.0
- 支持高达 3A 的电流通告和检测
- 模式配置
  - 仅主机 下行端口 (DFP) (供电设备)
  - 仅设备 上行端口 (UFP) (受电设备)
  - 双角色端口 DRP
  - 支持 Try.SRC 和 Try.SNK
- 通道配置 (CC)
  - USB 端口连接检测
  - 电缆方向检测
  - 角色检测
  - Type-C 电流模式(默认、中等和高)
- V<sub>BUS</sub> 检测
- I<sup>2</sup>C 或 GPIO 控制
- 支持频率高达 400kHz 的 I<sup>2</sup>C
- 通过 I<sup>2</sup>C 实现角色配置控制
- 电源电压: 2.7V 至 5V
- 低电流消耗
- 工业温度范围: -40°C 至 85°C

### 2 应用

- 主机、设备、双角色端口 应用
- 移动电话
- 平板电脑和笔记本电脑
- USB 外设

## 简化电路原理图



## 3 说明

除非另外注明,否则 TUSB320LA 和 TUSB320HA 器件(以下简称为 TUSB320)为德州仪器 (TI)的第三代 Type-C 配置通道逻辑和端口控制器。TUSB320 器件使用 CC 引脚来确定端口的连接状态和电缆方向,以及进行角色检测和 Type-C 电流模式控制。TUSB320 器件可配置为下行端口 (DFP)、上行端口 (UFP) 或双角色端口 (DRP),因此成为各种应用的理想选择。

根据 Type-C 规范,TUSB320 器件会交替配置为 DFP 或 UFP。CC 逻辑块通过监视 CC1 和 CC2 引脚上的上拉或下拉电阻,以确定何时连接了 USB 端口、电缆的方向以及检测到的角色。CC 逻辑根据检测到的角色来确定 Type-C 电流模式为默认、中等还是高。该逻辑通过实施 V<sub>BUS</sub> 检测来确定端口在 UFP 和 DRP 模式下是否连接成功。

该系列器件能够在宽电源范围内工作,并且具有较低功耗。TUSB320 提供两种使能版本: 低电平有效使能,称为 TUSB320LA; 高电平有效使能,称为 TUSB320HA。TUSB320 系列器件适用于工业级温度范围。

## 器件信息(1)

|            | HH I I IH IC. |                 |
|------------|---------------|-----------------|
| 器件型号       | 封装            | 封装尺寸 (标称值)      |
| TUSB320LAI | X2QFN (12)    | 1.60mm x 1.60mm |
| TUSB320HAI | X2QFN (12)    | 1.60mm x 1.60mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

示例 应用





|   |                                      | 目录 |    |                                |    |
|---|--------------------------------------|----|----|--------------------------------|----|
| 1 | 特性                                   | 1  |    | 7.5 Register Maps              | 16 |
| 2 | 应用                                   | 1  | 8  | Application and Implementation | 21 |
| 3 | 说明                                   | 1  |    | 8.1 Application Information    | 21 |
| 4 | 修订历史记录                               |    |    | 8.2 Typical Application        | 21 |
| 5 | Pin Configuration and Functions      |    |    | 8.3 Initialization Setup       | 28 |
| 6 | Specifications                       |    | 9  | Power Supply Recommendations   | 28 |
| • | 6.1 Absolute Maximum Ratings         |    | 10 | Layout                         | 29 |
|   | 6.2 ESD Ratings                      |    |    | 10.1 Layout Guidelines         | 29 |
|   | 6.3 Recommended Operating Conditions |    |    | 10.2 Layout Example            | 29 |
|   | 6.4 Thermal Information              |    | 11 | 器件和文档支持                        | 30 |
|   | 6.5 Electrical Characteristics       | 5  |    | 11.1 相关链接                      | 30 |
|   | 6.6 Timing Requirements              | 6  |    | 11.2 接收文档更新通知                  | 30 |
|   | 6.7 Switching Characteristics        |    |    | 11.3 社区资源                      | 30 |
| 7 | Detailed Description                 | 8  |    | 11.4 商标                        | 30 |
|   | 7.1 Overview                         |    |    | 11.5 静电放电警告                    | 30 |
|   | 7.2 Feature Description              | 9  |    | 11.6 Glossary                  |    |
|   | 7.3 Device Functional Modes 1        |    | 12 | 机械、封装和可订购信息                    | 30 |
|   | 7.4 Programming 1                    | 15 |    |                                |    |
|   |                                      |    |    |                                |    |

# 4 修订历史记录

| Cł | nanges from Revision C (October 2016) to Revision D                                                                                                                             | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed R <sub>VBUS</sub> values From: MIN = 891, TYP = 900, MAX = 909 K $\Omega$ To: MIN = 855, TYP = 887, MAX = 920 K $\Omega$                                                | 6    |
| Cł | nanges from Revision B (September 2016) to Revision C                                                                                                                           | Page |
| •  | Changed text for Pin 7 in the Pin Functions table From: "default current mode detected (H); medium or high current mode detected (L)." To: "Refer to Table 3 for more details." | 3    |
| •  | Changed text for Pin 8 in the Pin Functions table From: "default or medium current mode detected (H); high current mode detected (L)." To: "Refer to Table 3 for more details." | 3    |
|    |                                                                                                                                                                                 |      |
| Cł | nanges from Revision A (March 2016) to Revision B                                                                                                                               | Page |
| •  | Changed pins CC1 and CC2 values From: MIN = -0.3 MAX = VDD + 0.3 To: MIN -0.3 MAX = 6 in the <i>Absolute Maximum Ratings</i> .                                                  | 4    |
|    |                                                                                                                                                                                 |      |
| Cł | nanges from Original (October 2015) to Revision A                                                                                                                               | Page |
| •  | Added Note 1 and 2 to the Pin Functions table                                                                                                                                   | 3    |
| •  | Changed the DESCRIPTION of pin EN_N pin in the Pin Functions table                                                                                                              | 3    |
| •  | Changed the DESCRIPTION of pin EN pin in the Pin Functions table                                                                                                                | 3    |
| •  | Changed the DESCRIPTION of pin V <sub>DD</sub> in the <i>Pin Functions</i> table                                                                                                | 3    |
| •  | Added Note 2 to the <i>Electrical Characteristics</i> table                                                                                                                     | 5    |
| •  | Added Test Condition "See Figure 1" to VBUS_THR in the Electrical Characteristics                                                                                               |      |
| •  | Changed the last sentence of the <i>Debug Accessory</i> section                                                                                                                 | 12   |
| •  | Added Note: "SW must make sure" to the Description of INTERRUPT_STATUS in Table 9                                                                                               | 18   |
| •  | Added text to list item 2 in the TUSB320LA Initialization Procedure section                                                                                                     |      |
| •  | Added text to list item 2 in the TUSB320HA Initialization Procedure section                                                                                                     | 28   |



## **Pin Configuration and Functions**

### **RWB Package** 12-Pin X2QFN **TUSB320LA Top View**



### **RWB Package** 12-Pin X2QFN **TUSB320HA Top View**



### **Pin Functions**

|                            | PIN       |           | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------|-----------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                       | TUSB320LA | TUSB320HA | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                         |
| CC1                        | 1         | 1         | I/O  | Type-C configuration channel signal 1                                                                                                                                                                                                                                                                                                                                                                               |
| CC2                        | 2         | 2         | I/O  | Type-C configuration channel signal 2                                                                                                                                                                                                                                                                                                                                                                               |
| PORT <sup>(1)</sup>        | 3         | 3         | I    | Tri-level input pin to indicate port mode. The state of this pin is sampled when EN_N is asserted low in the TUSB320L device, EN is asserted high in the TUSB320H device, and VDD is active. This pin is also sampled following a I2C_SOFT_RESET. H - DFP (Pull-up to $V_{DD}$ if DFP mode is desired) NC - DRP (Leave unconnected if DRP mode is desired) L - UFP (Pull-down or tie to GND if UFP mode is desired) |
| VBUS_DET <sup>(1)</sup>    | 4         | 4         | 1    | 5-V to 28-V $V_{BUS}$ input voltage. $V_{BUS}$ detection determines UFP attachment. One 900-k $\Omega$ external resistor required between system $V_{BUS}$ and $VBUS\_DET$ pin.                                                                                                                                                                                                                                     |
| ADDR <sup>(1)</sup>        | 5         | 5         | I    | Tri-level input pin to indicate $I^2C$ address or GPIO mode: $H-I^2C$ is enabled and $I^2C$ 7-bit address is 0x67. NC — GPIO mode ( $I^2C$ is disabled) $L-I^2C$ is enabled and $I^2C$ 7-bit address is 0x47. ADDR pin should be pulled up to $V_{DD}$ if high configuration is desired                                                                                                                             |
| INT_N/OUT3 <sup>(1)</sup>  | 6         | 6         | 0    | The INT_N/OUT3 is a dual-function pin. When used as the INT_N, the pin is an open drain output in I <sup>2</sup> C control mode and is an active low interrupt signal for indicating changes in I <sup>2</sup> C registers. When used as OUT3, the pin is in audio accessory detect in GPIO mode: no detection (H), audio accessory connection detected (L).                                                        |
| SDA/OUT1 <sup>(1)(2)</sup> | 7         | 7         | I/O  | The SDA/OUT1 is a dual-function pin. When I <sup>2</sup> C is enabled (ADDR pin is high or low), this pin is the I <sup>2</sup> C communication data signal. When in GPIO mode (ADDR pin is NC), this pin is an open drain output for communicating Type-C current mode detect when the device is in UFP mode: Refer to Table 3 for more details.                                                                   |
| SCL/OUT2 <sup>(1)(2)</sup> | 8         | 8         | I/O  | The SCL/OUT2 is a dual function pin. When I <sup>2</sup> C is enabled (ADDR pin is high or low), this pin is the I <sup>2</sup> C communication clock signal. When in GPIO mode (ADDR pin is NC), this pin is an open drain output for communicating Type-C current mode detect when the device is in UFP mode: Refer to Table 3 for more details.                                                                  |
| ID                         | 9         | 9         | 0    | Open drain output; asserted low when the CC pins detect device attachment when port is a source (DFP), or dual-role (DRP) acting as source (DFP).                                                                                                                                                                                                                                                                   |
| GND                        | 10        | 10        | G    | Ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| EN_N                       | 11        | _         | I    | Enable signal; active low. Pulled up to $V_{DD}$ internally to disable the TUSB320L device. If controlled externally, must be held low at least for 50 ms after VDD has reached its valid voltage level.                                                                                                                                                                                                            |
| EN                         | _         | 11        | I    | Enable signal; active high. Pulled down to GND internally to disable the TUSB320H device. If controlled externally, must be held low at least for 50 ms after VDD has reached its valid voltage level.                                                                                                                                                                                                              |
| $V_{DD}$                   | 12        | 12        | Р    | Positive supply voltage. V <sub>DD</sub> must ramp within 25 ms or less                                                                                                                                                                                                                                                                                                                                             |

<sup>(1)</sup> When  $V_{DD}$  is off, the TUSB320 non-failsafe pins (VBUS\_DET, ADDR, PORT, OUT[3:1] pins) could back-drive the TUSB320 device if not handled properly. When necessary to pull these pins up, it is recommended to pullup PORT, ADDR, and INT\_N/OUT3 to the device  $V_{DD}$ supply. The VBUS\_DET must be pulled up to VBUS through a 900-k $\Omega$  resistor. When using the 3.3 V supply for I<sup>2</sup>C, the end user must ensure that the V<sub>DD</sub> is 3 V and above. Otherwise the I<sup>2</sup>C may back power the

device.



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                  | MIN     | MAX                   | UNIT |
|-----------------|----------------------------------|---------|-----------------------|------|
| Supply voltage  | $V_{DD}$                         | -0.3    | 6                     | V    |
|                 | PORT, ADDR, ID, EN_N, INT_N/OUT3 | -0.3    | $V_{DD} + 0.3$        |      |
| Control pino    | CC1, CC2                         | -0.3    | 6                     | V    |
| Control pins    | SDA/OUT1, SCL/OUT2               | -0.3    | V <sub>DD</sub> + 0.3 |      |
|                 | VBUS_DET, EN                     | -0.3    | 4                     |      |
| Storage tempera | ture, T <sub>stq</sub>           | _65 150 |                       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±3000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                | MIN | NOM | MAX | UNIT |
|------------------|----------------------------------------------------------------|-----|-----|-----|------|
| $V_{DD}$         | Supply voltage range                                           | 2.7 |     | 5   | V    |
| V <sub>BUS</sub> | System V <sub>BUS</sub> voltage                                | 4   | 5   | 28  | ٧    |
| T <sub>A</sub>   | TUSB320HAI and TUSB320LAI Operating free air temperature range | -40 | 25  | 85  | °C   |

### 6.4 Thermal Information

|                      |                                              | TUSB320 |      |
|----------------------|----------------------------------------------|---------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                |         | UNIT |
|                      |                                              | 12 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 169.3   | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 68.1    | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 83.4    | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 2.2     | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 83.4    | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A     |      |

For more information about traditional and new thermal metrics, see the Semiconductor and C Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                                                                                                                                            | TEST<br>CONDITIONS                 | MIN                    | TYP  | MAX                    | UNIT      |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------|------|------------------------|-----------|
| POWER CONSUM                   | IPTION                                                                                                                                                                               | 1                                  |                        |      |                        |           |
| I <sub>UNATTACHED_UFP</sub>    | Current consumption in unattached mode when port is unconnected and waiting for connection. [V <sub>DD</sub> = 4.5 V, EN_N (TUSB320LA) = L, EN (TUSB320HA) = H, ADDR = NC, PORT = L] |                                    |                        | 70   |                        | μА        |
| I <sub>ACTIVE_UFP</sub>        | Current consumption in active mode. [ $V_{DD} = 4.5 \text{ V}$ , $EN_N$ (TUSB320LA) = L, EN (TUSB320HA) = H, ADDR = NC, PORT = L]                                                    |                                    |                        | 70   |                        | μΑ        |
| I <sub>SHUTDOWN</sub>          | Leakage current when $V_{DD}$ is supplied, but the TUSB320 device is not enabled. [ $V_{DD}$ = 4.5 V, EN_N (TUSB320LA) = H, EN (TUSB320HA) = L]                                      |                                    |                        | 0.04 |                        | μΑ        |
| CC1 AND CC2 PI                 | NS                                                                                                                                                                                   | ,                                  |                        |      |                        |           |
| R <sub>CC_DB</sub>             | Pulldown resistor when in dead-battery mode.                                                                                                                                         |                                    | 4.1                    | 5.1  | 6.1                    | kΩ        |
| R <sub>CC_D</sub>              | Pulldown resistor when in UFP or DRP mode.                                                                                                                                           |                                    | 4.6                    | 5.1  | 5.6                    | $k\Omega$ |
| V <sub>UFP_CC_USB</sub>        | Voltage level range for detecting a DFP attach when configured as a UFP and DFP is advertising default current source capability.                                                    |                                    | 0.25                   |      | 0.61                   | V         |
| $V_{UFP\_CC\_MED}$             | Voltage level range for detecting a DFP attach when configured as a UFP and DFP is advertising medium (1.5-A) current source capability.                                             |                                    | 0.7                    |      | 1.16                   | V         |
| $V_{UFP\_CC\_HIGH}$            | Voltage level range for detecting a DFP attach when configured as a UFP and DFP is advertising high (3-A) current source capability.                                                 |                                    | 1.31                   |      | 2.04                   | V         |
| V <sub>TH_DFP_CC_USB</sub>     | Voltage threshold for detecting a UFP attach when configured as a DFP and advertising default current source capability.                                                             |                                    | 1.51                   | 1.6  | 1.64                   | ٧         |
| V <sub>TH_DFP_CC_MED</sub>     | Voltage threshold for detecting a UFP attach when configured as a DFP and advertising medium current (1.5-A) source capability.                                                      |                                    | 1.51                   | 1.6  | 1.64                   | V         |
| V <sub>TH_DFP_CC_HIGH</sub>    | Voltage threshold for detecting a UFP attach when configured as a DFP and advertising high current (3.0-A) source capability.                                                        |                                    | 2.46                   | 2.6  | 2.74                   | V         |
| I <sub>CC_DEFAULT_P</sub>      | Default mode pullup current source when operating in DFP or DRP mode.                                                                                                                |                                    | 64                     | 80   | 96                     | μА        |
| I <sub>CC_MED_P</sub>          | Medium (1.5-A) mode pullup current source when operating in DFP or DRP mode.                                                                                                         |                                    | 166                    | 180  | 194                    | μΑ        |
| I <sub>CC_HIGH_P</sub>         | High (3-A) mode pullup current source when operating in DFP or DRP mode. $^{(1)}$                                                                                                    |                                    | 304                    | 330  | 356                    | μΑ        |
| CONTROL PINS:                  | PORT, ADDR, INT/OUT3, EN_N, EN, ID                                                                                                                                                   |                                    |                        |      |                        |           |
| V <sub>IL</sub>                | Low-level control signal input voltage (PORT, ADDR, EN_N, EN)                                                                                                                        |                                    |                        |      | 0.4                    | V         |
| V <sub>IM</sub>                | Mid-level control signal input voltage (PORT, ADDR)                                                                                                                                  |                                    | 0.28 × V <sub>DD</sub> | (    | 0.56 × V <sub>DD</sub> | V         |
| V <sub>IH</sub>                | High-level control signal input voltage (PORT, ADDR, EN_N)                                                                                                                           |                                    | V <sub>DD</sub> - 0.3  |      | $V_{DD}$               | V         |
| $V_{IH\_EN}$                   | High-Level control signal input voltage for EN for TUSB320HA                                                                                                                         |                                    | 1.05                   |      | 3.65                   | V         |
| I <sub>IH</sub>                | High-level input current                                                                                                                                                             |                                    | -20                    |      | 20                     | μΑ        |
| I <sub>IL</sub>                | Low-level input current                                                                                                                                                              |                                    | -10                    |      | 10                     | μΑ        |
| I <sub>ID_LEAKAGE</sub>        | Current Leakage on ID pin                                                                                                                                                            | V <sub>DD</sub> = 0 V; ID = 5<br>V |                        |      | 10                     | μΑ        |
| R <sub>EN_N</sub>              | Internal pullup resistance for EN_N for TUSB320LA                                                                                                                                    |                                    |                        | 1.1  |                        | $M\Omega$ |
| R <sub>EN</sub>                | Internal pulldown resistance for EN for TUSB320HA                                                                                                                                    |                                    |                        | 500  |                        | kΩ        |
| R <sub>pu</sub> <sup>(2)</sup> | Internal pullup resistance (PORT, ADDR)                                                                                                                                              |                                    |                        | 588  |                        | kΩ        |
| R <sub>pd</sub> (2)            | Internal pulldown resistance (PORT, ADDR)                                                                                                                                            |                                    |                        | 1.1  |                        | $M\Omega$ |
| V <sub>OL</sub>                | Low-level signal output voltage (open-drain) (INT_N/OUT3, ID)                                                                                                                        | I <sub>OL</sub> = -1.6 mA          |                        |      | 0.4                    | V         |

 <sup>(1)</sup> V<sub>DD</sub> must be 3.5 V or greater to advertise 3 A current.
 (2) Internal pullup and pulldown for PORT and ADDR are removed after the device has sampled EN = high or EN\_N = low.



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                                                                     | TEST<br>CONDITIONS         | MIN  | TYP | MAX | UNIT      |
|---------------------------|-----------------------------------------------------------------------------------------------|----------------------------|------|-----|-----|-----------|
| R <sub>p_ODext</sub>      | External pullup resistor on open drain IOs (INT_N/OUT3, ID)                                   |                            |      | 200 |     | kΩ        |
| R <sub>p_TLext</sub>      | Tri-level input external pullup resistor (PORT, ADDR)                                         |                            |      | 4.7 |     | kΩ        |
| I <sup>2</sup> C - SDA/OU | T1, SCL/OUT2 CAN OPERATE FROM 1.8 V OR 3.3 V ( $\pm$ 10%) $^{(3)}$                            |                            |      |     |     |           |
| V <sub>DD_I2C</sub>       | Supply range for I <sup>2</sup> C (SDA/OUT1, SCL/OUT2)                                        |                            | 1.65 | 1.8 | 3.6 | V         |
| V <sub>IH</sub>           | High-level signal voltage                                                                     |                            | 1.05 |     | 3.6 | V         |
| V <sub>IL</sub>           | Low-level signal voltage                                                                      |                            |      |     | 0.4 | V         |
| V <sub>OL</sub>           | Low-level signal output voltage (open drain)                                                  | $I_{OL} = -1.6 \text{ mA}$ |      |     | 0.4 | V         |
| VBUS_DET IC               | PINS (CONNECTED TO SYSTEM V <sub>BUS</sub> SIGNAL)                                            |                            |      |     |     |           |
| V <sub>BUS_THR</sub>      | V <sub>BUS</sub> threshold range                                                              | See Figure 1               | 2.95 | 3.3 | 3.8 | V         |
| R <sub>VBUS</sub>         | External resistor between $V_{\mbox{\scriptsize BUS}}$ and $\mbox{\scriptsize VBUS\_DET}$ pin |                            | 855  | 887 | 920 | $K\Omega$ |
| R <sub>VBUS_PD</sub>      | Internal pulldown resistance for VBUS_DET                                                     |                            |      | 95  |     | $K\Omega$ |

<sup>(3)</sup> When using 3.3 V for  $I^2C$ , customer must ensure  $V_{DD}$  is above 3.0 V at all times.

## 6.6 Timing Requirements

|                           |                                                                               | MIN | NOM MAX | UNIT |
|---------------------------|-------------------------------------------------------------------------------|-----|---------|------|
| I <sup>2</sup> C (SDA, SC | CL)                                                                           |     |         |      |
| t <sub>SU:DAT</sub>       | Data setup time                                                               | 100 |         | ns   |
| t <sub>HD;DAT</sub>       | Data hold time                                                                | 10  |         | ns   |
| t <sub>SU:STA</sub>       | Set-up time, SCL to start condition                                           | 0.6 |         | μs   |
| t <sub>HD:STA</sub>       | Hold time (repeated), start condition to SCL                                  | 0.6 |         | μs   |
| t <sub>SU:STO</sub>       | Set up time for stop condition                                                | 0.6 |         | μs   |
| t <sub>BUF</sub>          | Bus free time between a stop and start condition                              | 1.3 |         | μs   |
| t <sub>VD;DAT</sub>       | Data valid time                                                               |     | 0.9     | μs   |
| t <sub>VD;ACK</sub>       | Data valid acknowledge time                                                   |     | 0.9     | μs   |
| f <sub>SCL</sub>          | SCL clock frequency; I <sup>2</sup> C mode for local I <sup>2</sup> C control |     | 400     | kHz  |
| t <sub>r</sub>            | Rise time of both SDA and SCL signals                                         |     | 300     | ns   |
| t <sub>f</sub>            | Fall time of both SDA and SCL signals                                         |     | 300     | ns   |
| C <sub>BUS_100KHZ</sub>   | Total capacitive load for each bus line when operating at ≤ 100 kHz           |     | 400     | pF   |
| C <sub>BUS_400KHz</sub>   | Total capacitive load for each bus line when operating at 400 kHz             |     | 100     | pF   |

## 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                                                                                         | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-----|-----|------|
| tCCCB_DEFAULT               | Power on default of CC1 and CC2 voltage debounce time                                                             | DEBOUCE<br>register = 2'b00     |     | 168 |     | ms   |
| t <sub>VBUS_DB</sub>        | Debounce of VBUS_DET pin after valid V <sub>BUS_THR</sub>                                                         |                                 |     | 2   |     | ms   |
| t <sub>DRP_DUTY_CYCLE</sub> | Power-on default of percentage of time DRP advertises DFP during a t <sub>DRP</sub>                               | DRP_DUTY_CYCLE register = 2'b00 |     | 30% |     |      |
| t <sub>DRP</sub>            | The period during which the TUSB320HA or the TUSB320LA in DFP mode completes a DFP to UFP and back advertisement. |                                 | 50  | 75  | 100 | ms   |
| t <sub>I2C_EN</sub>         | Time from TUSB320LA EN_N low or TUSB320HA EN high and V <sub>DD</sub> active to I <sup>2</sup> C access available |                                 |     |     | 100 | ms   |
| t <sub>SOFT RESET</sub>     | Soft reset duration                                                                                               |                                 | 26  | 49  | 95  | ms   |





Figure 1. VBUS Detect and Debounce

## 7 Detailed Description

#### 7.1 Overview

The USB Type-C ecosystem operates around a small form factor connector and cable that is flippable and reversible. Because of the nature of the connector, a scheme is required to determine the connector orientation. Additional schemes are required to determine when a USB port is attached and what the acting role of the USB port (DFP, UFP, DRP) is, as well as to communicate Type-C current capabilities. These schemes are implemented over the CC pins according to the USB Type-C pecification. The TUSB320 devices provide Configuration Channel (CC) logic for determining USB port attach and detach, role detection, cable orientation, and Type-C current mode. The TUSB320 devices also contains several features such as mode configuration and low standby current which make these devices ideal for source or sinks in USB2.0 applications.



Figure 2. Functional Block Diagram of TUSB320

### 7.1.1 Cables, Adapters, and Direct Connect Devices

Type-C specification defines several cables, plugs, and receptacles to be used to attach ports. The TUSB320 devices support all cables, receptacles, and plugs. The TUSB320 devices do not support any USB Type-C feature which requires USB power delivery communication over CC lines like e-marking or alternate mode.

## 7.1.1.1 USB Type-C Receptacles and Plugs

Below is list of Type-C receptacles and plugs supported by the TUSB320 devices:

USB Type-C receptacle for USB2.0 platforms and devices



### **Overview (continued)**

- USB full-featured Type-C plug
- USB2.0 Type-C plug

### 7.1.1.2 USB Type-C Cables

Below is a list of Type-C cables types supported by the TUSB320 devices:

- USB full-featured Type-C cable
- USB2.0 Type-C cable with USB2.0 plug
- Captive cable on remote device with either a USB full-featured plug or USB2.0 plug

### 7.1.1.3 Legacy Cables and Adapters

The TUSB320 devices support legacy cable adapters as defined by the Type-C specification. The cable adapter must correspond to the mode configuration of a TUSB320 device.

Figure 3 displays the TUSB320 Legacy Adapter Implementation Circuit.



Figure 3. Legacy Adapter Implementation Circuit

### 7.1.1.4 Direct Connect Devices

The TUSB320 devices support the attaching and detaching of a direct-connect device.

### 7.1.1.5 Audio Adapters

Additionally, the TUSB320 devices support audio adapters for audio accessory mode, including:

- Passive Audio Adapter
- Charge Through Audio Adapter

### 7.2 Feature Description

### 7.2.1 Port Role Configuration

The TUSB320 devices can be configured as a downstream facing port (DFP), upstream facing port (UFP), or dual-role port (DRP) using the tri-level PORT pin. The PORT pin should be pulled high to  $V_{DD}$  using a pullup resistance, low to GND or left as floated on the PCB to achieve the desired mode. This flexibility allows a TUSB320 device to be used in a variety of applications. A TUSB320 device samples the PORT pin after reset and maintains the desired mode until the TUSB320 device is reset again. The port role can also be selected through  $I^2C$  registers. Table 1 lists the supported features in each mode:



### **Feature Description (continued)**

Table 1. Supported Features for the TUSB320 Device by Mode

| PORT PIN SUPPORTED FEATURES                  | HIGH<br>(DFP ONLY) | LOW<br>(UFP ONLY) | NC<br>(DRP) |
|----------------------------------------------|--------------------|-------------------|-------------|
| Port attach and detach                       | Yes                | Yes               | Yes         |
| Cable orientation (through I <sup>2</sup> C) | Yes                | Yes               | Yes         |
| Current advertisement                        | Yes                | -                 | Yes (DFP)   |
| Current detection                            | -                  | Yes               | Yes (UFP)   |
| Accessory modes (audio and debug)            | Yes                | Yes               | Yes         |
| Try.SRC                                      | -                  | -                 | Yes         |
| Try.SNK                                      | -                  | -                 | Yes         |
| Active cable detection                       | Yes                | -                 | Yes (DFP)   |
| I <sup>2</sup> C / GPIO                      | Yes                | Yes               | Yes         |
| Legacy cables                                | Yes                | Yes               | Yes         |
| V <sub>BUS</sub> detection                   | -                  | Yes               | Yes (UFP)   |

## 7.2.1.1 Downstream Facing Port (DFP) - Source

The TUSB320 device can be configured as a DFP-only by pulling the PORT pin high through a resistance to  $V_{DD}$  or by changing the MODE\_SELECT register. In DFP-only mode, the TUSB320 device constantly presents Rps on both CC. In DFP-only mode, the TUSB320 device initially advertises default USB Type-C current. The Type-C current can be adjusted through  $I^2C$  if the system requires to increase the amount advertised. The TUSB320 device adjusts the Rps to match the desired Type-C current advertisement. In GPIO mode, the TUSB320 device only advertises default Type-C current.

When configured as a DFP, the TUSB320 device can operate with older USB Type-C 1.0 devices except for a USB Type-C 1.0 DRP device. A USB Type-C 1.1 compliant DFP can not connect to a Type-C 1.0 DRP. Because the TUSB320 device is compliant to Type-C 1.1, the TUSB320 device can not operate with a USB Type-C 1.0 DRP device. This limitation is a result of a backwards compatibility problem between USB Type-C 1.1 DFP and a USB Type-C 1.0 DRP.

### 7.2.1.2 Upstream Facing Port (UFP) - Sink

The TUSB320 device can be configured as a UFP only by pulling the PORT pin low to GND. In UFP mode, the TUSB320 device constantly presents pulldown resistors (Rd) on both CC pins. The TUSB320 device monitors the CC pins for the voltage level corresponding to the Type-C mode current advertisement by the connected DFP. The TUSB320 device debounces the CC pins and wait for V<sub>BUS</sub> detection before successfully attaching. As a UFP, the TUSB320 device detects and communicates the advertised current level of the DFP to the system through the OUT1 and OUT2 GPIOs (if in GPIO mode) or through the I<sup>2</sup>C CURRENT\_MODE\_DETECT register one time in the Attached.SNK state.

## 7.2.1.3 Dual Role Port (DRP)

The TUSB320 device can be configured to operate as a DRP when the PORT pin is left floated on the PCB. In DRP mode, the TUSB320 device toggles between operating as a DFP and a UFP. When functioning as a DFP in DRP mode, the TUSB320 device complies with all operations as defined for a DFP according to the Type-C specification. When presenting as a UFP in DRP mode, the TUSB320 device operates as defined for a UFP according to the Type-C specification.



The TUSB320 supports two optional Type-C DRP features called Try.SRC and Try.SNK. Products supporting dual-role functionality may have a requirement to be a source (DFP) or a sink (UFP) when connected to another dual-role capable product. For example, a dual-role capable notebook can be a source when connected to a tablet, or a cell phone can be a sink when connected to a notebook or tablet. When standard DRP products (products which don't support either Try.SRC or Try.SNK) are connected together, the role (UFP or DFP) outcome is not predetermined. These two optional DRP features provide a means for dual-role capable products to connect to another dual-role capable product in the role desired. Try.SRC and Try.SNK are only available when TUSB320 is configured in I2C mode. When operating in GPIO mode, the TUSB320 will always operate as a standard DRP.

The Try.SRC feature of the TUSB320 device provides a means for a DRP product to connect as a DFP when connected to another DRP product that doesn't implement Try.SRC. When two products which implement Try.SRC are connected together, the role outcome of either UFP or DFP is the same as a standard DRP. Try.SRC is enabled by changing I2C register SOURCE\_PREF to 2'b11. Once this register is changed to 2'b11, the TUSB320 will always attempt to connect as a DFP when attached to another DRP capable device.

The Try.SNK feature of the TUSB320 device provides a method for a DRP product to connect as a UFP when connected to another DRP product that doesn't implement Try.SNK. When two products which implement Try.SNK are connected together, the role outcome of either UFP or DFP is the same as a standard DRP. Try.SNK is enabled by changing I2C register SOURCE\_PREF to 2'b01. Once this register is changed to 2'b01, the TUSB320 will always attempt to connect as a UFP when attached to another DRP capable device.

### 7.2.2 Type-C Current Mode

When a valid cable detection and attach have been completed, the DFP has the option to advertise the level of Type-C current a UFP can sink. The default current advertisement for the TUSB320 device is max of 500 mA (for USB2.0) or max of 900 mA (for USB3.1). If a higher level of current is available, the  $I^2$ C registers can be written to provide medium current at 1.5 A or high current at 3 A. When the CURRENT\_MODE\_ADVERTISE register has been written to advertise higher than default current, the DFP adjusts the Rps for the specified current level. If a DFP advertises 3 A, system designer must ensure that the  $V_{DD}$  of the TUSB320 device is 3.5 V or greater. Table 2 lists the Type-C current advertisements in GPIO an  $I^2$ C modes.

| TYPE-C CURRENT                        |                                                        | GPIO MODE (AI                                 | DDR PIN IN NC)     | I <sup>2</sup> C MODE (ADDR PIN H, L)                   |                                                                  |  |
|---------------------------------------|--------------------------------------------------------|-----------------------------------------------|--------------------|---------------------------------------------------------|------------------------------------------------------------------|--|
|                                       |                                                        | UFP (PORT PIN L) DFP (PORT PIN H)             |                    | UFP                                                     | DFP                                                              |  |
| Default                               | max of 500<br>mA (USB2.0)<br>max of 900<br>mA (USB3.1) | Current mode detected and output through OUT1 | Only advertisement | Current mode detected and read through I <sup>2</sup> C | I <sup>2</sup> C register default is 500 or 900 mA (max)         |  |
| Medium - 1.5 A (max) High - 3 A (max) |                                                        | / OUT2                                        | N/A                | register                                                | Advertisement selected through writing I <sup>2</sup> C register |  |

Table 2. Type-C Current Advertisement for GPIO and I<sup>2</sup>C Modes

#### 7.2.3 Accessory Support

The TUSB320 device supports audio and debug accessories in UFP, DFP mode and DRP mode. Audio and debug accessory support is provided through reading of I<sup>2</sup>C registers. Audio accessory is also supported through GPIO mode with INT N/OUT3 pin (audio accessory is detected when INT N/OUT3 pin is low).

### 7.2.3.1 Audio Accessory

Audio accessory mode is supported through two types of adapters. First, the passive audio adapter can be used to convert the Type-C connector into an audio port. To effectively detect the passive audio adapter, the TUSB320 device must detect a resistance < Ra on both of the CC pins.

Secondly, a charge through audio adapter can be used. The primary difference between a passive and charge through adapter is that the charge through adapter supplies 500 mA of current over VBUS. The charge through adapter contains a receptacle and a plug. The plug acts as a DFP and supply  $V_{\text{BUS}}$  when the plug detects a connection.

When the TUSB320 device is configured in GPIO mode, OUT3 pin determines if an audio accessory is connected. When an audio accessory is detected, the OUT3 pin is pulled low.



### 7.2.3.2 Debug Accessory

Debug is an additional state supported by USB Type-C. The specification does not define a specific user scenario for this state, but the specification is important because the end user could use debug accessory mode to enter a test state for production specific to the application. The TUBS320 device will detect a debug accessory if  $R_{\rm d}$  or  $R_{\rm p}$  is detected on both CC1 and CC2.

#### 7.2.4 I<sup>2</sup>C and GPIO Control

The TUSB320 device can be configured for I<sup>2</sup>C communication or GPIO outputs using the ADDR pin. The ADDR pin is a tri-level control pin. When the ADDR pin is left floating (NC), the TUSB320 device is in GPIO output mode. When the ADDR pin is pulled high or pulled low, the TUSB320 device is in I<sup>2</sup>C mode.

All outputs for the TUSB320 device are open drain configuration.

The OUT1 and OUT2 pins are used to output the Type-C current mode when in GPIO mode. Additionally, the OUT3 pin is used to communicate the audio accessory mode in GPIO mode. Table 3 lists the output pin settings. See the *Pin Configuration and Functions* section for more information.

Table 3. Simplified Operation for OUT1 and OUT2

| OUT1 | OUT2 | ADVERTISEMENT                            |
|------|------|------------------------------------------|
| Н    | Н    | Default Current in Unattached State      |
| Н    | L    | Default Current in Attached State        |
| L    | Н    | Medium Current (1.5 A) in Attached State |
| L    | L    | High Current (3.0 A) in Attached State   |

When operating in I<sup>2</sup>C mode, the TUSB320 device uses the SCL and SDA lines for clock and data and the INT\_N pin to communicate a change in I<sup>2</sup>C registers, or an interrupt, to the system. The INT\_N pin is pulled low when the TUSB320 device updates the registers with new information. The INT\_N pin is open drain. The INTERRUPT\_STATUS register will be set when the INT\_N pin is pulled low. To clear the INTERRUPT\_STATUS register, the end user writes to I<sup>2</sup>C.

When operating in GPIO mode, the OUT3 pin is used in place of the INT\_N pin to determine if an audio accessory is detected and attached. The OUT3 pin is pulled low when an audio accessory is detected.

### NOTE

When using the 3.3 V supply for  $I^2C$ , the end user must ensure that the  $V_{DD}$  is 3 V and above. Otherwise the  $I^2C$  can back power the device.

### 7.2.5 V<sub>BUS</sub> Detection

The TUSB320 device supports  $V_{BUS}$  detection according to the Type-C specification.  $V_{BUS}$  detection is used to determine the attachment and detachment of a UFP and to determine the entering and exiting of accessary modes.  $V_{BUS}$  detection is also used to successfully resolve the role in DRP mode.

The system  $V_{BUS}$  voltage must be routed through a 900-k $\Omega$  resistor to the VBUS\_DET pin on the TUSB320 device if the PORT pin is configured as a DRP or a UFP. If the TUSB320 device is configured as a DFP and only ever used in DFP mode, the VBUS\_DET pin can be left unconnected.



### 7.3 Device Functional Modes

The TUSB320 device has four functional modes. Table 4 lists these modes:

Table 4. USB Type-C States According to TUSB320 Functional Modes

| MODES        | GENERAL BEHAVIOR                                                                | PORT PIN    | STATES <sup>(1)</sup>                              |
|--------------|---------------------------------------------------------------------------------|-------------|----------------------------------------------------|
|              |                                                                                 |             | Unattached.SNK                                     |
|              |                                                                                 | UFP         | Unattached.Accessory                               |
|              |                                                                                 | UFF         | AttachWait.Accessory                               |
| Unattached   | USB port unattached. ID, PORT operational. I <sup>2</sup> C on. CC pins         |             | AttachWait.SNK                                     |
| Unallacheu   | configure according to PORT pin.                                                | DRP         | Toggle Unattached.SNK $\rightarrow$ Unattached.SRC |
|              |                                                                                 | DKP         | AttachedWait.SRC or AttachedWait.SNK               |
|              |                                                                                 | DFP         | Unattached.SRC                                     |
|              |                                                                                 | DIF         | AttachWait.SRC                                     |
|              |                                                                                 |             | Attached.SNK                                       |
|              |                                                                                 | UFP         | Audio accessory                                    |
|              |                                                                                 |             | Debug accessory.SNK                                |
|              |                                                                                 |             | Attached.SNK                                       |
| Active       | USB port attached. All GPIOs                                                    | DRP         | Attached.SRC                                       |
| Active       | operational. I <sup>2</sup> C on.                                               | DKF         | Audio accessory                                    |
|              |                                                                                 |             | Debug accessory.SNK or Debug accessory.SRC         |
|              |                                                                                 |             | Attached.SRC                                       |
|              |                                                                                 | DFP         | Audio accessory                                    |
|              |                                                                                 |             | Debug accessory.SRC                                |
| Dead battery | No operation.<br>V <sub>DD</sub> not available.                                 | UFP/DRP/DFP | Default device state to UFP/SNK with Rd.           |
| Shutdown     | V <sub>DD</sub> available.<br>TUSB320LA EN_N pin high.<br>TUSB320HA EN pin low. | UFP/DRP/DFP | Default device state to UFP/SNK with Rd.           |

<sup>(1)</sup> Required; not in sequential order.

### 7.3.1 Unattached Mode

Unattached mode is the primary mode of operation for the TUSB320 device, because a USB port can be unattached for a lengthy period of time. In unattached mode,  $V_{DD}$  is available, and all IOs and  $I^2C$  are operational. After the TUSB320 device is powered up, the part enters unattached mode until a successful attach has been determined. Initially, right after power up, the TUSB320 device comes up as an Unattached.SNK. The TUSB320 device checks the PORT pin and operates according to the mode configuration. The TUSB320 device toggles between the UFP and the DFP if configured as a DRP. In unattached mode,  $I^2C$  can be used to change the mode configuration or port role if the board configuration of the PORT pin is not the desired mode. Writing to the  $I^2C$  MODE\_SELECT register can override the PORT pin in unattached mode. The PORT pin is only sampled at reset (EN\_N high to low transition for the TUSB320LA device or the EN low to high transition for the TUSB320HA device), after  $I^2C$ \_SOFT\_RESET, or power up.  $I^2C$  must be used after reset to change the device mode configuration.



#### 7.3.2 Active Mode

Active mode is defined as the port being attached. In active mode, all GPIOs are operational, and  $I^2C$  is read / write (R/W). When in active mode, the TUSB320 device communicates to the AP that the USB port is attached. This communication happens through the ID pin if TUSB320 is configured as a DFP or DRP connect as source. If TUSB320 is configured as a UFP or a DRP connected as a sink, the OUT1/OUT2 and INT\_N/OUT3 pins are used. The TUSB320 device exits active mode under the following conditions:

- Cable unplug
- V<sub>BUS</sub> removal if attached as a UFP
- Dead battery; system battery or supply is removed
- TUSB320LA EN N pin floated or pulled high
- TUSB320HA EN pin floated or pulled low.

During active mode, I<sup>2</sup>C be used to change the mode configuration following the sequence below. This same sequence is valid when TUSB320 is in unattached mode.

- Set the DISABLE\_TERM register (address 0x0A bit 0) to a 1'b1.
- Change the MODE\_SELECT register (address 0x0A bits 5:4) to desired mode of operation.
- · Wait 5 ms.
- Clear the DISABLE\_TERM register (address 0x0A bit 0) to 1'b0.

### 7.3.3 Dead Battery Mode

During dead battery mode,  $V_{DD}$  is not available. CC pins always default to pulldown resistors in dead battery mode. Dead battery mode means:

- TUSB320 in UFP with 5.1-k $\Omega$  ± 20% Rd; cable connected and providing charge
- TUSB320 in UFP with 5.1-kΩ ± 20% Rd; nothing connected (application could be off or have a discharged battery)

#### NOTE

When  $V_{DD}$  is off, the TUSB320 non-failsafe pins (VBUS\_DET, ADDR, PORT, OUT[3:1] pins) could back-drive the TUSB320 device if not handled properly. When necessary to pull these pins up, TI recommendeds pulling up PORT, ADDR, and INT\_N/OUT3 to the device's  $V_{DD}$  supply. The VBUS\_DET must be pulled up to  $V_{BUS}$  through a 900-k $\Omega$  resistor.

### 7.3.4 Shutdown Mode

Shutdown mode for TUSB320LA device is defined as follows:

- Supply voltage available and EN\_N pin is pulled high or floating.
- EN\_N pin has internal pullup resistor.
- The TUSB320LA device is off, but still maintains the Rd on the CC pins

Shutdown mode for TUSB320HA device is defined as follows:

- Supply voltage available and EN pin is pulled low or floating.
- EN pin has internal pulldown resistor.
- The TUSB320HA device is off, but still maintains the Rd on the CC pins



### 7.4 Programming

For further programmability, the TUSB320 device can be controlled using  $I^2C$ . The TUSB320 device local  $I^2C$  interface is available for reading/writing after  $T_{I2C\_EN}$  when the device is powered up. The SCL and SDA terminals are used for  $I^2C$  clock and  $I^2C$  data respectively. If  $I^2C$  is the preferred method of control, the ADDR pin must be set accordingly.

Table 5. TUSB320 I2C Addresses

|                                                                      | TUSB320 I <sup>2</sup> C Target Address |   |   |   |   |   |   |             |  |  |
|----------------------------------------------------------------------|-----------------------------------------|---|---|---|---|---|---|-------------|--|--|
| ADDR pin Bit 7 (MSB) Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 (W/R) |                                         |   |   |   |   |   |   | Bit 0 (W/R) |  |  |
| Н                                                                    | 1                                       | 1 | 0 | 0 | 1 | 1 | 1 | 0/1         |  |  |
| L                                                                    | 1                                       | 0 | 0 | 0 | 1 | 1 | 1 | 0/1         |  |  |

The following procedure should be followed to write to TUSB320 I<sup>2</sup>C registers:

- 1. The master initiates a write operation by generating a start condition (S), followed by the TUSB320 7-bit address and a zero-value R/W bit to indicate a write cycle.
- 2. The TUSB320 device acknowledges the address cycle.
- 3. The master presents the sub-address (I<sup>2</sup>C register within the TUSB320 device) to be written, consisting of one byte of data, MSB-first.
- 4. The TUSB320 device acknowledges the sub-address cycle.
- 5. The master presents the first byte of data to be written to the I<sup>2</sup>C register.
- 6. The TUSB320 device acknowledges the byte transfer.
- 7. The master can continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the TUSB320 device.
- 8. The master terminates the write operation by generating a stop condition (P).

The following procedure should be followed to read the TUSB320 I<sup>2</sup>C registers:

- 1. The master initiates a read operation by generating a start condition (S), followed by the TUSB320 7-bit address and a one-value R/W bit to indicate a read cycle.
- 2. The TUSB320 device acknowledges the address cycle.
- 3. The TUSB320 device transmits the contents of the memory registers MSB-first starting at register 00h or last read sub-address+1. If a write to the T I<sup>2</sup>C register occurred prior to the read, then the TUSB320 device starts at the sub-address specified in the write.
- 4. The TUSB320 device waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I<sup>2</sup>C master acknowledges reception of each data byte transfer.
- 5. If an ACK is received, the TUSB320 device transmits the next byte of data.
- 6. The master terminates the read operation by generating a stop condition (P).

The following procedure should be followed for setting a starting sub-address for I<sup>2</sup>C reads:

- 1. The master initiates a write operation by generating a start condition (S), followed by the TUSB320 7-bit address and a zero-value R/W bit to indicate a read cycle.
- 2. The TUSB320 device acknowledges the address cycle.
- 3. The master presents the sub-address (I<sup>2</sup>C register within the TUSB320 device) to be read, consisting of one byte of data, MSB-first.
- 4. The TUSB320 device acknowledges the sub-address cycle.
- 5. The master terminates the read operation by generating a stop condition (P).

#### NOTE

If no sub-addressing is included for the read procedure, then the reads start at register offset 00h and continue byte-by-byte through the registers until the I<sup>2</sup>C master terminates the read operation. If a I<sup>2</sup>C address write occurred prior to the read, then the reads start at the sub-address specified by the address write.



## 7.5 Register Maps

## Table 6. CSR Registers

| ACCESS<br>TAG | NAME      | MEANING                                                                                  |
|---------------|-----------|------------------------------------------------------------------------------------------|
| R             | Read      | The field can be read by software.                                                       |
| W             | Write     | The field can be written by software.                                                    |
| S             | Set       | The field can be set by a write of one. Writes of zeros to the field have no effect.     |
| С             | Clear     | The field can be cleared by a write of one. Writes of zeros to the field have no effect. |
| U             | Update    | Hardware can autonomously update this field.                                             |
| NA            | No Access | Not accessible or not applicable.                                                        |

## 7.5.1 CSR Registers (address = 0x00 - 0x07)

## Figure 4. CSR Registers (address = 0x00 - 0x07)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 7. CSR Registers (address = 0x00 - 0x07)

| Bit | Field     | Туре | Reset | Description                                                                                                                                                 |
|-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DEVICE_ID | R    |       | For the TUSB320 device these fields return a string of ASCII characters returning TUSB320 Addresses 0x07 - 0x00 = {0x00 0x54 0x55 0x53 0x42 0x33 0x32 0x30} |



## 7.5.2 CSR Registers (address = 0x08)

## Figure 5. CSR Registers (address = 0x08)

| 7          | 6            | 5          | 4          | 3    | 2           | 1    | 0                          |
|------------|--------------|------------|------------|------|-------------|------|----------------------------|
| CURRENT_MO | DE_ADVERTISE | CURRENT_MC | DDE_DETECT | ACCE | SSORY_CONNE | CTED | ACTIVE_CABLE_<br>DETECTION |
| R          | W            | RI         | U          |      | RU          |      | RU                         |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 8. CSR Registers (address = 0x08)

| Bit | Field                  | Туре | Reset | Description                                                                                                                               |
|-----|------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
|     |                        |      |       | These bits are programmed by the application to raise the current advertisement from default.                                             |
|     |                        |      |       | 00 - Default (500 mA / 900 mA) initial value at startup                                                                                   |
| 7:6 | CURRENT_MODE_ADVERTISE | RW   | 00    | 01 – Mid (1.5 A)                                                                                                                          |
|     |                        |      |       | 10 – High (3 A)                                                                                                                           |
|     |                        |      |       | 11 – Reserved                                                                                                                             |
|     |                        |      |       | These bits are set when a UFP determines the Type-C Current mode.                                                                         |
|     |                        |      |       | 00 - Default (value at start up)                                                                                                          |
| 5:4 | CURRENT_MODE_DETECT    | RU   | 00    | 01 – Medium                                                                                                                               |
|     |                        |      |       | 10 – Audio Charged through accessory – 500 mA                                                                                             |
|     |                        |      |       | 11 – High                                                                                                                                 |
|     |                        |      |       | These bits are read by the application to determine if an accessory was attached.                                                         |
|     |                        |      |       | 000 - No accessory attached (default)                                                                                                     |
|     |                        |      |       | 001 - Reserved                                                                                                                            |
|     |                        |      |       | 010 – Reserved                                                                                                                            |
| 3:1 | ACCESSORY CONNECTED    | RU   | 000   | 011 – Reserved                                                                                                                            |
| 0.1 | 7.6626661(1_6614126125 | NO   |       | 100 – Audio accessory                                                                                                                     |
|     |                        |      |       | 101 - Audio charged thru accessory                                                                                                        |
|     |                        |      |       | 110 – Debug accessory when the TUSB320 device is connected as a DFP.                                                                      |
|     |                        |      |       | 111 – Debug accessory when the TUSB320 device is connected as a UFP.                                                                      |
| 0   | ACTIVE_CABLE_DETECTION | RU   | 0     | This flag indicates that an active cable has been plugged into the Type-C connector. When this field is set, an active cable is detected. |



## 7.5.3 CSR Registers (address = 0x09)

## Figure 6. CSR Registers (address = 0x09)

| 7       | 6                           | 5  | 4                | 3 | 2                | 1 | 0                         |
|---------|-----------------------------|----|------------------|---|------------------|---|---------------------------|
| ATTACHE | ATTACHED_STATE CABLE_DIR IN |    | INTERRUPT_STATUS | _ | — DRP_DUTY_CYCLE |   | DISABLE_UFP_<br>ACCESSORY |
| RU      | J                           | RU | RCU              | R | R\               | V | RW                        |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 9. CSR Registers (address = 0x09)

| Bit | Field                 | Туре | Reset | Description                                                                                                                                                                                                             |
|-----|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                       |      |       | This is an additional method to communicate attach other than the ID pin. These bits can be read by the application to determine what was attached.                                                                     |
| 7:6 | ATTACHED_STATE        | RU   | 00    | 00 - Not attached (default)                                                                                                                                                                                             |
|     | _                     |      |       | 01 – Attached.SRC (DFP)                                                                                                                                                                                                 |
|     |                       |      |       | 10 – Attached.SNK (UFP)                                                                                                                                                                                                 |
|     |                       |      |       | 11 – Attached to an accessory                                                                                                                                                                                           |
| _   | CARLE DIR             |      |       | Cable orientation. The application can read these bits for cable orientation information.                                                                                                                               |
| 5   | CABLE_DIR             | RU   | 1     | 0 – CC1                                                                                                                                                                                                                 |
|     |                       |      |       | 1 – CC2 (default)                                                                                                                                                                                                       |
|     |                       |      | 0     | The INT pin is pulled low whenever a CSR with RU in Access field changes. When a CSR change has occurred this bit should be held at 1 until the application clears it. A write of 1'b1 is required to clear this field. |
| 4   | INTERRUPT_STATUS      | RCU  |       | 0 - Clear                                                                                                                                                                                                               |
|     |                       |      |       | 1 – Interrupt (When INT_N is pulled low, this bit will be 1.)                                                                                                                                                           |
|     |                       |      |       | Note: SW must make sure the INTERRUPT_STATUS has been cleared to zero. Rewrites to this register are needed for the INT_N to be correctly asserted for all interrupt events.                                            |
| 3   | Reserved              | R    | 0     | Reserved                                                                                                                                                                                                                |
|     |                       |      |       | Percentage of time that a DRP advertises DFP during tDRP                                                                                                                                                                |
|     |                       |      |       | 00 - 30% (default)                                                                                                                                                                                                      |
| 2:1 | DRP_DUTY_CYCLE        | RW   | 00    | 01 – 40%                                                                                                                                                                                                                |
|     |                       |      |       | 10 – 50%                                                                                                                                                                                                                |
|     |                       |      |       | 11 – 60%                                                                                                                                                                                                                |
|     |                       |      |       | Settings this field will disable UFP accessory support.                                                                                                                                                                 |
| 0   | DISABLE_UFP_ACCESSORY | RW   | 0     | 0 – UFP accessory support enabled (Default)                                                                                                                                                                             |
|     |                       |      |       | 1 – UFP accessory support disabled                                                                                                                                                                                      |



## 7.5.4 CSR Registers (address = 0x0A)

## Figure 7. CSR Registers (address = 0x0A)

| 7        | 6 | 5      | 4      | 3                           | 2     | 1      | 0            |
|----------|---|--------|--------|-----------------------------|-------|--------|--------------|
| DEBOUNCE |   | MODE_S | SELECT | I <sup>2</sup> C_SOFT_RESET | SOURC | E_PREF | DISABLE_TERM |
| RW       |   | RV     | N      | RSU                         | R     | W      | RW           |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 10. CSR Registers (address = 0x0A)

|     |                             |      |       | (audiess = UNUA)                                                                                                                                                                                                                |
|-----|-----------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field                       | Туре | Reset | Description                                                                                                                                                                                                                     |
|     |                             |      |       | The nominal amount of time the TUSB320 device debounces the voltages on the CC pins.                                                                                                                                            |
| 7:6 | DEDOUNGE                    | 514  | 00    | 00 – 168 ms (default)                                                                                                                                                                                                           |
| 7.0 | DEBOUNCE                    | RW   | 00    | 01 – 118 ms                                                                                                                                                                                                                     |
|     |                             |      |       | 10 – 134 ms                                                                                                                                                                                                                     |
|     |                             |      |       | 11 – 152 ms                                                                                                                                                                                                                     |
|     |                             |      |       | This register can be written to set the TUSB320 device mode operation. The ADDR pin must be set to I <sup>2</sup> C mode. If the default is maintained, the TUSB320 device operates according to the PORT pin levels and modes. |
| 5:4 | MODE_SELECT                 | RW   | 00    | 00 - Maintain mode according to PORT pin selection (default)                                                                                                                                                                    |
|     |                             |      |       | 01 – UFP mode (unattached.SNK)                                                                                                                                                                                                  |
|     |                             |      |       | 10 – DFP mode(unattached.SRC)                                                                                                                                                                                                   |
|     |                             |      |       | 11 – DRP mode(start from unattached.SNK)                                                                                                                                                                                        |
|     |                             |      |       | This resets the digital logic. The bit is self-clearing. A write of 1 starts the reset. The following registers can be affected after setting this bit:                                                                         |
|     |                             |      |       | CURRENT_MODE_DETECT                                                                                                                                                                                                             |
| 3   | I <sup>2</sup> C_SOFT_RESET | RSU  | 0     | ACTIVE_CABLE_DETECTION                                                                                                                                                                                                          |
|     |                             |      |       | ACCESSORY_CONNECTED                                                                                                                                                                                                             |
|     |                             |      | <br>  | ATTACHED_STATE                                                                                                                                                                                                                  |
|     |                             |      |       | CABLE_DIR                                                                                                                                                                                                                       |
|     |                             |      |       | This field controls the TUSB320 behavior when configured as a DRP.                                                                                                                                                              |
|     |                             | 514  |       | 00 - Standard DRP (default)                                                                                                                                                                                                     |
| 2:1 | SOURCE_PREF                 | RW   | 00    | 01 – DRP will perform Try.SNK.                                                                                                                                                                                                  |
|     |                             |      |       | 10 - Reserved.                                                                                                                                                                                                                  |
|     |                             |      |       | 11 – DRP will perform Try.SRC.                                                                                                                                                                                                  |
|     | DIOADI E TEDM               | DW   |       | This field will disable the termination on the CC pins and transition the CC state machine of the TUSB320 device to the Disable State.                                                                                          |
| 0   | DISABLE_TERM                | RW   | 0     | 0 - Termination enabled according to Port (Default)                                                                                                                                                                             |
|     |                             |      |       | 1 - Termination disabled and state machine held in Disabled state.                                                                                                                                                              |



## 7.5.5 CSR Registers (address = 0x45)

## Figure 8. CSR Registers (address = 0x45)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 11. CSR Registers (address = 0x45)

| Bit | Field         | Туре | Reset | Description                                            |
|-----|---------------|------|-------|--------------------------------------------------------|
| 7:3 | Reserved      | R    | 00000 | Reserved                                               |
|     |               |      | 0     | When this field is set, Rd and Rp are disabled.        |
| 2   | DISABLE_RD_RP | RW   |       | 0 - Normal operation (default)                         |
|     |               |      |       | 1 – Disable Rd and Rp                                  |
| 1:0 | Reserved      | RW   | 00    | For TI internal use only. Do not change default value. |

## 7.5.6 CSR Registers (address = 0xA0)

## Figure 9. CSR Registers (address = 0xA0)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 12. CSR Registers (address = 0xA0)

| Bi  | it | Field    | Туре | Reset | Description                            |
|-----|----|----------|------|-------|----------------------------------------|
| 7:0 | 0  | REVISION | R    | 0x02  | Revision of TUSB320. Defaults to 0x02. |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TUSB320 device is a Type-C configuration channel logic and port controller. The TUSB320 device can detect when a Type-C device is attached, what type of device is attached, the orientation of the cable, and power capabilities (both detection and broadcast). The TUSB320 device can be used in a source application (DFP), in a sink application (UFP), or a combination source/sink application (DRP).

## 8.2 Typical Application

### 8.2.1 DRP in I<sup>2</sup>C Mode

Figure 10 and Figure 11 show a Type-C configuration for the DRP mode.



Figure 12 shows the TUSB320 device configured as a DRP in I<sup>2</sup>C mode.



Figure 12. DRP in I<sup>2</sup>C Mode Schematic



## **Typical Application (continued)**

### 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 13:

Table 13. Design Requirements for DRP in I<sup>2</sup>C Mode

| DESIGN PARAMETER                        | VALUE                                                       |
|-----------------------------------------|-------------------------------------------------------------|
| V <sub>DD</sub> (2.75 V to 5 V)         | VBAT (less than 5 V)                                        |
| Mode (I <sup>2</sup> C or GPIO)         | I <sup>2</sup> C: ADDR pin must be pulled down or pulled up |
| I <sup>2</sup> C address (0x67 or 0x47) | 0x47: ADDR pin must be pulled low or tied to GND            |
| Type-C port type (UFP, DFP, or DRP)     | DRP: PORT pin is NC                                         |
| Shutdown support                        | No                                                          |

### 8.2.1.2 Detailed Design Procedure

The TUSB320 device supports a  $V_{DD}$  in the range of 2.75 V to 5 V. In this particular use case, VBAT which must be in the required  $V_{DD}$  range is connected to the  $V_{DD}$  pin. A 100-nF capacitor is placed near  $V_{DD}$ .

The TUSB320 device is placed into  $I^2C$  mode by either pulling the ADDR pin high or low. In this case, the ADDR pin is tied to GND which results in a  $I^2C$  address of 0x47. The SDA and SCL must be pulled up to either 1.8 V or 3.3 V. When pulled up to 3.3 V, the  $V_{DD}$  supply must be at least 3 V to keep from back-driving the  $I^2C$  interface.

The TUSB320LA device can enter shutdown mode by pulling the EN\_N pin high, which puts the TUSB320LA device into a low power state. In this case, external control of the EN\_N pin is not implemented and therefore the EN\_N pin is tied to GND. The TUSB320HA device can enter shutdown mode by pulling the EN pin low, which puts the TUSB320HA device into a low power state. In this case, external control of the EN pin is not implemented and therefore the EN pin is tied to 1.8 V or 3.3 V.

The INT\_N/OUT3 pin is used to notify the PMIC when a change in the TUSB320 I<sup>2</sup>C registers occurs. This pin is an open drain output and requires an external pullup resistor. The pin should be pulled up to  $V_{DD}$  using a 200-k $\Omega$  resistor.

The ID pin is used to indicate when a connection has occurred if the TUSB320 device is a DFP while configured for DRP. An OTG USB controller can use this pin to determine when to operate as a USB Host or USB Device. When this pin is driven low, the OTG USB controller functions as a host and then enables  $V_{BUS}$ . The Type-C standard requires that a DFP not enable  $V_{BUS}$  until the DFP is in the Attached.SRC state. If the ID pin is not low but  $V_{BUS}$  is detected, then OTG USB controller functions as a device. The ID pin is open drain output and requires an external pullup resistor. THe ID pin should be pulled up to  $V_{DD}$  using a 200-k $\Omega$  resistor.

The Type-C port mode is determined by the state of the PORT pin. When the PORT pin is not connected, the TUSB320 device is in DRP mode. The Type-C port mode can also be controlled by the MODE\_SELECT register through the I<sup>2</sup>C interface.

The VBUS\_DET pin must be connected through a 900-k $\Omega$  resistor to V<sub>BUS</sub> on the Type-C that is connected. This large resistor is required to protect the TUSB320 device from large V<sub>BUS</sub> voltage that is possible in present day systems. This resistor along with internal pulldown keeps the voltage observed by the TUSB320 device in the recommended range.

The USB2 specification requires the bulk capacitance on  $V_{BUS}$  based on UFP or DFP. When operating the TUSB320 device in a DRP mode, it alternates between UFP and DFP. If the TUSB320 device connects as a UFP, the large bulk capacitance must be removed.

**Table 14. USB2 Bulk Capacitance Requirements** 

| PORT CONFIGURATION           | MIN | MAX | UNIT |
|------------------------------|-----|-----|------|
| Downstream facing port (DFP) | 120 |     | μF   |
| Upstream facing port (UFP)   | 1   | 10  | μF   |



## 8.2.1.3 Application Curves



Figure 13. Application Curve for DRP in I<sup>2</sup>C Mode



### 8.2.2 DFP in I<sup>2</sup>C Mode

Figure 14 and Figure 15 show a Type-C configuration for the DFP mode.



Figure 16 shows the TUSB320 device configured as a DFP in I<sup>2</sup>C mode.



Figure 16. DFP in I<sup>2</sup>C Mode Schematic

### 8.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 15:

Table 15. Design Requirements for DFP in I<sup>2</sup>C Mode

| DESIGN PARAMETER                        | VALUE                                                       |
|-----------------------------------------|-------------------------------------------------------------|
| V <sub>DD</sub> (2.75 V to 5 V)         | 5 V                                                         |
| Mode (I <sup>2</sup> C or GPIO)         | I <sup>2</sup> C: ADDR pin must be pulled down or pulled up |
| I <sup>2</sup> C address (0x67 or 0x47) | 0x47: ADDR pin must be pulled low or tied to GND            |
| Type-C port type (UFP, DFP, or DRP)     | DFP: PORT pin is pulled up                                  |
| Shutdown support                        | No                                                          |



### 8.2.2.2 Detailed Design Procedure

The TUSB320 device supports a  $V_{DD}$  in the range of 2.75 V to 5 V. In this particular case,  $V_{DD}$  is set to 5 V. A 100-nF capacitor is placed near  $V_{DD}$ .

The TUSB320 device is placed into  $I^2C$  mode by either pulling the ADDR pin high or low. In this particular case, the ADDR pin is tied to GND which results in a  $I^2C$  address of 0x47. The SDA and SCL must be pulled up to either 1.8 V or 3.3 V. When pulled up to 3.3 V, the  $V_{DD}$  supply must be at least 3 V to keep from back-driving the  $I^2C$  interface.

The TUSB320LA device can enter shutdown mode by pulling the EN\_N pin high, which puts the TUSB320LA device into a low power state. In this case, external control of the EN\_N pin is not implemented and therefore the EN\_N pin is tied to GND. The TUSB320HA device can enter shutdown mode by pulling the EN pin low, which puts the TUSB320HA device into a low power state. In this case, external control of the EN pin is not implemented and therefore the EN pin is tied to 1.8 V or 3.3 V.

The INT\_N/OUT3 pin is used to notify the PMIC when a change in the TUSB320 I $^2$ C registers occurs. This pin is an open drain output and requires an external pullup resistor. The pin should be pulled up to  $V_{DD}$  using a 200-k $\Omega$  resistor.

The Type-C port mode is determined by the state of the PORT pin. When the PORT pin is pulled high, the TUSB320 device is in DFP mode. The Type-C port mode can also be controlled by the MODE\_SELECT register through the I<sup>2</sup>C interface.

The VBUS\_DET pin must be connected through a  $900-k\Omega$  resistor to  $V_{BUS}$  on the Type-C that is connected. This large resistor is required to protect the TUSB320 device from large  $V_{BUS}$  voltage that is possible in present day systems. This resistor along with internal pulldown keeps the voltage observed by the TUSB320 device in the recommended range.

The USB2 specification requires the bulk capacitance on  $V_{BUS}$  based on UFP or DFP. When operating the TUSB320 device in a DFP mode, a bulk capacitance of at least 120  $\mu$ F is required. In this particular case, a 150- $\mu$ F capacitor was chosen.

### 8.2.2.3 Application Curves



Figure 17. Application Curve for DFP in I<sup>2</sup>C Mode



### 8.2.3 UFP in I<sup>2</sup>C Mode

Figure 18 and Figure 19 show a Type-C configuration for the UFP mode.



Figure 20 shows the TUSB320 device configured as a UFP in I<sup>2</sup>C mode.



Figure 20. UFP in I<sup>2</sup>C Mode Schematic

### 8.2.3.1 Design Requirements

For this design example, use the parameters listed in Table 16:

Table 16. Design Requirements for UFP in I<sup>2</sup>C Mode

| DESIGN PARAMETER                        | VALUE                                                       |
|-----------------------------------------|-------------------------------------------------------------|
| V <sub>DD</sub> (2.75 V to 5 V)         | 5 V                                                         |
| Mode (I <sup>2</sup> C or GPIO)         | I <sup>2</sup> C: ADDR pin must be pulled down or pulled up |
| I <sup>2</sup> C address (0x67 or 0x47) | 0x47: ADDR pin must be pulled low or tied to GND            |
| Type-C port type (UFP, DFP, or DRP)     | UFP: PORT pin is pulled down                                |



### Table 16. Design Requirements for UFP in I<sup>2</sup>C Mode (continued)

| DESIGN PARAMETER | VALUE |
|------------------|-------|
| Shutdown support | No    |

### 8.2.3.2 Detailed Design Procedure

The TUSB320 device supports a  $V_{DD}$  in the range of 2.75 V to 5 V. In this particular case,  $V_{DD}$  is set to 5 V. A 100-nF capacitor is placed near  $V_{DD}$ . If  $V_{BUS}$  is guaranteed to be less than 5.5 V, powering the TUSB320 device through a diode can be implemented.

The TUSB320 device is placed into  $I^2C$  mode by either pulling the ADDR pin high or low. In this case, the ADDR pin is tied to GND which results in a  $I^2C$  address of 0x47. The SDA and SCL must be pulled up to either 1.8 V or 3.3 V. When pulled up to 3.3 V, the  $V_{DD}$  supply must be at least 3 V to keep from back-driving the  $I^2C$  interface.

The TUSB320LA device can enter shutdown mode by pulling the EN\_N pin high, which puts the TUSB320LA device into a low power state. In this case, external control of the EN\_N pin is not implemented and therefore the EN\_N pin is tied to GND. The TUSB320HA device can enter shutdown mode by pulling the EN pin low, which puts the TUSB320HA device into a low power state. In this case, external control of the EN pin is not implemented and therefore the EN pin is tied to 1.8 V or 3.3 V.

The INT\_N/OUT3 pin is used to notify the PMIC when a change in the TUSB320 I<sup>2</sup>C registers occurs. This pin is an open drain output and requires an external pullup resistor. The pin should be pulled up to  $V_{DD}$  using a 200-k $\Omega$  resistor.

The Type-C port mode is determined by the state of the PORT pin. When the PORT pin is pulled low, the TUSB320 device is in UFP mode. The Type-C port mode can also be controlled by the MODE\_SELECT register through the I<sup>2</sup>C interface.

The VBUS\_DET pin must be connected through a  $900-k\Omega$  resistor to  $V_{BUS}$  on the Type-C that is connected. This large resistor is required to protect the TUSB320 device from large  $V_{BUS}$  voltage that is possible in present day systems. This resistor along with internal pulldown keeps the voltage observed by the TUSB320 device in the recommended range.

The USB2 specification requires the bulk capacitance on  $V_{BUS}$  based on UFP or DFP. When operating the TUSB320 device in a UFP mode, a bulk capacitance between 1  $\mu$ F to 10  $\mu$ F is required. In this particular case, a 1- $\mu$ F capacitor was chosen.

### 8.2.3.3 Application Curves



Figure 21. Application Curve for UFP in I<sup>2</sup>C Mode



### 8.3 Initialization Setup

### 8.3.1 TUSB320LA Initialization Procedure

- 1. System is powered off (device has no  $V_{DD}$ ). The TUSB320LA device is configured internally in UFP mode with Rds on CC pins (dead battery).
- V<sub>DD</sub> ramps POR circuit. V<sub>DD</sub> must ramp within 25 ms or less. IO pull-up power rail (i.e. pull up on ID, INT, SCL, SDA, ADDR, PORT) must ramp with V<sub>DD</sub> or lag after V<sub>DD</sub>.
- 3. I<sup>2</sup>C supply ramps up.
- 4. The TUSB320LA device enters unattached mode and determines the voltage level from the PORT pin. This determines the mode in which the TUSB320LA device operates (DFP, UFP, DRP).
- 5. The TUSB320LA device monitors the CC pins as a DFP and  $V_{BUS}$  for attach as a UFP.
- 6. The TUSB320LA device enters active mode when attach has been successfully detected.

#### 8.3.2 TUSB320HA Initialization Procedure

- 1. System is powered off (device has no  $V_{DD}$ ). The TUSB320HA device is configured internally in UFP mode with Rds on CC pins (dead battery).
- 2.  $V_{DD}$  ramps POR circuit.  $V_{DD}$  must ramp within 25 ms or less. IO pull-up power rail (i.e. pull up on ID, INT, SCL, SDA, ADDR, PORT) must ramp with  $V_{DD}$  or lag after  $V_{DD}$ .
- 3. I<sup>2</sup>C supply ramps up.
- 4. The TUSB320HA device enters unattached mode and determines the voltage level from the PORT pin. This determines the mode in which the TUSB320HA device operates (DFP, UFP, DRP).
- 5. The TUSB320HA device monitors the CC pins as a DFP and V<sub>BUS</sub> for attach as a UFP.
- 6. The TUSB320HA device enters active mode when attach has been successfully detected.

## 9 Power Supply Recommendations

The TUSB320 device has a wide power supply range from 2.7 to 5 V. The TUSB320 device can be run off of a system power such as a battery.



## 10 Layout

## 10.1 Layout Guidelines

- 1. An extra trace (or stub) is created when connecting between more than two points. A trace connecting pin A6 to pin B6 will create a stub because the trace also has to go to the USB Host. Ensure that:
  - A stub created by short on pin A6 (DP) and pin B6 (DP) at Type-C receptacle does not exceed 3.5 mm.
  - A stub created by short on pin A7 (DM) and pin B7 (DM) at Type-C receptacle does not exceed 3.5 mm.
- 2. A 100-nF capacitor should be placed as close as possible to the TUSB320  $V_{DD}$  pin.

## 10.2 Layout Example



Figure 22. TUSB320 Layout



### 11 器件和文档支持

### 11.1 相关链接

下面的表格列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

### 表 17. 相关链接

| 器件         | 产品文件夹 | 样片与购买 | 技术文档  | 工具和软件 | 支持和社区 |
|------------|-------|-------|-------|-------|-------|
| TUSB320LAI | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| TUSB320HAI | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

### 11.2 接收文档更新通知

要接收文档更新通知,请转至 Tl.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### 11.4 商标

E2E is a trademark of Texas Instruments.

USB Type-C is a trademark of USB Implementers Forum.

All other trademarks are the property of their respective owners.

## 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更, 恕不另行通知和修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。



## PACKAGE OPTION ADDENDUM

9-Aug-2017

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TUSB320HAIRWBR   | ACTIVE | X2QFN        | RWB     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | НА             | Samples |
| TUSB320LAIRWBR   | ACTIVE | X2QFN        | RWB     | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | LA             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





9-Aug-2017

PACKAGE MATERIALS INFORMATION

www.ti.com 9-Aug-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TUSB320HAIRWBR | X2QFN           | RWB                | 12 | 3000 | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.61       | 4.0        | 8.0       | Q2               |
| TUSB320LAIRWBR | X2QFN           | RWB                | 12 | 3000 | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.61       | 4.0        | 8.0       | Q2               |

www.ti.com 9-Aug-2017



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TUSB320HAIRWBR | X2QFN        | RWB             | 12   | 3000 | 195.0       | 200.0      | 45.0        |
| TUSB320LAIRWBR | X2QFN        | RWB             | 12   | 3000 | 195.0       | 200.0      | 45.0        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司