













OPA314, OPA2314, OPA4314

ZHCS183G -MAY 2011-REVISED JUNE 2015

# OPAx314 3MHz、低功耗、低噪声、RRIO、1.8V CMOS 运算放大器

## 1 特性

- 低 I<sub>O</sub>: 150µA/通道
- 宽电源电压: 1.8V 至 5.5V
- 低噪声: 1kHz 下为 14nV/√Hz
- 增益带宽: 3MHz
- 低输入偏置电流: 0.2pA
- 低偏移电压: 0.5mV
- 单位增益稳定
- 内部射频/电磁干扰 (RF/EMI) 滤波器
- 扩展温度范围: -40°C 至 125°C

## 2 应用范围

- 电池供电仪器:
  - 消费类应用、工业应用、医疗应用
  - 笔记本电脑、便携式媒体播放器
- 光电二极管放大器
- 有源滤波器
- 远程感测
- 无线计量
- 手持测试设备

## 电磁干扰抑制比 (EMIRR) 与频率间的关系



### 3 说明

OPA314 系列单通道、双通道和四通道运算放大器是新一代低功耗、通用互补金属氧化物半导体 (CMOS)放大器的典型代表。该器件系列将轨到轨输入和输出摆幅、低静态电流( $5\ V_S$  时的典型值为  $150\mu A$ )与 3MHz 高带宽和极低噪声(1kHz 时为  $14nV/\sqrt{Hz}$ )相结合,广泛应用于 要求在成本和性能间达到良好平衡的 电池供电应用。低输入偏置电流支持 源阻抗高达兆 欧级的 应用。

OPA314 器件采用稳健耐用的设计,方便电路设计人员使用。该器件具有单位增益稳定的集成 RF/EMI 抑制滤波器,在过驱条件下不会出现反相并且具有高静电放电 (ESD) 保护(4kV 人体模型 (HBM))。

此类器件经过优化,适合在 1.8V (±0.9V) 至 5.5V (±2.75V) 的低电压状态下工作并可在 -40°C 至 125°C 的完全扩展温度范围内额定运行。

OPA314(单通道)采用 SC70-5 和小外形尺寸晶体管(SOT)23-5 封装。OPA2314(双通道)采用小外形尺寸(SO)-8,微型小外形尺寸(MSOP)-8 和四方扁平无引线(DFN)-8 封装。四通道 OPA4314 采用薄型小外形尺寸(TSSOP)-14 封装。

#### 器件信息(1)

| ,,,,,,,, |                           |                 |  |  |
|----------|---------------------------|-----------------|--|--|
| 器件型号     | 封装                        | 封装尺寸(标称值)       |  |  |
| OPA314   | SOT-23 (5)                | 2.90mm x 1.60mm |  |  |
|          | SC70 (5)                  | 2.00mm × 1.25mm |  |  |
| OPA2314  | VSSOP (8)                 | 3.00mm x 3.00mm |  |  |
|          | SOIC (8)                  | 4.90mm x 3.91mm |  |  |
|          | VSON (8)                  | 3.00mm × 3.00mm |  |  |
| OPA4314  | 薄型小外形尺寸封装<br>(TSSOP) (14) | 5.00mm x 4.40mm |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



12 机械、封装和可订购信息......27

|   |                                      | H 73.0 |                                |    |
|---|--------------------------------------|--------|--------------------------------|----|
| 1 | 特性1                                  |        | 7.3 Feature Description        | 16 |
| 2 | 应用范围1                                |        | 7.4 Device Functional Modes    | 19 |
| 3 | 说明                                   | 8      | Application and Implementation | 20 |
| 4 | 修订历史记录                               |        | 8.1 Application Information    | 20 |
| 5 | Pin Configuration and Functions 4    |        | 8.2 Typical Application        | 22 |
| 6 | Specifications                       | 9      | Power Supply Recommendations   | 24 |
| • | 6.1 Absolute Maximum Ratings         | 10     | Layout                         | 25 |
|   | 6.2 ESD Ratings                      |        | 10.1 Layout Guidelines         | 25 |
|   | 6.3 Recommended Operating Conditions |        | 10.2 Layout Example            | 25 |
|   | 6.4 Thermal Information: OPA314      | 11     | 器件和文档支持                        | 26 |
|   | 6.5 Thermal Information: OPA2314     |        | 11.1 器件支持                      | 26 |
|   | 6.6 Thermal Information: OPA4314     |        | 11.2 相关链接                      | 26 |
|   | 6.7 Electrical Characteristics       |        | 11.3 社区资源                      | 26 |
|   |                                      |        |                                |    |

日录

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

7.2 Functional Block Diagram ...... 16

Detailed Description ...... 16

| Changes from Revision F (April 2013) to Revision G                                                                                   | Page |
|--------------------------------------------------------------------------------------------------------------------------------------|------|
| 已添加 <b>ESD</b> 额定值表,特性 描述 部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分                                                   | 1    |
| 己将修订历史记录移至第二页                                                                                                                        | 1    |
| Changes from Revision E (September 2012) to Revision F                                                                               | Page |
| 已更改 文档标题(删除了"超值系列")                                                                                                                  | 1    |
| Changes from Revision D (March 2012) to Revision E                                                                                   | Page |
| 已将"超值系列"添加至标题                                                                                                                        | 1    |
| Changes from Revision C (February 2012) to Revision D                                                                                | Page |
| 已更改 将产品状态从混合状态改为生产数据                                                                                                                 | 1    |
| 己删除 封装信息表中的底纹和脚注 2                                                                                                                   | 1    |
| Changes from Revision B (December 2011) to Revision C                                                                                | Page |
| 已更改 第一项 特性 要点                                                                                                                        | 1    |
| 已删除 封装信息表 OPA314 SOT23-5 行(DBV 封装)的底纹                                                                                                | 1    |
| Added OPA2314, OPA4314 to first two Power Supply, Quiescent current per amplifier parameter rows in Electrical Characteristics table | 8    |
| Added OPA314 Power Supply, Quiescent current per amplifier parameter row to Electrical Characteristics table                         | 8    |





| www | tı | ഹ | m | cn |
|-----|----|---|---|----|

| Cha | nanges from Revision A (August 2011) to Revision B | Page |
|-----|----------------------------------------------------|------|
| •   | 己删除 封装信息表 OPA2314 MSOP-8 行的底纹                      |      |



## 5 Pin Configuration and Functions



DRB Package<sup>(1)</sup> 8-Pin DFN Top View



## DBV Package 5-Pin SOT23 Top View



#### D or DGK Package 8-Pin SOIC or VSSOP Top View



#### PW Package 14-Pin TSSOP Top View



- (1) Pitch: 0.65 mm.
- (2) Connect thermal pad to V-. Pad size: 1.8 mm x 1.5 mm.

## Pin Functions: OPA314

|      | PIN |     | 1/0 | DESCRIPTION               |  |
|------|-----|-----|-----|---------------------------|--|
| NAME | DBV | DCK | I/O | DESCRIPTION               |  |
| +IN  | 3   | 1   | I   | Noninverting input        |  |
| -IN  | 4   | 3   | I   | Inverting input           |  |
| OUT  | 1   | 4   | 0   | Output                    |  |
| V+   | 5   | 5   | _   | Positive (highest) supply |  |
| V-   | 2   | 2   | _   | Negative (lowest) supply  |  |



**Pin Functions: OPA2314** 

| PIN   |     |     |   |       | DESCRIPTION               |  |
|-------|-----|-----|---|-------|---------------------------|--|
| NAME  | DRB | DGK | D | - I/O | DESCRIPTION               |  |
| +IN A | 3   | 3   | 3 | ı     | Noninverting input        |  |
| +IN B | 5   | 5   | 5 | I     | Noninverting input        |  |
| –IN A | 2   | 2   | 2 | ı     | Inverting input           |  |
| –IN B | 6   | 6   | 6 | ı     | Inverting input           |  |
| OUT A | 1   | 1   | 1 | 0     | Output                    |  |
| OUT B | 7   | 7   | 7 | 0     | Output                    |  |
| V+    | 8   | 8   | 8 | _     | Positive (highest) supply |  |
| V-    | 4   | 4   | 4 | _     | Negative (lowest) supply  |  |

## Pin Functions: OPA4314

| Р     | PIN |     | DECODINE                  |
|-------|-----|-----|---------------------------|
| NAME  | NO. | 1/0 | DESCRIPTION               |
| +IN A | 3   | 1   | Noninverting input        |
| +IN B | 5   | 1   | Noninverting input        |
| +IN C | 10  | 1   | Noninverting input        |
| +IN D | 12  | I   | Noninverting input        |
| −IN A | 2   | I   | Inverting input           |
| –IN B | 6   | I   | Inverting input           |
| -IN C | 9   | I   | Inverting input           |
| –IN D | 13  | I   | Inverting input           |
| OUT A | 1   | 0   | Output                    |
| OUT B | 7   | 0   | Output                    |
| OUT C | 8   | 0   | Output                    |
| OUT D | 14  | 0   | Output                    |
| V+    | 4   | _   | Positive (highest) supply |
| V-    | 11  | _   | Negative (lowest) supply  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted. (1)

|                                      |                        | MIN        | MAX        | UNIT |
|--------------------------------------|------------------------|------------|------------|------|
| Supply voltage                       |                        |            | 7          | V    |
| Signal input terminals               | Voltage (2)            | (V-) - 0.5 | (V+) + 0.5 | V    |
|                                      | Current <sup>(2)</sup> | -10        | 10         | mA   |
| Output short-circuit <sup>(3)</sup>  |                        | Con        | tinuous    | mA   |
| Operating temperature, 7             | -<br>A                 | -40        | 150        | °C   |
| Junction temperature, T <sub>J</sub> |                        |            |            | °C   |
| Storage temperature, T <sub>st</sub> | g                      | -65        | 150        | °C   |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.
- (3) Short-circuit to ground, one amplifier per package.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |
|                    |                         | Machine model (MM)                                                  | ±200  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|       |                               | MIN        | NOM MAX     | UNIT |
|-------|-------------------------------|------------|-------------|------|
| $V_S$ | Supply voltage                | 1.8 (±0.9) | 5.5 (±2.75) | V    |
| $T_A$ | Ambient operating temperature | -40        | 125         | °C   |

### 6.4 Thermal Information: OPA314

|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT23) | DCK (SC70) | DRL (SOT553) | UNIT |
|-----------------------|----------------------------------------------|-------------|------------|--------------|------|
|                       |                                              | 5 PINS      | 5 PINS     | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 228.5       | 281.4      | 208.1        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 99.1        | 91.6       | 0.1          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 54.6        | 59.6       | 42.4         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 7.7         | 1.5        | 0.5          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 53.8        | 58.8       | 42.2         | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Thermal Information: OPA2314

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DGK (MSOP) | DRB (DFN) | UNIT |
|-----------------------|----------------------------------------------|--------|------------|-----------|------|
|                       |                                              | 8 PINS | 8 PINS     | 8 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 138.4  | 191.2      | 53.8      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case(top) thermal resistance     | 89.5   | 61.9       | 69.2      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 78.6   | 111.9      | 20.1      | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 29.9   | 5.1        | 3.8       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 78.1   | 110.2      | 11.6      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. SPRA953.

## 6.6 Thermal Information: OPA4314

|                        |                                              | OPA      |            |      |
|------------------------|----------------------------------------------|----------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNIT |
|                        |                                              | 14 PINS  | 14 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 93.2     | 121        | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case(top) thermal resistance     | 51.8     | 49.4       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 49.4     | 62.8       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 13.5     | 5.9        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 42.2     | 62.2       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.7 Electrical Characteristics

 $V_S = 1.8 \text{ V to } 5.5 \text{ V}$ ; At  $T_A = 25 \,^{\circ}\text{C}$ ,  $R_L = 10 \,\text{k}\Omega$  connected to  $V_S/2$ ,  $V_{CM} = V_S/2$ , and  $V_{OUT} = V_S/2$ , unless otherwise noted. (1)

|                      | DADAMETED                          | TEST CONDITIONS  T <sub>A</sub> = 25 °C                                             |               |      |               | T <sub>A</sub> = - | 40°C to 1 | 25°C | UNIT         |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------|---------------|------|---------------|--------------------|-----------|------|--------------|
|                      | PARAMETER                          | TEST CONDITIONS                                                                     | MIN           | TYP  | MAX           | MIN                | TYP       | MAX  | UNII         |
| OFFSET V             | VOLTAGE                            |                                                                                     |               |      |               |                    | *         | •    |              |
| Vos                  | Input offset voltage               | $V_{CM} = (V_S +) - 1.3 \text{ V}$                                                  |               | 0.5  | 2.5           |                    |           |      | mV           |
| dV <sub>OS</sub> /dT | vs Temperature                     |                                                                                     |               |      |               |                    | 1         |      | μV/°C        |
| PSRR                 | vs power supply                    | $V_{CM} = (V_S +) - 1.3 \text{ V}$                                                  | 78            | 92   |               |                    |           |      | dB           |
|                      | Over temperature                   |                                                                                     |               |      |               | 74                 |           |      | dB           |
|                      | Channel separation, DC             | At DC                                                                               |               | 10   |               |                    | ·         |      | μV/V         |
| INPUT VC             | DLTAGE RANGE                       |                                                                                     |               |      |               |                    |           |      |              |
| $V_{CM}$             | Common-mode voltage range          |                                                                                     | (V-) -<br>0.2 |      | (V+) +<br>0.2 |                    |           |      | ٧            |
| CMRR                 | Common-mode rejection              | $V_S$ = 1.8 V to 5.5 V, $(V_{S})$ – 0.2 V < $V_{CM}$ < $(V_{S}\text{+})$ – 1.3 V    | 75            | 96   |               |                    |           |      | dB           |
|                      | ratio                              | $V_S = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V to } 5.7 \text{ V}^{(2)}$              | 66            | 80   |               |                    | *         |      | dB           |
|                      |                                    | $V_S = 1.8 \text{ V}, (V_{S}-) - 0.2 \text{ V} < V_{CM} < (V_{S}+) - 1.3 \text{ V}$ |               |      |               | 70                 | 86        |      | dB           |
|                      | Over temperature                   | $V_S = 5.5 \text{ V}, (V_{S}-) - 0.2 \text{ V} < V_{CM} < (V_{S}+) - 1.3 \text{ V}$ |               |      |               | 73                 | 90        |      | dB           |
|                      |                                    | $V_S = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V to } 5.7 \text{ V}^{(2)}$              |               |      |               | 60                 | ·         |      | dB           |
| INPUT BI             | AS CURRENT                         |                                                                                     |               |      |               |                    | ·         |      |              |
| I <sub>B</sub>       | Input bias current                 |                                                                                     |               | ±0.2 | ±10           |                    |           |      | pА           |
|                      | Over temperature                   |                                                                                     |               |      |               |                    |           | ±600 | pА           |
| I <sub>OS</sub>      | Input offset current               |                                                                                     |               | ±0.2 | ±10           |                    |           |      | pА           |
|                      | Over temperature                   |                                                                                     |               |      |               |                    |           | ±600 | pA           |
| NOISE                |                                    |                                                                                     |               |      |               |                    |           | '    |              |
|                      | Input voltage noise (peak-to-peak) | f = 0.1 Hz to 10 Hz                                                                 |               | 5    |               |                    |           |      | $\mu V_{PP}$ |

<sup>(1)</sup> Parameters with minimum or maximum specification limits are 100% production tested at +25°C, unless otherwise noted. Over temperature limits are based on characterization and statistical analysis.

<sup>(2)</sup> Specified by design and characterization; not production tested.



## **Electrical Characteristics (continued)**

 $V_S$  = 1.8 V to 5.5 V; At  $T_A$  = 25 °C,  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$ ,  $V_{CM}$  =  $V_S/2$ , and  $V_{OUT}$  =  $V_S/2$ , unless otherwise noted. (1)

|                 |                                       |                                                                                                   | 1   | Γ <sub>A</sub> = 25 °C |          | T <sub>A</sub> = - | 40°C to 1 | 25°C |        |
|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------|-----|------------------------|----------|--------------------|-----------|------|--------|
|                 | PARAMETER                             | TEST CONDITIONS                                                                                   | MIN | TYP                    | MAX      | MIN                | TYP       | MAX  | UNIT   |
| •               | Input voltage noise                   | f = 10 kHz                                                                                        |     | 13                     |          |                    |           |      | nV/√Hz |
| e <sub>n</sub>  | density                               | f = 1 kHz                                                                                         |     | 14                     |          |                    |           |      | nV/√Hz |
| i <sub>n</sub>  | Input current noise density           | f = 1 kHz                                                                                         |     | 5                      |          |                    |           |      | fA/√Hz |
| INPUT CA        | APACITANCE                            |                                                                                                   |     |                        |          |                    |           |      |        |
| _               | Differential                          | V <sub>S</sub> = 5 V                                                                              |     | 1                      |          |                    |           |      | pF     |
| C <sub>IN</sub> | Common-mode                           | V <sub>S</sub> = 5 V                                                                              |     | 5                      |          |                    |           |      | pF     |
| OPEN-LO         | OP GAIN                               |                                                                                                   |     |                        | <u> </u> |                    |           |      |        |
|                 |                                       | $V_S = 1.8 \text{ V}, 0.2 \text{ V} < V_O < (V+) - 0.2 \text{ V}, R_L = 10$ kΩ                    | 90  | 115                    |          |                    |           |      | dB     |
| Δ.,             | Open-loop voltage gain                | $V_S = 5.5 \text{ V}, 0.2 \text{ V} < V_O < (V+) - 0.2 \text{ V}, R_L = 10$ kΩ                    | 100 | 128                    |          |                    |           |      | dB     |
| A <sub>OL</sub> | Open loop voltage gain                | $V_S = 1.8 \text{ V}, 0.5 \text{ V} < V_O < (V+) - 0.5 \text{ V}, R_L = 2$<br>$k\Omega^{(2)}$     | 90  | 100                    |          |                    |           |      | dB     |
|                 |                                       | $V_S = 5.5$ V, 0.5 V < $V_O$ < (V+) $-$ 0.5 V, $R_L = 2$ $k\Omega^{(2)}$                          | 94  | 110                    |          |                    |           |      | dB     |
|                 | Over temperature                      | $V_S = 5.5 \text{ V}, 0.2 \text{ V} < V_O < (V+) - 0.2 \text{ V}, R_L = 10$ kΩ                    |     |                        |          | 90                 | 110       |      | dB     |
|                 |                                       | $V_S = 5.5 \text{ V}, 0.5 \text{ V} < V_O < (V+) - 0.2 \text{ V}, R_L = 2 \text{ k}\Omega$        |     |                        |          |                    | 100       |      | dB     |
|                 | Phase margin                          | $V_S = 5 \text{ V}, G = 1, R_L = 10 \text{ k}\Omega$                                              |     | 65                     |          |                    |           |      | 0      |
| FREQUE          | NCY RESPONSE                          |                                                                                                   |     |                        |          |                    |           |      |        |
| GBW             | Gain-bandwidth product                | $V_S = 1.8 \text{ V}, R_L = 10 \text{ k}\Omega, C_L = 10 \text{ pF}$                              |     | 2.7                    |          |                    |           |      | MHz    |
|                 | ·                                     | $V_S = 5 \text{ V}, R_L = 10 \text{ k}\Omega, C_L = 10 \text{ pF}$                                |     | 3                      |          |                    |           |      | MHz    |
| SR              | Slew rate <sup>(3)</sup>              | $V_S = 5 \text{ V}, G = 1$                                                                        |     | 1.5                    |          |                    |           |      | V/µs   |
| t <sub>S</sub>  | Settling time                         | To 0.1%, $V_S = 5 \text{ V}$ , 2-V step , $G = 1$                                                 |     | 2.3                    |          |                    |           |      | μs     |
|                 |                                       | To 0.01%, $V_S = 5 \text{ V}$ , 2-V step , $G = 1$                                                |     | 3.1                    |          |                    | ·         |      | μs     |
|                 | Overload recovery time                | $V_S = 5 \text{ V}, V_{IN} \times \text{Gain} > V_S$                                              |     | 5.2                    |          |                    |           |      | μs     |
| THD+N           | Total harmonic distortion + noise (4) | $V_S = 5 \text{ V}, V_O = 1 \text{ V}_{RMS}, G = +1, f = 1 \text{ kHz}, R_L = 10 \text{ k}\Omega$ |     | 0.001%                 |          |                    |           |      |        |
| OUTPUT          |                                       |                                                                                                   |     |                        |          |                    |           |      |        |
|                 |                                       | $V_S = 1.8 \text{ V}, R_L = 10 \text{ k}\Omega$                                                   |     | 5                      | 15       |                    |           |      | mV     |
| Vo              | Voltage output swing                  | $V_S = 5.5 \text{ V}, R_L = 10 \text{ k}\Omega$                                                   |     | 5                      | 20       |                    |           |      | mV     |
| *0              | from supply rails                     | $V_S = 1.8 \text{ V}, R_L = 2 \text{ k}\Omega$                                                    |     | 15                     | 30       |                    |           |      | mV     |
|                 |                                       | $V_S = 5.5 \text{ V}, R_L = 2 \text{ k}\Omega$                                                    |     | 22                     | 40       |                    |           |      | mV     |
|                 | Over temperature                      | $V_S = 5.5 \text{ V}, R_L = 10 \text{ k}\Omega$                                                   |     |                        |          |                    |           | 30   | mV     |
|                 | Over temperature                      | $V_S = 5.5 \text{ V}, R_L = 2 \text{ k}\Omega$                                                    |     |                        |          |                    | 60        |      | mV     |
| I <sub>SC</sub> | Short-circuit current                 | V <sub>S</sub> = 5 V                                                                              |     | ±20                    |          |                    |           |      | mA     |
| Ro              | Open-loop output impedance            | V <sub>S</sub> = 5.5 V, f = 100 Hz                                                                |     | 570                    |          |                    |           |      | Ω      |
| POWER S         | SUPPLY                                |                                                                                                   |     |                        |          |                    |           |      | I      |
| $V_S$           | Specified voltage range               |                                                                                                   | 1.8 |                        | 5.5      |                    |           |      | V      |
|                 | Quiescent current per                 | OPA314, OPA2314, OPA4314, V <sub>S</sub> = 1.8 V, I <sub>O</sub> = 0 mA                           |     | 130                    | 180      |                    |           |      | μA     |
| IQ              | amplifier                             | OPA2314, OPA4314, V <sub>S</sub> = 5 V, I <sub>O</sub> = 0 mA                                     |     | 150                    | 190      |                    |           |      | μA     |
|                 |                                       | OPA314, $V_S = 5 \text{ V}$ , $I_O = 0 \text{ mA}$                                                |     | 150                    | 210      |                    |           |      | μA     |
|                 | Over temperature                      | $V_S = 5 \text{ V}, I_O = 0 \text{ mA}$                                                           |     |                        |          |                    |           | 220  | μA     |
|                 | Power-on time                         | $V_S = 0 \text{ V to 5 V, to 90\% I}_Q \text{ level}$                                             |     | 44                     |          |                    |           |      | μs     |
| TEMPERA         | ATURE                                 |                                                                                                   |     |                        |          |                    |           |      | 1      |
|                 | Specified range                       |                                                                                                   | -40 |                        | 125      |                    |           |      | °C     |
|                 | Operating range                       |                                                                                                   | -40 |                        | 150      |                    |           |      | °C     |

<sup>(3)</sup> Signifies the slower value of the positive or negative slew rate.

<sup>(4)</sup> Third-order filter; bandwidth = 80 kHz at -3 dB.



## **Electrical Characteristics (continued)**

 $V_{S} = 1.8 \text{ V to } 5.5 \text{ V; At } T_{A} = 25 \text{ °C}, \ R_{L} = 10 \text{ k}\Omega \text{ connected to } V_{S}/2, \ V_{CM} = V_{S}/2, \ \text{and } V_{OUT} = V_{S}/2, \ \text{unless otherwise noted.}^{(1)}$ 

| PARAMETER     | TEST CONDITIONS | Т   | A = 25 °C | T <sub>A</sub> = -40°C to 125°C |     |     | UNIT |      |
|---------------|-----------------|-----|-----------|---------------------------------|-----|-----|------|------|
| PARAMETER     | TEST CONDITIONS | MIN | TYP       | MAX                             | MIN | TYP | MAX  | UNII |
| Storage range |                 | -65 |           | 150                             |     |     |      | °C   |

## 6.8 Typical Characteristics

## **Table 1. Characteristic Performance Measurements**

| TITLE                                                                      | FIGURE    |
|----------------------------------------------------------------------------|-----------|
| Open-Loop Gain and Phase vs Frequency                                      | Figure 1  |
| Open-Loop Gain vs Temperature                                              | Figure 2  |
| Quiescent Current vs Supply Voltage                                        | Figure 3  |
| Quiescent Current vs Temperature                                           | Figure 4  |
| Offset Voltage Production Distribution                                     | Figure 5  |
| Offset Voltage Drift Distribution                                          | Figure 6  |
| Offset Voltage vs Common-Mode Voltage (Maximum Supply)                     | Figure 7  |
| Offset Voltage vs Temperature                                              | Figure 8  |
| CMRR and PSRR vs Frequency (RTI)                                           | Figure 9  |
| CMRR and PSRR vs Temperature                                               | Figure 10 |
| 0.1-Hz to 10-Hz Input Voltage Noise (5.5 V)                                | Figure 11 |
| Input Voltage Noise Spectral Density vs Frequency (1.8 V, 5.5 V)           | Figure 12 |
| Input Voltage Noise vs Common-Mode Voltage (5.5 V)                         | Figure 13 |
| Input Bias and Offset Current vs Temperature                               | Figure 14 |
| Open-Loop Output Impedance vs Frequency                                    | Figure 15 |
| Maximum Output Voltage vs Frequency and Supply Voltage                     | Figure 16 |
| Output Voltage Swing vs Output Current (over Temperature)                  | Figure 17 |
| Closed-Loop Gain vs Frequency, G = 1, −1, 10 (1.8 V)                       | Figure 18 |
| Closed-Loop Gain vs Frequency, G = 1, −1, 10 (5.5 V)                       | Figure 19 |
| Small-Signal Overshoot vs Load Capacitance                                 | Figure 20 |
| Small-Signal Step Response, Noninverting (1.8 V)                           | Figure 21 |
| Small-Signal Step Response, Noninverting ( 5.5 V)                          | Figure 22 |
| Large-Signal Step Response, Noninverting (1.8 V)                           | Figure 23 |
| Large-Signal Step Response, Noninverting ( 5.5 V)                          | Figure 24 |
| Positive Overload Recovery                                                 | Figure 25 |
| Negative Overload Recovery                                                 | Figure 26 |
| No Phase Reversal                                                          | Figure 27 |
| Channel Separation vs Frequency (Dual)                                     | Figure 28 |
| THD+N vs Amplitude (G = 1, 2 k $\Omega$ , 10 k $\Omega$ )                  | Figure 29 |
| THD+N vs Amplitude (G = $-1$ , 2 k $\Omega$ , 10 k $\Omega$ )              | Figure 30 |
| THD+N vs Frequency (0.5 $V_{RMS}$ , G = +1, 2 k $\Omega$ , 10 k $\Omega$ ) | Figure 31 |
| EMIRR                                                                      | Figure 32 |









Frequency







Figure 13. Voltage Noise vs Common-Mode Voltage







Figure 15. Open-Loop Output Impedance vs Frequency

Figure 16. Maximum Output Voltage vs Frequency and Supply Voltage





Figure 17. Output Voltage Swing vs Output Current (Over Temperature)

Figure 18. Closed-Loop Gain vs Frequency













Figure 32. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input (EMIRR IN+) vs Frequency



## 7 Detailed Description

#### 7.1 Overview

The OPA314 is a family of low-power, rail-to-rail input and output operational amplifiers specifically designed for portable applications. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq$  10-k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA314 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs).

The OPA314 features 3-MHz bandwidth and 1.5-V/ $\mu$ s slew rate with only 150- $\mu$ A supply current per channel, providing good AC performance at very low power consumption. DC applications are also well served with a very low input noise voltage of 14 nV/ $\sqrt{Hz}$  at 1 kHz, low input bias current (0.2 pA), and an input offset voltage of 0.5 mV (typical).

### 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Operating Voltage

The OPA314 series operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from –40°C to 125°C. Parameters that vary significantly with operating voltages or temperature are shown in the *Typical Characteristics* graphs. Power-supply pins should be bypassed with 0.01-µF ceramic capacitors.



### **Feature Description (continued)**

#### 7.3.2 Rail-to-Rail Input

The input common-mode voltage range of the OPA314 series extends 200 mV beyond the supply rails. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in Figure 33. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.3 V to 200 mV above the positive supply, while the P-channel pair is on for inputs from 200 mV below the negative supply to approximately (V+) - 1.3 V. There is a small transition region, typically (V+) - 1.4 V to (V+) - 1.2 V, in which both pairs are on. This 200-mV transition region can vary up to 300 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.7 V to (V+) - 1.5 V on the low end, up to (V+) - 1.1 V to (V+) - 0.9 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD may be degraded compared to device operation outside this region.



Figure 33. Simplified Schematic

### 7.3.3 Input and ESD Protection

The OPA314 family incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 34 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 34. Input Current Protection



#### **Feature Description (continued)**

#### 7.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the OPA314 is specified in several ways so the best match for a given application may be used; see the *Electrical Characteristics*. First, the CMRR of the device in the common-mode range below the transition region  $[V_{CM} < (V+) - 1.3 \ V]$  is given. This specification is the best indicator of the capability of the device when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $(V_{CM} = -0.2 \ V$  to 5.7 V). This last value includes the variations seen through the transition region (see Figure 7).

### 7.3.5 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the DC offset observed at the amplifier output may shift from its nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The OPA314 operational amplifier family incorporate an internal input low-pass filter that reduces the amplifiers response to EMI. Both common-mode and differential mode filtering are provided by this filter. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 32 illustrates the results of this testing on the OPAx314. Detailed information can also be found in the application report, *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download from www.ti.com.

### 7.3.6 Rail-to-Rail Output

Designed as a micro-power, low-noise operational amplifier, the OPA314 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to  $10~\text{k}\Omega$ , the output swings typically to within 5 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; refer to *Figure 17*.

## 7.3.7 Capacitive Load and Stability

The OPA314 is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the OPA314 can become unstable. The particular operational amplifiers circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (+1-V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPA314 remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See Figure 20.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output, as shown in Figure 35. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



## **Feature Description (continued)**



Figure 35. Improving Capacitive Load Drive

## 7.4 Device Functional Modes

The OPA2314 device is powered on when the supply is connected. The device can be operated as a single-supply operational amplifier or a dual-supply amplifier, depending on the application.

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The OPA2314 device is a low-power, rail-to-rail input and output operational amplifier specifically designed for portable applications. The device operates from 1.8 V to 5.5 V, is unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq$  10-k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA2314 device to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes the device ideal for driving sampling analog-to-digital converters (ADCs).

The OPA2314 device features a 3-MHz bandwidth and 1.5-V/ $\mu$ s slew rate with only 150- $\mu$ A supply current per channel, providing good AC performance at very low power consumption. DC applications are also well served with a very-low input noise voltage of 14 nV/ $\sqrt{\text{Hz}}$  at 1 kHz, low-input bias current (0.2 pA), and an input offset voltage of 0.5 mV (typical).

#### 8.1.1 General Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting terminal of the amplifier, as Figure 36 shows.



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

Figure 36. Single-Pole Low-Pass Filter

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task, as Figure 37 shows. For best results, the amplifier should have a bandwidth that is eight to 10 times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



#### Application Information (continued)



Figure 37. Two-Pole Low-Pass Sallen-Key Filter

#### 8.1.2 Capacitive Load and Stability

The OPA2314 device is designed to be used in applications where driving a capacitive load is required. As with all op-amps, specific instances can occur where the OPA2314 device can become unstable. The particular opamp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An op-amp in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op-amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPA2314 device remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some very large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See the graph, *Figure 20*.

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor, typically 10  $\Omega$  to 20  $\Omega$ , in series with the output, as shown in Figure 38. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



Figure 38. Improving Capacitive Load Drive



### 8.2 Typical Application

Some applications require differential signals. Figure 39 shows a simple circuit to convert a single-ended input of 0.1 V to 2.4 V into a differential output of  $\pm 2.3$  V on a single 2.7-V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier functions as a buffer and creates a voltage,  $V_{OUT+}$ . The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ . Both  $V_{OUT+}$  and  $V_{OUT-}$  range from 0.1 V to 2.4 V. The difference,  $V_{DIFF}$ , is the difference between  $V_{OUT+}$  and  $V_{OUT-}$ . This makes the differential output voltage range 2.3 V.



Figure 39. Schematic for a Single-Ended Input to Differential Output Conversion

### 8.2.1 Design Requirements

The design requirements are as follows:

Supply voltage: 2.7 V
Reference voltage: 2.5 V
Input: 0.1 V to 2.4 V
Output differential: ±2.3 V

Output common-mode voltage: 1.25 V

Small-signal bandwidth: 1 MHz

#### 8.2.2 Detailed Design Procedure

The circuit in Figure 39 takes a single-ended input signal,  $V_{IN}$ , and generates two output signals,  $V_{OUT+}$  and  $V_{OUT-}$  using two amplifiers and a reference voltage,  $V_{REF}$ .  $V_{OUT+}$  is the output of the first amplifier and is a buffered version of the input signal,  $V_{IN}$  (as shown in Equation 1).  $V_{OUT-}$  is the output of the second amplifier which uses  $V_{REF}$  to add an offset voltage to  $V_{IN}$  and feedback to add inverting gain. The transfer function for  $V_{OUT-}$  is given in Equation 2.

$$V_{OUT+} = V_{IN} \tag{1}$$

$$V_{OUT-} = V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{IN} \times \frac{R_2}{R_1}$$
(2)



### **Typical Application (continued)**

The differential output signal,  $V_{DIFF}$ , is the difference between the two single-ended output signals,  $V_{OUT+}$  and  $V_{OUT-}$ . Equation 3 shows the transfer function for  $V_{DIFF}$ . By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to  $V_{REF}$ . The differential output range is 2 x  $V_{REF}$ . Furthermore, the common-mode voltage is one half of  $V_{REF}$  (see Equation 7).

$$V_{DIFF} = V_{OUT+} - V_{OUT-} = V_{IN} \times \left(1 + \frac{R_2}{R_1}\right) - V_{REF} \times \left(\frac{R_4}{R_3 + R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) \tag{3}$$

$$V_{OUT+} = V_{IN} \tag{4}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$
 (5)

$$V_{DIFF} = 2 \times V_{IN} - V_{REF} \tag{6}$$

$$V_{CM} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2}V_{REF}$$
(7)

#### 8.2.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common-mode input range and output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design, so the OPA2314-Q1 device is selected because its bandwidth is greater than the target of 1 MHz. The bandwidth and power ratio makes this device power efficient and the low offset and drift ensure good accuracy for moderate precision applications.

#### 8.2.2.2 Passive Component Selection

Because the transfer function of Vout– is heavily reliant on resistors ( $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ ), use resistors with low tolerances to maximize performance and minimize error. This design uses resistors with resistance values of 49.9 k $\Omega$  and tolerances of 0.1%. However, if the noise of the system is a key parameter, smaller resistance values (6 k $\Omega$  or lower) can be selected to keep the overall system noise low. This ensures that the noise from the resistors is lower than the amplifier noise.

#### 8.2.3 Application Curves







### **Typical Application (continued)**



## 9 Power Supply Recommendations

The OPA2314-Q1 device is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from –40°C to 125°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings* ).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines* section.



## 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing lowimpedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
  effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to
  ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to
  physically separate digital and analog grounds, paying attention to the flow of the ground current. For
  more detailed information, refer to Circuit Board Layout Techniques, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Figure 43.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

### 10.2 Layout Example





Figure 43. Operational Amplifier Board Layout for Noninverting Configuration



### 11 器件和文档支持

### 11.1 器件支持

#### 11.1.1 器件命名规则

#### 11.1.1.1 双边扁平无引线 (DFN) 封装

OPA2314(双通道版本)使用 DFN 类型封装(也称为小外形尺寸无引线(SON)封装);这个封装是只在封装底部两侧有接触点的四方扁平无引线(QFN)封装。这个无引线封装大大增加了印刷电路板(PCB)尺寸并且通过一个外露散热垫来提高散热和电气特性。DFN 封装的一个主要优势是其 0.9mm 的低高度。DFN 封装物理尺寸小,具有更小的走线面积、改进的散热性能、减少的电气寄生,并且使用一个与其它诸如小外形尺寸(SO)和微型小外形尺寸(MSOP)等常见封装一致的引脚分配机制。此外,无外部引线也消除了引线弯曲问题的出现。

DFN 封装可使用标准 PCB 组装技巧轻松安装。请参见应用手册《QFN/SON PCB 附件》(文献编号: SLUA271)和应用报告《四方扁平无引线逻辑封装》(文献编号: SCBA017)。以上文献均可从 www.ti.com下载。

注 DFN 封装底部的外露引线框下垫板应该被连接至最低负电压 (V-)。

### 11.2 相关链接

以下表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

|         |       | • • • • • • • • • • • • • • • • • • • • |       |       |       |
|---------|-------|-----------------------------------------|-------|-------|-------|
| 器件      | 产品文件夹 | 样片与购买                                   | 技术文章  | 工具与软件 | 支持与社区 |
| OPA314  | 请单击此处 | 请单击此处                                   | 请单击此处 | 请单击此处 | 请单击此处 |
| OPA2314 | 请单击此处 | 请单击此处                                   | 请单击此处 | 请单击此处 | 请单击此处 |
| OPA4314 | 请单击此处 | 请单击此处                                   | 请单击此处 | 请单击此处 | 请单击此处 |

表 2. 相关链接

#### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





14-Aug-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|---------------------|---------------------|--------------|----------------------|---------|
| OPA2314AID       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | O2314                | Samples |
| OPA2314AIDGK     | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 125   | OCPQ                 | Samples |
| OPA2314AIDGKR    | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 125   | OCPQ                 | Samples |
| OPA2314AIDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | O2314                | Samples |
| OPA2314AIDRBR    | ACTIVE | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-2-260C-1 YEAR | -40 to 125   | QXY                  | Samples |
| OPA2314AIDRBT    | ACTIVE | SON          | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | QXY                  | Samples |
| OPA314AIDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | RAZ                  | Samples |
| OPA314AIDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | RAZ                  | Samples |
| OPA314AIDCKR     | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | SAA                  | Samples |
| OPA314AIDCKT     | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-1-260C-UNLIM  | -40 to 125   | SAA                  | Samples |
| OPA4314AIPW      | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | OPA4314              | Samples |
| OPA4314AIPWR     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 125   | OPA4314              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".





14-Aug-2017

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2314:

Automotive: OPA2314-Q1

■ Enhanced Product: OPA2314-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 18-Nov-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2314AIDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2314AIDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2314AIDRBR | SON             | DRB                | 8  | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA2314AIDRBT | SON             | DRB                | 8  | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA314AIDBVR  | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| OPA314AIDBVT  | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA314AIDCKR  | SC70            | DCK                | 5  | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| OPA4314AIPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Nov-2017



\*All dimensions are nominal

| Device        | Package Type  | Package Drawing   | Pins | SPQ  | Length (mm)       | Width (mm)    | Height (mm)   |
|---------------|---------------|-------------------|------|------|-------------------|---------------|---------------|
| 201.00        | . uonago .ypo | . achago Branning |      | 0. 4 | 20119111 (111111) | Widen (illin) | morgine (min) |
| OPA2314AIDGKR | VSSOP         | DGK               | 8    | 2500 | 366.0             | 364.0         | 50.0          |
| OPA2314AIDR   | SOIC          | D                 | 8    | 2500 | 367.0             | 367.0         | 35.0          |
| OPA2314AIDRBR | SON           | DRB               | 8    | 3000 | 367.0             | 367.0         | 35.0          |
| OPA2314AIDRBT | SON           | DRB               | 8    | 250  | 210.0             | 185.0         | 35.0          |
| OPA314AIDBVR  | SOT-23        | DBV               | 5    | 3000 | 180.0             | 180.0         | 18.0          |
| OPA314AIDBVT  | SOT-23        | DBV               | 5    | 250  | 180.0             | 180.0         | 18.0          |
| OPA314AIDCKR  | SC70          | DCK               | 5    | 3000 | 180.0             | 180.0         | 18.0          |
| OPA4314AIPWR  | TSSOP         | PW                | 14   | 2000 | 367.0             | 367.0         | 35.0          |

## DCK (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



## DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/T 08/15

NOTE: All linear dimensions are in millimeters



## DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- S: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



## DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司