

# Step Down Converter with Bypass Mode for Ultra Low Power Wireless Applications

Check for Samples: TPS62732, TPS62733, TPS62730

## **FEATURES**

- Input Voltage Range V<sub>IN</sub> from 1.9V to 3.9V
- Typ. 30 nA Ultra Low Power Bypass Mode
- Typ. 25 μA DC/DC Quiescent Current
- Internal Feedback Divider Disconnect
- Typ. 2.1Ω Bypass Switch between V<sub>IN</sub> and V<sub>OUT</sub>
- Automatic Transition from DC/DC to Bypass Mode
- Up To 3MHz switch frequency
- Up to 95% DC/DC Efficiency
- Open Drain Status Output STAT
- Output Peak Current up to 100mA
- Fixed Output Voltages 1.9V, 2.05V, 2.1V, 2.3V
- Small External Output Filter Components 2.2μH/ 2.2μF
- Optimized For Low Output Ripple Voltage
- Small 1 × 1.5 × 0.6mm<sup>3</sup> SON Package
- 12 mm<sup>2</sup> Minimum Solution Size

#### **APPLICATIONS**

- CC2540 Bluetooth<sup>™</sup> Low Energy System-On-Chip Solution
- Low Power Wireless Applications
- RF4CE, Metering



#### DESCRIPTION

The TPS62730 is a high frequency synchronous step down DC-DC converter optimized for ultra low power wireless applications. The device is optimized to supply Tl's Low Power Wireless sub 1GHz and 2.4GHz RF transceivers and System-On-Chipsolutions. The TPS62730 reduces the current consumption drawn from the battery during TX and RX mode by a high efficient step down voltage conversion. It provides up to 100mA output current and allows the use of tiny and low cost chip inductors and capacitors. With an input voltage range of 1.9V to 3.9V the device supports Li-primary battery chemistries such as Li-SOCI2, Li-SO2, Li-MnO2 and also two cell alkaline batteries.

The TPS62730 features an Ultra Low Power bypass mode with typical 30nA current consumption to support sleep and low power modes of Tl's CC2540 Bluetooth Low Energy and CC430 System-On-Chip solutions. In this bypass mode, the output capacitor of the DC/DC converter is connected via an integrated typ.  $2.1\Omega$  Bypass switch to the battery.

In DC/DC operation mode the device provides a fixed output voltage to the system. With a switch frequency up to 3MHz, the TPS62730 features low output ripple voltage and low noise even with a small 2.2uF output capacitor. The automatic transition into bypass mode during DC/DC operation prevents an increase of output ripple voltage and noise once the DC/DC converter operates close to 100% duty cycle. The device automatically enters bypass mode once the battery voltage falls below the transition threshold  $V_{\rm IT\ BYP}$ . The TPS62730 is available in a 1 x 1.5mm² 6 pin QFN package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Bluetooth is a trademark of Bluetooth SIG.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ORDERING INFORMATION

| T <sub>A</sub> | PART         | OUTPUT VOLTAGE [V] | Automa                                            | tic Bypass Mod<br>Thresholds V <sub>IT</sub>       | ORDERING <sup>(1)</sup>                | PACKAGE     |         |
|----------------|--------------|--------------------|---------------------------------------------------|----------------------------------------------------|----------------------------------------|-------------|---------|
|                | NUMBER       | OUTPUT VOLTAGE [V] | V <sub>IT BYP</sub> [V]<br>rising V <sub>IN</sub> | V <sub>IT BYP</sub> [V]<br>falling V <sub>IN</sub> | V <sub>IT BYP</sub> [mV]<br>hysteresis | ORDERING    | MARKING |
|                | TPS62730     | 2.10               | 2.25                                              | 2.20                                               | 50                                     | TPS62730DRY | RP      |
|                | TPS62731 (2) | 2.05               | 2.2                                               | 2.15                                               | 50                                     | TPS62731DRY | RQ      |
| –40°C to       | TPS62732     | 1.90               | 2.10                                              | 2.05                                               | 50                                     | TPS62732DRY | RR      |
| 85°C           | TPS62733     | 2.3                | 2.48                                              | 2.41                                               | 70                                     | TPS62733DRY | YA      |
|                | TPS62734 (2) | 2.10               | 2.28                                              | 2.23                                               | 50                                     | TPS62734DRY | SL      |
|                | TPS62735 (2) | 2.10               | 2.33                                              | 2.23                                               | 100                                    | TPS62735DRY | SM      |

- (1) The DRY package is available in tape on reel. See section package option addendum for package quantities.
- (2) Device status is product preview, contact TI for more details / samples

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                              |                                                | MIN  | MAX                        | UNIT |
|------------------------------|------------------------------------------------|------|----------------------------|------|
| Voltage range <sup>(2)</sup> | VIN, SW, VOUT                                  | -0.3 | 4.2                        | V    |
|                              | ON/BYP, STAT                                   | -0.3 | V <sub>IN</sub> +0.3, ≤4.2 | V    |
| Temperature range            | Operating junction temperature, T <sub>J</sub> | -40  | 125                        | °C   |
|                              | Storage, T <sub>stg</sub>                      | -65  | 150                        | °C   |
| ESD rating <sup>(3)</sup>    | Human Body Model - (HBM)                       |      | 2                          | kV   |
|                              | Machine Model (MM)                             |      | 150                        | V    |
|                              | Charge Device Model - (CDM)                    |      | 1                          | kV   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | DRY / 6 PINS | UNITS |
|------------------|----------------------------------------------|--------------|-------|
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 293.8        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 165.1        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 160.8        | 00044 |
| ΨЈТ              | Junction-to-top characterization parameter   | 27.3         | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 159.6        |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 65.8         |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(3)</sup> ESD testing is performed according to the respective JESD22 JEDEC standard.



## RECOMMENDED OPERATING CONDITIONS

operating ambient temperature  $T_A = -40$  to 85°C (unless otherwise noted)

|                                                            | MIN | NOM | MAX | UNIT |
|------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage V <sub>IN</sub>                             | 1.9 |     | 3.9 | V    |
| Effective inductance                                       | 1.5 | 2.2 | 3   | μΗ   |
| Effective output capacitance connected to V <sub>OUT</sub> | 1.0 |     | 10  | μF   |
| Operating junction temperature range, T <sub>J</sub>       | -40 |     | 125 | °C   |
| T <sub>A</sub> Operating free air temperature range        | -40 |     | 85  |      |

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 3.0V,  $V_{OUT}$  = 2.1V, ON/BYP =  $V_{IN}$ ,  $T_A$  = -40°C to 85°C typical values are at  $T_A$  = 25°C (unless otherwise noted),  $C_{IN}$  = 2.2 $\mu$ F, L = 2.2 $\mu$ H,  $C_{OUT}$  = 2.2 $\mu$ F, see parameter measurement information

|                     | PARAMETER                               |                   | TEST CO                                                                    | ONDITIONS                            | MIN  | TYP  | MAX  | UNIT  |
|---------------------|-----------------------------------------|-------------------|----------------------------------------------------------------------------|--------------------------------------|------|------|------|-------|
| SUPPLY              | (                                       |                   |                                                                            |                                      |      |      |      |       |
| V <sub>IN</sub>     | Input voltage range                     |                   |                                                                            |                                      | 1.9  |      | 3.9  | V     |
|                     |                                         |                   | ON/BYP = high, I <sub>OUT</sub> device not switching                       | = 0mA. V <sub>IN</sub> = 3V          |      | 25   | 40   |       |
| $I_Q$               | Operating quiescent current             |                   | I <sub>OUT</sub> = 0mA. device so<br>V <sub>OUT</sub> = 2.1V               | witching, $V_{IN} = 3.0V$ ,          |      | 34   |      | μA    |
|                     |                                         |                   | ON/BYP = high, Bypa<br>$V_{OUT} = 2.1V$                                    | ass switch active, V <sub>IN</sub> = |      | 23   |      |       |
| I <sub>SD</sub>     | Shutdown current, Bypass Switch Activat | ed <sup>(1)</sup> | ON/BYP = GND, leak                                                         | age current into V <sub>IN</sub>     |      | 30   | 550  |       |
|                     |                                         |                   | ON/BYP = GND, leak<br>T <sub>A</sub> = 60°C                                | age current into V <sub>IN</sub> ,   |      | 110  |      | nA    |
| ON/BYP              |                                         |                   |                                                                            |                                      |      |      |      |       |
| $V_{\text{IH TH}}$  | Threshold for detecting high ON/BYP     |                   | 1.9 V ≤ V <sub>IN</sub> ≤ 3.9V , r                                         | ising edge                           |      | 8.0  | 1    | V     |
| $V_{IL\ TH}$        | Threshold for detecting low ON/BYP      |                   | 1.9 V ≤ V <sub>IN</sub> ≤ 3.9V , fa                                        | alling edge                          | 0.4  | 0.6  |      | V     |
| I <sub>IN</sub>     | Input bias Current                      |                   |                                                                            |                                      |      | 0    | 50   | nA    |
| POWER               | SWITCH                                  |                   |                                                                            |                                      |      |      |      |       |
| D                   | High side MOSFET on-resistance          |                   | $V_{IN} = 3.0V$                                                            |                                      |      | 600  |      | mΩ    |
| R <sub>DS(ON)</sub> | Low Side MOSFET on-resistance           |                   | $V_{IN} = 3.0V$                                                            |                                      |      | 350  |      | 11177 |
|                     | Forward current limit MOSFET high-side  |                   | V <sub>IN</sub> = 3.0V, open loop                                          |                                      |      | 410  |      | mA    |
| I <sub>LIMF</sub>   | Forward current limit MOSFET low side   |                   |                                                                            |                                      |      | 410  |      | mA    |
| BYPASS              | SSWITCH                                 |                   |                                                                            |                                      | •    |      |      |       |
| R <sub>DS(ON)</sub> | Bypass Switch on-resistance             |                   | V <sub>IN</sub> = 2.1V, I <sub>OUT</sub> = 20mA, T <sub>J</sub> max = 85°C |                                      |      | 2.9  | 3.8  | Ω     |
|                     |                                         |                   | V <sub>IN</sub> = 3V                                                       |                                      |      | 2.1  |      |       |
| V <sub>IT BYP</sub> | Automatic Bypass Switch Transition      | ON/BYP =          | TPS62730 (2.1V)                                                            | ON / falling V <sub>IN</sub>         | 2.14 | 2.20 | 2.3  |       |
|                     | Threshold (Activation / Deactivation)   | high              |                                                                            | OFF/ rising V <sub>IN</sub>          | 2.19 | 2.25 | 2.35 |       |
|                     |                                         |                   | TPS62731 (2.05V)                                                           | ON / falling V <sub>IN</sub>         |      | 2.15 |      |       |
|                     |                                         |                   |                                                                            | OFF / rising V <sub>IN</sub>         |      | 2.20 |      |       |
|                     |                                         |                   | TPS62732 (1.9V)                                                            | ON / falling V <sub>IN</sub>         |      | 2.05 |      |       |
|                     |                                         |                   |                                                                            | OFF / rising V <sub>IN</sub>         |      | 2.10 |      | .,    |
|                     |                                         |                   | TPS62733 (2.3V)                                                            | ON / falling V <sub>IN</sub>         |      | 2.41 |      | V     |
|                     |                                         |                   |                                                                            | OFF/ rising V <sub>IN</sub>          |      | 2.48 |      |       |
| Í                   |                                         |                   | TPS62734 (2.1V)                                                            | ON / falling V <sub>IN</sub>         |      | 2.23 |      |       |
|                     |                                         |                   |                                                                            | OFF / rising V <sub>IN</sub>         |      | 2.28 |      |       |
| 1                   |                                         |                   | TPS62735 (2.3V)                                                            | ON / falling V <sub>IN</sub>         |      | 2.23 |      | 1     |
|                     |                                         |                   |                                                                            | OFF / rising V <sub>IN</sub>         |      | 2.33 |      |       |

<sup>(1)</sup> Shutdown current into VIN pin, includes internal leakage



 $V_{IN}$  = 3.0V,  $V_{OUT}$  = 2.1V, ON/BYP =  $V_{IN}$ ,  $T_A$  = -40°C to 85°C typical values are at  $T_A$  = 25°C (unless otherwise noted),  $C_{IN}$  = 2.2 $\mu$ F, L = 2.2 $\mu$ H,  $C_{OUT}$  = 2.2 $\mu$ F, see parameter measurement information

|                     | PARAMETER                                                           | TEST CON                                                            | IDITIONS                          | MIN  | TYP   | MAX             | UNIT     |
|---------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------|------|-------|-----------------|----------|
| STAT S              | tatus Output (Open Drain)                                           |                                                                     |                                   |      |       |                 |          |
| V <sub>TSTAT</sub>  | Threshold level for STAT OUTPUT in $\%$ from $V_{\text{OUT}}$       | ON/BYP = high and refalling                                         | gulator is ready, V <sub>IN</sub> | 95   |       |                 | %        |
|                     |                                                                     | ON/BYP = high and reprising (2)                                     | gulator is ready, V <sub>IN</sub> |      | 98    |                 | <b>%</b> |
| V <sub>OL</sub>     | Output Low Voltage                                                  | Current into STAT pin                                               | $I = 500\mu A, V_{IN} = 2.3V$     |      |       | 0.4             | V        |
| V <sub>OH</sub>     | Output High Voltage                                                 | Open drain output, exte                                             | ernal pull up resistor            |      |       | $V_{\text{IN}}$ | V        |
| I <sub>LKG</sub>    | Leakage into STAT pin                                               | ON/BYP = GND, V <sub>IN</sub> =                                     | V <sub>OUT</sub> = 3V             |      | 0     | 50              | nA       |
| REGUL               | ATOR                                                                |                                                                     |                                   |      |       |                 |          |
| t <sub>ONmin</sub>  | Minimum ON time                                                     | $V_{IN} = 3.0V, V_{OUT} = 2.1$                                      | $V, I_{OUT} = 0 \text{ mA}$       |      | 180   |                 | ns       |
| t <sub>OFFmin</sub> | Minimum OFF time                                                    | $V_{IN} = 2.3V$                                                     |                                   |      | 50    |                 | ns       |
| t <sub>Start</sub>  | Regulator start up time from transition ON/BYP = high to STAT = low | $V_{IN} = 3.0V, V_{OUT} = 3.0V$                                     |                                   | 50   |       | μs              |          |
| OUTPU               | Г                                                                   |                                                                     |                                   |      |       |                 |          |
| V <sub>REF</sub>    | Internal Reference Voltage                                          |                                                                     |                                   |      | 0.70  |                 | V        |
|                     | VOUT Feedback Voltage Comparator Threshold                          | $V_{IN} = 3.0V$                                                     | T <sub>A</sub> = 25°C             | -1.5 | 0     | 1.5             | %        |
|                     | Accuracy                                                            |                                                                     | $T_A = -40$ °C to 85°C            | -2.5 | 0     | 2.5             |          |
| V <sub>VOUT</sub>   | DC output voltage load regulation                                   | $I_{OUT}$ = 1mA to 50mA $V_{IN}$ = 3.0V, $V_{OUT}$ = 2.1            |                                   |      | -0.01 |                 | %/mA     |
|                     | DC output voltage line regulation                                   | $I_{OUT} = 20 \text{ mA}, 2.4 \text{V} \le V_{IN} \le 3.9 \text{V}$ |                                   |      | 0.01  |                 | %/V      |
| I <sub>LK_SW</sub>  | Leakage current into SW pin                                         | $V_{IN} = V_{OUT} = V_{SW} = 3.0$                                   | O V, ON/Byp= GND                  |      | 0.0   | 100             | nA       |

The STAT output comparator is enabled once the rising input voltage exceeds the minimum input voltage V<sub>IN</sub> min of 1.9V. In case of the 1.9V output voltage option, the STAT output is active once the rising input voltage V<sub>IN</sub> exceeds 1.9V.

(3) The internal resistor divider network is disconnected from VOUT pin.

## DRY PACKAGE (TOP VIEW)



#### **PIN FUNCTIONS**

| PIN    |    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|--------|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME   | NO | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| VIN    | 3  | PWR | $V_{\text{IN}}$ power supply pin. Connect this pin close to the VIN terminal of the input capacitor. A ceramic capacitor of 2.2 $\mu$ F is required.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| GND    | 4  | PWR | GND supply pin. Connect this pin close to the GND terminal of the input and output capacitor.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| ON/BYP | 5  | IN  | This is the mode selection pin of the device. Pulling this pin to low forces the device into ultra low power bypass mode. The output of the DC/DC converter is connected to VIN via an internal bypass switch. Pulling this pin to high enables the DC/DC converter operation. This pin must be terminated and is controlled by the system. In case of CC2540, connect this to the power down signal which is output on one of the P1.x ports (see CC2540 user guide). |  |  |  |  |  |  |
| SW     | 2  | OUT | This is the switch pin and is connected to the internal MOSFET switches. Connect the inductor to this terminal.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| VOUT   | 6  | IN  | Feedback Pin for the internal feedback divider network and regulation loop. The internal bypass switch is connected between this pin and VIN. Connect this pin directly to the output capacitor with short trace.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |

Submit Documentation Feedback



## **PIN FUNCTIONS (continued)**

| PIN  |    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |
| STAT | 1  | OUT | This is the open drain status output with active low level. An internal comparator drives this output. The pin is high impedance with $ON/BYP = low$ . With $ON/BYP$ set to high the device and the internal VOUT comparator becomes active. The active low STAT pin indicates if the DC/DC regulator is settled and the output voltage above the $V_{TSTAT}$ threshold. If not used, this pin can be left open. |

## **FUNCTIONAL BLOCK DIAGRAM**





#### PARAMETER MEASUREMENT INFORMATION



 $C_{IN}$ ,  $C_{OUT}$ : Murata GRM155R60J225ME15D 2.2  $\mu$ F 0402 size

C<sub>Load</sub>: 4 x Murata GRM155R61A104KA01D 100nF

1 x 2.2  $\mu$ F GRM155R60J225ME15D 1 x 1 $\mu$ F GRM155R61A105KE15D

L: Murata LQM21PN2R2NGC 2.2  $\mu$ H, FDK MIPSZ2012 2R2

## **TYPICAL CHARACTERISTICS**

| TABLE (             | OF GRAPHS                                                       |                                          | FIGURE |
|---------------------|-----------------------------------------------------------------|------------------------------------------|--------|
| η                   | Efficiency                                                      | vs Output current                        | 1      |
| η                   | Efficiency                                                      | vs Input voltage                         | 2      |
|                     | Output voltage                                                  | vs Output current                        | 3      |
| V <sub>OUT</sub>    | Output Voltage                                                  | vs Input voltage                         | 4      |
| I <sub>SD</sub>     | Shutdown current bypass mode                                    | vs Input voltage                         | 5      |
| IQ                  | Operating quiescent current                                     | vs Input voltage                         | 6      |
|                     | Bypass Drain-source on-state resistance                         | vs Input voltage and ambient temperature | 7      |
| r <sub>DS(ON)</sub> | PMOS Static drain-source on-state resistance                    | vs Input voltage and ambient temperature | 8      |
|                     | NMOS Static drain-source on-state resistance                    | vs Input voltage and ambient temperature | 9      |
|                     | Automatic transition into bypass                                | Falling V <sub>IN</sub>                  | 10     |
|                     | Automatic transition into bypass                                | Rising V <sub>IN</sub>                   | 11     |
|                     | Switching frequency                                             | vs I <sub>OUT</sub> vs V <sub>IN</sub>   | 12     |
| V <sub>OUT</sub>    | Output ripple voltage                                           | vs I <sub>OUT</sub> vs V <sub>IN</sub>   | 13     |
|                     | PSRR                                                            | vs Frequency                             | 14     |
|                     | Noise Density                                                   | vs Frequency                             | 15     |
|                     |                                                                 | I <sub>OUT</sub> = 10 mA                 | 16     |
|                     | DC/DC mode operation                                            | I <sub>OUT</sub> = 1 mA                  | 17     |
|                     | DC/DC mode operation                                            | I <sub>OUT</sub> = 18 mA                 | 18     |
|                     |                                                                 | I <sub>OUT</sub> = 50 mA                 | 19     |
|                     | DC/DC mode operation line and load transient performance        |                                          | 20     |
|                     | Automatic bypass transition with falling/rising input voltage   |                                          | 21     |
|                     | DC/DC mode V <sub>OUT</sub> AC load regulation performance      |                                          | 22     |
|                     | Bypass mode operation V <sub>OUT</sub> AC behavior ON/BYP = GND |                                          | 23     |
|                     | Startup behavior                                                |                                          | 24     |
|                     | Spurious output noise                                           |                                          | 25     |
|                     | Battery current reduction                                       | vs Battery voltage                       | 26     |
|                     | Mode transition ON/BYP behavior                                 |                                          | 27     |

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated





Figure 1. Efficiency vs Output Current



Figure 2. Efficiency vs Input Voltage



Figure 3. Output Voltage vs Output Current



Figure 4. Output Voltage vs Input Voltage





Figure 5. Shutdown Current Bypass Mode vs Input Voltage



Figure 6. Operating Quiescent Current vs Input Voltage



Figure 7. r<sub>DS(ON)</sub> Bypass vs Input Voltage



Figure 8.  $r_{DS(ON)}$  PMOS vs Input Voltage





Figure 9. r<sub>DS(ON)</sub> NMOS vs Input Voltage



Figure 10. Automatic Transition into Bypass Mode - Falling  $V_{\text{IN}}$ 



Figure 11. Automatic Transition into Bypass Mode - Rising  $V_{\rm IN}$ 



Figure 12. Switching Frequency vs I<sub>OUT</sub> vs V<sub>IN</sub>







 $V_{IN} = 2.7 V,$ PSRR - Power Supply Rejection Ratio - dB 90  $I_{OUT} = 25 \text{ mA},$  $C_{OUT} = 2.2 \mu F$ , 80  $L = 2.2 \mu H$ 70 60 50 40 30 20 10 0 10 100 10k 100k 1M 10M f - Frequency - Hz

Figure 13. V<sub>OUT</sub> vs I<sub>OUT</sub> vs V<sub>IN</sub>

Figure 14. PSRR vs Frequency





Figure 15. Noise Density vs Frequency

Figure 16. DC/DC Mode Operation I<sub>OUT</sub> = 10mA





Figure 17. DC/DC Mode Operation I<sub>OUT</sub> = 1mA

Figure 18. DC/DC Mode Operation I<sub>OUT</sub> = 18mA



Figure 19. DC/DC Mode Operation I<sub>OUT</sub> = 50mA

Figure 20. DC/DC Mode Operation Line and Load Transient Performance





Figure 21. Automatic Bypass Transition with Falling / Rising Input Voltage  $\rm V_{\rm IN}$ 

Figure 22. DC/DC Mode V<sub>OUT</sub> AC Load Regulation Performance



Figure 23. Bypass Mode Operation  $V_{OUT}$  AC Behavior ON/BYP = GND

Figure 24. Startup Behavior







Figure 25. Spurious Output Noise TPS62730 I<sub>OUT</sub> 26mA

Figure 26. Battery Current Reduction vs Battery Voltage



Figure 27. Mode Transition ON/BYP Behavior



#### **DETAILED DESCRIPTION**

The TPS62730 combines a synchronous buck converter for high efficient voltage conversion and an integrated ultra low power bypass switch to support low power modes of modern micro controllers and RF IC's. The synchronous buck converter includes Tl's DCS-Control™, an advanced regulation topology, that combines the advantages of hysteretic and voltage mode control architectures. While a comparator stage provides excellent load transient response, an additional voltage feedback loop ensures high DC accuracy as well. The DCS-Control™ enables switch frequencies up to 3MHz, excellent transient and AC load regulation as well as operation with small and cost competitive external components. The TPS6273x devices offer fixed output voltage options featuring smallest solution size by using only three external components. Furthermore this step down converter provides excellent low output voltage ripple over the entire load range which makes this part ideal for RF applications. In the ultra low power bypass mode, the output of the device VOUT is directly connected to the input VIN via the internal bypass switch. In this mode, the buck converter is shut down and consumes only 30nA typical input current. Once the device is turned from ultra low power bypass mode into buck converter operation for a RF transmission, all the internal circuits of the regulator are activated within a start up time tStart of typ. 50µs. During this time the bypass switch is still turned on and maintains the output VOUT connected to the input VIN. Once the DC/DC converter is settled and ready to operate, the internal bypass switch is turned off and the system is supplied by the output capacitor and the other decoupling capacitors. The buck converter kicks in once the capacitors connected to VOUT are discharged to the level of the nominal buck converter output voltage. Once the output voltage falls below the threshold of the internal error comparator, a switch pulse is initiated, and the high side switch of the DC/DC converter is turned on. It remains turned on until a minimum on time of tonnin expires and the output voltage trips the threshold of the error comparator or the inductor current reaches the high side switch current limit. Once the high side switch turns off, the low side switch rectifier is turned on and the inductor current ramps down until the high side switch turns on again or the inductor current reaches zero. The converter operates in the PFM (Pulse Frequency Modulation) mode during light loads, which maintains high efficiency over a wide load current range. In PFM Mode, the device starts to skip switch pulses and generates only single pulses with an on time of t<sub>ONmin</sub>. The PFM mode of TPS62730 is optimized for low output ripple voltage if small external components are used.

The on time t<sub>ONmin</sub> can be estimated to:

$$t_{ONmin} = \frac{V_{OUT}}{V_{IN}} \times 260 \text{ ns}$$
 (1)

Therefore, the peak inductor current in PFM mode is approximately:

$$I_{LPFMpeak} = \frac{(V_{IN} - V_{OUT})}{L} \times t_{ONmin}$$
 (2)

With

t<sub>ONmin</sub>: High side switch on time [ns]

V<sub>IN</sub>: Input voltage [V] V<sub>OUT</sub>: Output voltage [V] L : Inductance [µH]

I<sub>LPFMpeak</sub>: PFM inductor peak current [mA]

#### ON/BYP MODE SELECTION

The DC/DC converter is activated when ON/BYP is set high. For proper operation, the ON/BYP pin must be terminated and may not be left floating. This pin is controlled by the RF transceiver or micro controller for proper mode selection. Pulling the ON/BYP pin low activates the Ultra Low Power Bypass Mode with typical 30nA current consumption. In this mode, the internal bypass switch is turned on and the output of the DC/DC converter is connected to the battery VIN. All other circuits like the entire internal-control circuitry, the High Side and Low Side MOSFET's of the DC/DC output stage are turned off as well the internal resistor feedback divider is disconnected. The ON/BYP need to be controlled by a Micro controller for proper mode selection.

Submit Documentation Feedback



#### START UP

Once the device is supplied with a battery voltage, the bypass switch is activated. If the ON/BYP pin is set to high, the device operates in bypass mode until the DC/DC converter has settled and can kick in. During start up, high peak currents can flow over the bypass switch to charge up the output capacitor and the additional decoupling capacitors in the system.

#### **AUTOMATIC TRANSITION FROM DC/DC TO BYPASS OPERATION**

With pin ON/BYP set to high, the TPS62730 features an automatic transition between DC/DC and bypass mode to reduce the output ripple voltage to zero. Once the input voltage comes close to the output voltage of the DC/DC converter, the DC/DC converters operates close to 100% duty cycle operation. At this operating condition, the switch frequency would start to drop and would lead to increased output ripple voltage. The internal bypass switch is turned on once the battery voltage at VIN trips the Automatic Bypass Transition Threshold VIT BYP for falling VIN. The DC/DC regulator is turned off and therefore it generates no output ripple voltage. Due to the output is connected via the bypass switch to the input, the output voltage follows the input voltage minus the voltage drop across the internal bypass switch. In this mode the current consumption of the DC/DC converter is reduced to typically 23µA. Once the input voltage increases and trips the bypass deactivation threshold VIT BYP for rising VIN, the DC/DC regulator turns on and the bypass switch is turned off.

## **INTERNAL CURRENT LIMIT**

The TPS62730 integrates a High Side and Low Side MOSFET current limit to protect the device against heavy load or short circuit when the DC/DC converter is active. The current in the switches is monitored by current limit comparators. When the current in the High Side MOSFET reaches its current limit, the High Side MOSFET is turned off and the Low Side MOSFET is turned on to ramp down the current in the inductor. The High Side MOSFET switch can only turn on again, once the current in the Low Side MOSFET switch has decreased below the threshold of its current limit comparator. The bypass switch doesn't feature a current limit to support lowest current consumption.



Figure 28. Operation Mode Diagram with ON/BYP = High





Figure 29. Signal Status Diagram ON/BYP, VOUT, STAT



#### **APPLICATION INFORMATION**



Figure 30. Typical Application



Figure 31. Application Example CC2540





Figure 32. Application Example CC430



## **OUTPUT FILTER DESIGN (INDUCTOR AND OUTPUT CAPACITOR)**

The TPS62730 is optimized to operate with effective inductance values in the range of  $1.5\mu H$  to  $3\mu H$  and with effective output capacitance in the range of  $1.0\mu F$  to  $10\mu F$ . The internal compensation is optimized to operate with an output filter of L =  $2.2\mu H$  and  $C_{OUT} = 2.2\mu F$ , which gives and LC output filter corner frequency of:

$$f_C = \frac{1}{2 \times \pi \times \sqrt{(2.2\mu H \times 2.2\mu F)}} = 72kHz \tag{3}$$

## **INDUCTOR SELECTION**

The inductor value affects its peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple and the efficiency. The selected inductor has to be rated for its dc resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher  $V_{I N}$  or  $V_{O UT}$ . Equation 4 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 5

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$
(4)

$$I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$
 (5)

With:

f = Switching Frequency

L = Inductor Value

 $\Delta I_1$  = Peak to Peak inductor ripple current

I<sub>I max</sub> = Maximum Inductor current

In high-frequency converter applications, the efficiency is essentially affected by the inductor AC resistance (i.e., quality factor) and to a smaller extent by the inductor DCR value. To achieve high efficiency operation, care should be taken in selecting inductors featuring a quality factor above 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current.

The total losses of the coil consist of both the losses in the DC resistance,  $R_{(DC)}$ , and the following frequency-dependent components:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- · Magnetic field losses of the neighboring windings (proximity effect)
- Radiation losses

The following inductor series from different suppliers have been used with the TPS62730 converters.

Table 1. List of inductors

| INDUCTANCE<br>[µH] | DIMENSIONS<br>[mm3] | INDUCTOR TYPE | SUPPLIER |
|--------------------|---------------------|---------------|----------|
| 2.2                | 2.0 × 1.2 × 1.0     | LQM21PN2R2NGC | Murata   |
| 2.2                | 2.0 × 1.2 × 1.0     | MIPSZ2012     | FDK      |

#### DC/DC OUTPUT CAPACITOR SELECTION

The DCS-Control™ scheme of the TPS62730 allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. At light load currents the converter operate in Power Save Mode and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current.



#### ADDITIONAL DECOUPLING CAPACITORS

In addition to the output capacitor there are further decoupling capacitors connected to the output of the TPS62730. These decoupling capacitor are placed closely at the RF transmitter or micro controller. The total capacitance of these decoupling capacitors should be kept to a minimum and should not exceed the values given in the reference designs, see Figure 31 and Figure 32. During mode transition from DC/DC operation to bypass mode the capacitors on the output VOUT are charged up to the battery voltage VIN via the internal bypass switch. During mode transition from bypass mode to DC/DC operation, these capacitors need to be discharged by the system supply current to the nominal output voltage threshold until the DC/DC will kick in. The charge change in the output and decoupling capacitors can be calculated according to Equation 6. The energy loss due to charge/discharge of the output and decoupling capacitors can be calculated according to Equation 7

$$dQ_{COUT\_CDEC} = C_{COUT\_CDEC} \times (V_{IN} - V_{OUT\_DC\_DC})$$
(6)

$$E_{Ch \operatorname{arg} e\_Loss} = \frac{1}{2} \times C_{COUT\_CDEC} \times \left( V_{IN}^{2} - V_{OUT\_DC\_DC}^{2} \right)$$
(7)

with

 $dQ_{COUT\_CDEC}$ : Charge change needed to charge up / discharge the output and decoupling capacitors from VOUT DC DC to V<sub>IN</sub> and vice versa

C<sub>COUT</sub> CDEC: Total capacitance on the VOUT pin of the device, includes output and decoupling capacitors

V<sub>IN</sub>: Input (battery) voltage

V<sub>OUT DC DC</sub>: nominal DC/DC output voltage V<sub>OUT</sub>

#### INPUT CAPACITOR SELECTION

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering to ensure proper function of the device and to minimize input voltage spikes. For most applications a 2.2µF to 4.7µF ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input voltage filtering.

Table 2 shows a list of tested input/output capacitors.

### INPUT BUFFER CAPACITOR SELECTION

In addition to the small ceramic input capacitor a larger buffer capacitor C<sub>Buf</sub> is recommended to reduce voltage drops and ripple voltage. When using battery chemistries like Li-SOCI2, Li-SO2, Li-MnO2, the impedance of the battery has to be considered. These battery types tend to increase their impedance depending on discharge status and often can support output currents of only a few mA. Therefore a buffer capacitor is recommended to stabilize the battery voltage during DC/DC operations e.g. for a RF transmission. A voltage drop on the input of the TPS62730 during DC/DC operation impacts the advantage of the step down conversion for system power reduction. Furthermore the voltage drops can fall below the minimum recommended operating voltage of the device and leads to an early system cut off. Both impacts effects reduce the battery life time. To achieve best performance and to extract most energy out of the battery a good procedure is to design the select the buffer capacitor value for an voltage drop below 50mVpp during DC/DC operation. The capacitor value strongly depends on the used battery type, as well the current consumption during a RF transmission as well the duration of the transmission.

**Table 2. List of Capacitor** 

| CAPACITANCE [µF] | SIZE | CAPACITOR TYPE | SUPPLIER |
|------------------|------|----------------|----------|
| 2.2              | 0402 | GRM155R60J225  | Murata   |

#### **CHECKING LOOP STABILITY**

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, IL
- Output ripple voltage, V<sub>OUT(AC)</sub>

Submit Documentation Feedback

Copyright © 2011-2012, Texas Instruments Incorporated



These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

As a next step in the evaluation of the regulation loop, the load transient response is tested. The time between the application of the load transient and the turn on of the High Side MOSFET, the output capacitor must supply all of the current required by the load.  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)}$  x ESR, where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_O$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. The results are most easily interpreted when the device operates in PWM mode.

During this recovery time, V<sub>OUT</sub> can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin.

Because the damping factor of the circuitry is directly related to several resistive parameters (e.g., MOSFET  $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range.

#### LAYOUT CONSIDERATIONS

As for all switching power supplies, the layout is an important step in the design. Especially RF designs demand careful attention to the PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as EMI problems and interference with RF circuits. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor. Use a common Power GND node and a different node for the Signal GND to minimize the effects of ground noise. Keep the common path to the GND PIN, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The VOUT line should be connected to the output capacitor and routed away from noisy components and traces (e.g. SW line).



Figure 33. Recommended PCB Layout for TPS62730





www.ti.com 24-Jan-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|---|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TPS62730DRYR     | ACTIVE | SON          | DRY                | 6 | 5000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RP                | Samples |
| TPS62730DRYT     | ACTIVE | SON          | DRY                | 6 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RP                | Samples |
| TPS62732DRYR     | ACTIVE | SON          | DRY                | 6 | 5000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RR                | Samples |
| TPS62732DRYT     | ACTIVE | SON          | DRY                | 6 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | RR                | Samples |
| TPS62733DRYR     | ACTIVE | SON          | DRY                | 6 | 5000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | YA                | Samples |
| TPS62733DRYT     | ACTIVE | SON          | DRY                | 6 | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | YA                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Ph-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder humps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.



## **PACKAGE OPTION ADDENDUM**

24-Jan-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Dec-2012

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62730DRYR | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS62730DRYT | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS62732DRYR | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS62732DRYT | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS62733DRYR | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS62733DRYT | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 19-Dec-2012



\*All dimensions are nominal

| All differsions are norminal |              |                 |      |      |             |            |             |  |  |  |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| TPS62730DRYR                 | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |  |  |  |
| TPS62730DRYT                 | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |  |  |  |
| TPS62732DRYR                 | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |  |  |  |
| TPS62732DRYT                 | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |  |  |  |
| TPS62733DRYR                 | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |  |  |  |
| TPS62733DRYT                 | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |  |  |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.
- The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.
- E. This package complies to JEDEC MO-287 variation UFAD.
- $frac{f}{K}$  See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



## DRY (R-PUSON-N6)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>