





## 3A, 36V, 500kHz Synchronous Step-Down Converter

## **General Description**

The RT7272B is a high efficiency, current mode synchronous step-down DC/DC converter that can deliver up to 3A output current over a wide input voltage range from 4.5V to 36V. The device integrates a 150m $\Omega$  high side and a  $80m\Omega$  low side MOSFET to achieve high conversion efficiency up to 95%. The current mode control architecture supports fast transient response and simple compensation circuit.

A cycle-by-cycle current limit function provides protection against shorted output and an internal soft-start eliminates input current surge during start-up. The RT7272B provides complete protection functions such as input under-voltage lockout, output under-voltage protection, over-current protection and thermal shutdown.

The RT7272B is available in the thermal enhanced SOP-8 (Exposed Pad) package.

## **Ordering Information**



#### Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- 4.5V to 36V Input Voltage Range
- 3A Output Current
- Internal N-MOSFETs
- Current Mode Control
- Fixed Frequency Operation: 500kHz
- Adjustable Output Voltage from 0.8V to 30V
- High Efficiency Up to 95%
- Stable with Low ESR Ceramic Output Capacitors
- Cycle-by-Cycle Current Limit
- Input Under-Voltage Lockout
- Output Under-Voltage Protection
- Thermal Shutdown Protection
- Adjustable Current Limit
- Power Saving Mode for High Efficiency at Light Load
- RoHS Compliant and Halogen Free

## **Applications**

- Distributed Power Systems
- Pre-Regulator for Linear Regulators
- Notebook Computers
- Point of Load Regulator in Distributed Power System
- Digital Set-top Boxes
- Personal Digital Recorders
- Broadband Communications
- Flat Panel TVs and Monitors
- Vehicle Electronics

## Simplified Application Circuit



Copyright ©2018 Richtek Technology Corporation. All rights reserved.

RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Pin Configurations**



SOP-8 (Exposed Pad)

# **Marking Information**

RT7272B **GSPYMDNN**  RT7272BGSP: Product Number

YMDNN: Date Code

## **Functional Pin Description**

| Pin No.               | Pin Name | Pin Function                                                                                                                                                                                  |
|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                     | SW       | Switch Node Connect to external L-C filter.                                                                                                                                                   |
| 2                     | воот     | Bootstrap Supply for High Side Gate Drive. A 100nF or greater capacitor is recommended to connect from BOOT pin to SW pin.                                                                    |
| 3                     | EN       | Enable Control Input. A logic-high enables the converter; a logic-low forces the device into shutdown mode.                                                                                   |
| 4,<br>9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum thermal dissipation.                                                                                 |
| 5                     | FB       | Feedback Input. This pin is connected to the converter output. It is used to set the output of the converter to regulate to the desired value via an resistive divider.                       |
| 6                     | COMP     | Compensation Node. COMP is used to compensate the regulation control loop. Connect a series RC network from COMP to GND. In some cases, an additional capacitor from COMP to GND is required. |
| 7                     | RLIM     | Current Limit Setting. Connect to a resistor to determine current limit.                                                                                                                      |
| 8                     | VIN      | Power Input. The input voltage range is from 4.5V to 36V. Must bypass with a suitable large ceramic capacitor.                                                                                |

## **Function Block Diagram**



Copyright ©2018 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



### **Operation**

The RT7272B is a constant frequency, current mode synchronous step-down converter. In normal operation, the high side N-MOSFET is turned on when the S-R latch is set by the oscillator and is turned off when the current comparator resets the S-R latch. While the high side N-MOSFET is turned off, the low side N-MOSFET is turned on to conduct the inductor current until next cycle begins.

### **Error Amplifier**

The error amplifier adjusts its output voltage by comparing the feedback signal (V<sub>FB</sub>) with the internal 0.8V reference. When the load current increases, it causes a drop in the feedback voltage relative to the reference. The error amplifier's output voltage then rises to allow higher inductor current to match the load current.

#### Oscillator

The internal oscillator runs at fixed frequency 500kHz. In short circuit condition, the frequency is reduced to 75kHz for low power consumption.

### Internal Regulator

The regulator provides low voltage power to supply the internal control circuits and the bootstrap power for high side gate driver.

#### **Enable**

The converter is turned on when the EN pin is higher than 2V. When the EN pin is lower than 0.4V, the converter will enter shutdown mode and reduce the supply current to  $0.5\mu A.$ 

### Soft-Start (SS)

An internal current source charges an internal capacitor to build a soft-start ramp voltage. The FB voltage will track the internal ramp voltage during soft-start interval. The typical soft-start time is 2ms.

#### **Current Setting**

The current limit of high side MOSFET is adjustable by an external resistor connected to the RLIM pin. The current limit range is from 1.9A to 7A. When the inductor current reaches the current limit threshold, the COMP voltage will be clamped to limit the inductor current.

### **UV** Comparator

If the feedback voltage (VFB) is lower than 0.4V, the UV Comparator will go high to turn off the high side MOSFET. The output under voltage protection is designed to operate in Hiccup mode. When the UV condition is removed, the converter will resume switching.

#### Thermal shutdown

The over temperature protection function will shut down the switching operation when the junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 20°C, the converter will automatically resume switching.



# Absolute Maximum Ratings (Note 1)

| • Supply Input Voltage, VIN                                 | -0.3V to 40V   |
|-------------------------------------------------------------|----------------|
| • Switch Voltage, SW                                        |                |
| • V <sub>BOOT</sub> – V <sub>SW</sub>                       | ` ,            |
| • Other Pins Voltage                                        | -0.3V to 40V   |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |                |
| SOP-8 (Exposed Pad)                                         | 2.041W         |
| Package Thermal Resistance (Note 2)                         |                |
| SOP-8 (Exposed Pad), $\theta_{JA}$                          | 49°C/W         |
| SOP-8 (Exposed Pad), $\theta_{JC}$                          | 15°C/W         |
| • Lead Temperature (Soldering, 10 sec.)                     | 260°C          |
| • Junction Temperature                                      | 150°C          |
| Storage Temperature Range                                   | −65°C to 150°C |
| ESD Susceptibility (Note 3)                                 |                |
| HBM (Human Body Model)                                      | 2kV            |
|                                                             |                |
| Recommended Operating Conditions (Note 4)                   |                |
| Supply Input Voltage, VIN                                   | 4.5V to 36V    |

• Junction Temperature Range ------ -40°C to 125°C
• Ambient Temperature Range ------ -40°C to 85°C

### **Electrical Characteristics**

( $V_{IN}$  = 12V,  $C_{IN}$  = 20 $\mu$ F,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                           | Symbol           | Test Conditions                            | Min   | Тур | Max   | Unit |  |
|-------------------------------------|------------------|--------------------------------------------|-------|-----|-------|------|--|
| Shutdown Supply Current             |                  | VEN = 0V                                   |       | 0.5 | 3     | μΑ   |  |
| Quiescent Current                   | IQ               | $V_{EN} = 3V, V_{FB} = 0.9V$               |       | 0.9 | 1.2   | mΑ   |  |
| Feedback Reference<br>Voltage       | V <sub>REF</sub> | 4.5V ≤ V <sub>IN</sub> ≤ 36V               | 0.788 | 0.8 | 0.812 | V    |  |
| High Side Switch<br>On-Resistance   | RDS(ON)1         |                                            |       | 150 |       | mΩ   |  |
| Low Side Switch<br>On-Resistance    | RDS(ON)2         |                                            |       | 80  |       | mΩ   |  |
| High Side Switch Leakage<br>Current |                  | VEN = 0V, VSW = 0V                         |       | 0   | 10    | μΑ   |  |
| Upper Switch Current Limit Range    | Uoc              |                                            | 1.9   |     | 7     | Α    |  |
|                                     |                  | Min. Duty Cycle, R <sub>LIM</sub> = 57.6kΩ | 1.9   | 2.5 | 3.1   |      |  |
| Upper Switch Current Limit          | Uoc<br>(Note 5)  | Min. Duty Cycle, $R_{LIM} = 84.5 k\Omega$  | 2.7   | 3.5 | 4.2   | Α    |  |
|                                     | (14010-0)        | Min. Duty Cycle, $R_{LIM} = 137 k\Omega$   | 4.5   | 5.5 | 6.5   |      |  |
| Lower Switch Current Limit          |                  | From Drain to Source                       |       | 1.5 |       | Α    |  |



| Parameter                              |                                           | Symbol            | Test Conditions                  | Min | Тур  | Max  | Unit          |  |
|----------------------------------------|-------------------------------------------|-------------------|----------------------------------|-----|------|------|---------------|--|
| Oscillation Frequency                  |                                           | fosc1             |                                  | 450 | 500  | 550  | kHz           |  |
| Short Circuit Oscillation<br>Frequency |                                           | fosc2             | V <sub>FB</sub> = 0V             |     | 75   |      | kHz           |  |
| Maximum Duty Cyc                       | le                                        | D <sub>MAX</sub>  | $V_{FB} = 0.7V$                  |     | 90   |      | %             |  |
| Minimum On-Time                        |                                           | ton               |                                  |     | 100  |      | ns            |  |
| EN Input Voltage                       | Logic-High                                | ViH               |                                  | 2   |      |      | V             |  |
| EN Input Voltage                       | Logic-Low                                 | VIL               |                                  |     |      | 0.4  | V             |  |
| Input Under Voltage<br>Threshold       | Input Under Voltage Lockout Threshold     |                   | V <sub>IN</sub> Rising           | 3.9 | 4.1  | 4.3  | V             |  |
| Input Under Voltage Hysteresis         | Input Under Voltage Lockout<br>Hysteresis |                   |                                  |     | 250  |      | mV            |  |
| Thermal Shutdown                       |                                           | T <sub>SD</sub>   |                                  |     | 150  |      | °C            |  |
| Thermal Shutdown                       | Hysteresis                                | $\DeltaT_{SD}$    |                                  |     | 20   |      | °C            |  |
| COMP to Current S<br>Transconductance  | COMP to Current Sense<br>Transconductance |                   | $\Delta I_{COMP} = \pm 10 \mu A$ |     | 4.7  |      | A/V           |  |
| Error Amplifier                        |                                           |                   |                                  |     | 4000 |      | A /\ /        |  |
| Transconductance                       |                                           | G <sub>EA</sub>   |                                  |     | 1000 |      | μ <b>A</b> /V |  |
| Load Regulation                        |                                           | $\Delta V_{LOAD}$ |                                  |     |      | 0.05 | %/A           |  |
| Line Regulation                        |                                           | $\Delta V_{LINE}$ | V <sub>IN</sub> = 4.5V to 36V    |     |      | 0.1  | %             |  |

- Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5.  $R_{LIM}$  ( $k\Omega$ ) = [ $U_{OC}$  x 24.14 x (1 + 0.024 x ( $U_{OC}$  3.5)) 1.3], where  $U_{OC}$  is desired upper switch peak current limit value.



# **Typical Application Circuit**



**Table 1. Suggested Component Values** 

| V <sub>OUT</sub> (V) | R1 (kΩ) | <b>R2 (k</b> Ω) | $R_{c}$ ( $\mathbf{k}\Omega$ ) | <b>L (</b> μ <b>H)</b> | C <sub>c</sub> (nF) | <b>С</b> оυт <b>(</b> μ <b>F)</b> |
|----------------------|---------|-----------------|--------------------------------|------------------------|---------------------|-----------------------------------|
| 12                   | 47      | 3.35            | 47                             | 10                     | 2.7                 | 22 x 2                            |
| 8                    | 27      | 3               | 36                             | 8.2                    | 2.7                 | 22 x 2                            |
| 5                    | 62      | 11.8            | 24                             | 6.8                    | 2.7                 | 22 x 2                            |
| 3.3                  | 75      | 24              | 16                             | 4.7                    | 2.7                 | 22 x 2                            |
| 2.5                  | 25.5    | 12              | 12                             | 3.6                    | 2.7                 | 22 x 2                            |
| 1.2                  | 30      | 60              | 6.8                            | 2.2                    | 2.7                 | 22 x 2                            |



## **Typical Operating Characteristics**













Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.





















## **Application Information**

### **Output Voltage Setting**

The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1.



Figure 1. Output Voltage Setting

The output voltage is set by an external resistive voltage divider according to the following equation:

$$V_{OUT} = V_{REF} \left( 1 + \frac{R1}{R2} \right)$$

Where V<sub>REF</sub> is the reference voltage (0.8V typ.).

### **External Bootstrap Diode**

Connect a 0.1µF low ESR ceramic capacitor between the BOOT and SW pins. This capacitor provides the gate driver voltage for the high side MOSFET.

It is recommended to add an external bootstrap diode between an external 5V and BOOT pin for efficiency improvement when input voltage is lower than 5.5V or duty ratio is higher than 65%. The bootstrap diode can be a low cost one such as IN4148 or BAT54. The external 5V can be a 5V fixed input from system or a 5V output of the RT7272B. Note that the external boot voltage must be lower than 5.5V



Figure 2. External Bootstrap Diode

### **Chip Enable Operation**

The EN pin is the chip enable input. Pulling the EN pin low (<0.4V) will shutdown the device. During shutdown mode, the RT7272B quiescent current drops to lower than 3μA. Driving the EN pin high (>2V, <36V) will turn on the device again. For external timing control, the EN pin can also be externally pulled high by adding a REN resistor and C<sub>EN</sub> capacitor from the VIN pin (see Figure 3).



Figure 3. Enable Timing Control

An external MOSFET can be added to implement digital control on the EN pin when no system voltage above 2.5V is available, as shown in Figure 4. In this case, a  $100k\Omega$ pull-up resistor, R<sub>EN</sub>, is connected between V<sub>IN</sub> and the EN pin. MOSFET Q1 will be under logic control to pull down the EN pin.



Figure 4. Digital Enable Control Circuit

#### **Under Voltage Protection**

### **Hiccup Mode**

The RT7272B provides Hiccup Mode Under Voltage Protection (UVP). When the V<sub>FB</sub> voltage drops below 0.4V, the UVP function will be triggered to shut down switching operation. If the UVP condition remains for a period, the RT7272B will retry automatically. When the UVP condition is removed, the converter will resume operation. The UVP is disabled during soft-start period.





Figure 5. Hiccup Mode Under Voltage Protection

### **Over Temperature Protection**

The RT7272B features an Over Temperature Protection (OTP) circuitry to prevent from overheating due to excessive power dissipation. The OTP will shut down switching operation when junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 20°C, the converter will resume operation. To maintain continuous operation, the maximum junction temperature should be lower than 125°C.

### **Inductor Selection**

The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current  $\Delta I_L$  increases with higher  $V_{IN}$  and decreases with higher inductance.

$$\Delta I_{L} = \left[\frac{V_{OUT}}{f \times L}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right]$$

Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve the highest efficiency operation. However, it requires a large inductor to achieve this goal.

For the ripple current selection, the value of  $\Delta I_L = 0.24 (I_{MAX})$  will be a reasonable starting point. The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that the ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation :

$$L = \left[ \frac{V_{OUT}}{f \times 0.24 \times I_{(MAX)}} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$

The inductor's current rating (caused a 40°C temperature rising from 25°C ambient) should be greater than the maximum load current and its saturation current should be greater than the short circuit peak current limit. Please see Table 2 for the inductor selection reference.

Table 2. Suggested Inductors for Typical Application Circuit

| Component<br>Supplier | Series   | Dimensions<br>(mm) |  |
|-----------------------|----------|--------------------|--|
| TDK                   | VLF10045 | 10 x 9.7 x 4.5     |  |
| TDK                   | SLF12565 | 12.5 x 12.5 x 6.5  |  |
| TAIYO<br>YUDEN        | NR8040   | 8 x 8 x 4          |  |

### **C**<sub>IN</sub> and **C**<sub>OUT</sub> Selection

The input capacitance,  $C_{IN}$ , is needed to filter the trapezoidal current at the Source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The approximate RMS current equation is given:

$$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}$  / 2. This simple worst case condition is commonly used for design because even significant deviations do not offer much relief.

Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

For the input capacitor, two  $10\mu F$  low ESR ceramic capacitors are suggested. For the suggested capacitor, please refer to Table 3 for more details.

The selection of  $C_{\text{OUT}}$  is determined by the required ESR to minimize voltage ripple.

Moreover, the amount of bulk capacitance is also a key for  $C_{\text{OUT}}$  selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section.

The output ripple,  $\Delta V_{OUT},$  is determined by :

$$\Delta V_{OUT} \le \Delta I_{L} \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$

Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



The output ripple will be the highest at the maximum input voltage since ΔI<sub>L</sub> increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, V<sub>IN</sub>. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part.

#### **Thermal Considerations**

For continuous operation, do not exceed the maximum operation junction temperature 125°C. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature ,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT7272B, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For SOP-8 (Exposed Pad) package, the thermal resistance  $\theta_{JA}$  is  $75^{\circ}\text{C/W}$  on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at  $T_A = 25^{\circ}C$  can be calculated by following formula:

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (75^{\circ}C/W) = 1.333W$$
 (min.copper area PCB layout)

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (49^{\circ}C/W) = 2.04W$ (70mm<sup>2</sup>copper area PCB layout)

The thermal resistance  $\theta_{JA}$  of SOP-8 (Exposed Pad) is determined by the package architecture design and the PCB layout design. However, the package architecture design had been designed. If possible, it's useful to increase thermal performance by the PCB layout copper design. The thermal resistance  $\theta_{JA}$  can be decreased by adding copper area under the exposed pad of SOP-8 (Exposed Pad) package.

As shown in Figure 6, the amount of copper area to which the SOP-8 (Exposed Pad) is mounted affects thermal performance. When mounted to the standard SOP-8 (Exposed Pad) pad (Figure 6.a), θ<sub>JA</sub> is 75°C/W. Adding copper area of pad under the SOP-8 (Exposed Pad) (Figure 6.b) reduces the  $\theta_{JA}$  to 64°C/W. Even further, increasing the copper area of pad to 70mm<sup>2</sup> (Figure 6.e) reduces the  $\theta_{JA}$  to 49°C/W.

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . The Figure 7 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power dissipation allowed.



Figure 7. Derating Curve of Maximum Power Dissipation





(a) Copper Area =  $(2.3 \times 2.3) \text{ mm}^2$ ,  $\theta_{JA} = 75^{\circ}\text{C/W}$ 



(b) Copper Area =  $10\text{mm}^2$ ,  $\theta_{JA} = 64^{\circ}\text{C/W}$ 



(c) Copper Area =  $30\text{mm}^2$ ,  $\theta_{JA} = 54^{\circ}\text{C/W}$ 



(d) Copper Area =  $50 \text{mm}^2$ ,  $\theta_{JA} = 51 ^{\circ} \text{C/W}$ 



(e) Copper Area =  $70 \text{mm}^2$ ,  $\theta_{JA} = 49^{\circ}\text{C/W}$ 

Figure 6. Thermal Resistance vs. Copper Area Layout Design

### **Layout Considerations**

For best performance of the RT7272B, the following layout guidelines must be strictly followed.

- ▶ Input capacitor must be placed as close to the IC as possible.
- ▶ SW should be connected to inductor by wide and short trace. Keep sensitive components away from this trace.
- ➤ The R<sub>L</sub> resistor, compensator and feedback components must be connected as close to the device as possible.



Figure 8. PCB Layout Guide

Table 3. Suggested Capacitors for C<sub>IN</sub> and C<sub>OUT</sub>

| Location         | Component Supplier | Part No.        | Capacitance (μF) | Case Size |
|------------------|--------------------|-----------------|------------------|-----------|
| C <sub>IN</sub>  | MURATA             | GRM32ER71H475K  | 4.7              | 1206      |
| C <sub>IN</sub>  | TAIYO YUDEN        | UMK325BJ475MM-T | 4.7              | 1206      |
| C <sub>IN</sub>  | TDK                | C3225X5R1E106K  | 10               | 1206      |
| C <sub>IN</sub>  | TAIYO YUDEN        | TMK316BJ106ML   | 10               | 1206      |
| C <sub>OUT</sub> | MURATA             | GRM31CR60J476M  | 47               | 1206      |
| C <sub>OUT</sub> | TDK                | C3225X5R0J476M  | 47               | 1210      |
| C <sub>OUT</sub> | MURATA             | GRM32ER71C226M  | 22               | 1210      |
| C <sub>OUT</sub> | TDK                | C3225X5R1C22M   | 22               | 1210      |



### **Outline Dimension**



| Symbol   |   | Dimensions | n Millimeters | Dimensions In Inches |       |  |
|----------|---|------------|---------------|----------------------|-------|--|
|          |   | Min        | Max           | Min                  | Max   |  |
| А        |   | 4.801      | 5.004         | 0.189                | 0.197 |  |
| В        |   | 3.810      | 4.000         | 0.150                | 0.157 |  |
| С        |   | 1.346      | 1.753         | 0.053                | 0.069 |  |
| D        |   | 0.330      | 0.510         | 0.013                | 0.020 |  |
| F        |   | 1.194      | 1.346         | 0.047                | 0.053 |  |
| Н        |   | 0.170      | 0.254         | 0.007                | 0.010 |  |
| I        |   | 0.000      | 0.152         | 0.000                | 0.006 |  |
| J        |   | 5.791      | 6.200         | 0.228                | 0.244 |  |
| М        |   | 0.406      | 1.270         | 0.016                | 0.050 |  |
| Ontion 1 | Х | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Option 1 | Υ | 2.000      | 2.300         | 0.079                | 0.091 |  |
| Option 2 | Х | 2.100      | 2.500         | 0.083                | 0.098 |  |
|          | Υ | 3.000      | 3.500         | 0.118                | 0.138 |  |

8-Lead SOP (Exposed Pad) Plastic Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

DS7272B-07 February 2018