## FEATURES

- Member of the Texas Instruments Widebus ${ }^{\text {TM }}$ Family
- Max $\mathrm{t}_{\mathrm{pd}}$ of 5.8 ns at 3.3 V
- $\pm 24-m A$ Output Drive at 3.3 V
- Control Inputs $\mathrm{V}_{\mathrm{IH}} / \mathrm{V}_{\mathrm{IL}}$ Levels Are Referenced to $\mathrm{V}_{\text {cCA }}$ Voltage
- Latch-Up Performance Exceeds 250 mA Per JESD 17

NOTE: New and improved versions of the SN74ALVC164245 are available. The new part numbers are SN74LVC16T245 and SN74LVCH16T245 and should be considered for new designs.

## DESCRIPTION/ORDERING INFORMATION

This 16-bit (dual-octal) noninverting bus transceiver contains two separate supply rails. B port has $\mathrm{V}_{\mathrm{CCB}}$, which is set to operate at 3.3 V and 5 V . A port has $\mathrm{V}_{\mathrm{CCA}}$, which is set to operate at 2.5 V and 3.3 V . This allows for translation from a $2.5-\mathrm{V}$ to a $3.3-\mathrm{V}$ environment, and vice versa, or from a $3.3-\mathrm{V}$ to a $5-\mathrm{V}$ environment, and vice versa.
The SN74ALVC164245 is designed for asynchronous communication between data buses. The control circuitry (1DIR, 2DIR, 1 $\overline{\mathrm{OE}}$, and $2 \overline{\mathrm{OE}}$ ) is powered by $V_{\text {CCA }}$.
To ensure the high-impedance state during power up or power down, the output-enable ( $\overline{\mathrm{OE}}$ ) input should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.


## ORDERING INFORMATION

| TA | PACK |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | FBGA - GRD | Tape and reel | 74ALVC164245GRDR | VC4245 |
|  | FBGA - ZRD (Pb-free) |  | 74ALVC164245ZRDR |  |
|  | SSOP - DL | Tube of 25 | SN74ALVC164245DL | ALVC164245 |
|  |  | Reel of 1000 | SN74ALVC164245DLR |  |
|  |  |  | 74ALVC164245DLRG4 |  |
|  | TSSOP - DGG | Reel of 2000 | SN74ALVC164245DGGR | ALVC164245 |
|  |  |  | 74ALVC164245DGGRG4 |  |
|  |  | Reel of 250 | SN74ALVC164245DGGT |  |
|  |  |  | 74ALVC164245DGGTE4 |  |
|  | VFBGA - GQL | Reel of 1000 | SN74ALVC164245KR | VC4245 |
|  | VFBGA - ZQL (Pb-free) |  | 74ALVC164245ZQLR |  |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

[^0]
## DESCRIPTION/ORDERING INFORMATION (CONTINUED)

The logic levels of the direction-control (DIR) input and the output-enable ( $\overline{\mathrm{OE}}$ ) input activate either the B-port outputs or the A-port outputs or place both output ports into the high-impedance mode. The device transmits data from the $A$ bus to the $B$ bus when the $B$-port outputs are activated, and from the $B$ bus to the $A$ bus when the A-port outputs are activated. The input circuitry on both $A$ and $B$ ports always is active and must have a logic HIGH or LOW level applied to prevent excess $\mathrm{I}_{\mathrm{CC}}$ and $\mathrm{I}_{\mathrm{CCz}}$.

## GQL OR ZQL PACKAGE <br> (TOP VIEW)

|  | 1234 |
| :---: | :---: |
| A ()()()()()() |  |
| B | () () () () () () |
| C | () () () () () ( ) |
| D | () () () () ( ) ( ) |
| E | () () () () |
| F | () () () () |
| G | () () () ( ) ( ) ( |
| H | () () () () () ( ) |
| J | () () () () () () |
|  | () () () () ( ) ( ) |

TERMINAL ASSIGNMENTS ${ }^{(1)}$
(56-Ball GQL/ZQL Package)

|  | 1 | 2 | 3 | 4 | 5 | 6 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 1DIR | NC | NC | NC | NC | 1 $\overline{O E}$ |
| B | 1B2 | 1B1 | GND | GND | 1A1 | 1A2 |
| C | 1B4 | 1B3 | $\mathrm{V}_{\text {CCB }}$ | $\mathrm{V}_{\text {CCA }}$ | 1A3 | 1A4 |
| D | 1B6 | 1B5 | GND | GND | 1A5 | 1A6 |
| E | 1B8 | 1B7 |  |  | 1A7 | 1A8 |
| F | 2B1 | 2B2 |  |  | 2A2 | 2A1 |
| G | 2B3 | 2B4 | GND | GND | 2A4 | 2A3 |
| H | 2B5 | 2B6 | $\mathrm{V}_{\text {CCB }}$ | $V_{\text {CCA }}$ | 2A6 | 2A5 |
| J | 2B7 | 2B8 | GND | GND | 2A8 | 2A7 |
| K | 2DIR | NC | NC | NC | NC | $2 \overline{O E}$ |

(1) NC - No internal connection

GRD OR ZRD PACKAGE (TOP VIEW)


TERMINAL ASSIGNMENTS ${ }^{(1)}$
(54-Ball GRD/ZRD Package)

|  | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ | 1 B 1 | NC | 1 DIR | $1 \overline{\mathrm{OE}}$ | NC | 1 A 1 |
| $\mathbf{B}$ | 1 B 3 | 1 B 2 | NC | NC | 1 A 2 | 1 A 3 |
| $\mathbf{C}$ | 1 B 5 | 1 B 4 | $\mathrm{~V}_{\mathrm{CCB}}$ | $\mathrm{V}_{\mathrm{CCA}}$ | 1 A 4 | 1 A 5 |
| $\mathbf{D}$ | 1 B 7 | 1 B 6 | GND | GND | 1 A 6 | 1 A 7 |
| $\mathbf{E}$ | 2 B 1 | 1 B 8 | GND | GND | 1 A 8 | 2 A 1 |
| $\mathbf{F}$ | 2 B 3 | 2 B 2 | GND | GND | 2 A 2 | 2 A 3 |
| $\mathbf{G}$ | 2 B 5 | 2 B 4 | $\mathrm{~V}_{\mathrm{CCB}}$ | $\mathrm{V}_{\mathrm{CCA}}$ | 2 A 4 | 2 A 5 |
| $\mathbf{H}$ | 2 B 7 | 2 B 6 | NC | NC | 2 A 6 | 2 A 7 |
| $\mathbf{J}$ | 2 B 8 | NC | 2 DIR | $2 \overline{\mathrm{OE}}$ | NC | 2 A 8 |

(1) NC - No internal connection

FUNCTION TABLE ${ }^{(1)}$
(EACH 8-BIT SECTION)

| CONTROL INPUTS |  | OUTPUT CIRCUITS |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { OE }}$ | DIR | A PORT | B PORT |  |
| L | L | Enabled | Hi-Z | B data to A bus |
| L | H | Hi-Z | Enabled | A data to B bus |
| H | X | Hi-Z | Hi-Z | Isolation |

(1) Input circuits of the data I/Os always are active.

## LOGIC DIAGRAM (POSITIVE LOGIC)



To Seven Other Channels


To Seven Other Channels

Absolute Maximum Ratings ${ }^{(1)}$
over operating free-air temperature range for $\mathrm{V}_{\mathrm{CCB}}$ at 5 V and $\mathrm{V}_{\mathrm{CCA}}$ at 3.3 V (unless otherwise noted)

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply voltage range | $\mathrm{V}_{\text {CCA }}$ | -0.5 | 4.6 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply volage range | $\mathrm{V}_{\text {CCB }}$ | -0.5 | 6 | V |
|  |  | Except I/O ports ${ }^{(2)}$ | -0.5 | 6 |  |
| $\mathrm{V}_{1}$ | Input voltage range | I/O port A ${ }^{(3)}$ | -0.5 | $\mathrm{V}_{\text {CCA }}+0.5$ | V |
|  |  | I/O port $\mathrm{B}^{(2)}$ | -0.5 | $\mathrm{V}_{\mathrm{CCB}}+0.5$ |  |
| $\mathrm{I}_{\mathrm{K}}$ | Input clamp current | $\mathrm{V}_{1}<0$ |  | -50 | mA |
| $\mathrm{I}_{\text {OK }}$ | Output clamp current | $\mathrm{V}_{\mathrm{O}}<0$ |  | -50 | mA |
| $\mathrm{l}_{0}$ | Continuous output current |  |  | $\pm 50$ | mA |
|  | Continuous current through each |  |  | $\pm 100$ | mA |
|  |  | DGG package |  | 70 |  |
|  | Package thermal impedance ${ }^{(4)}$ | DL package |  | 63 | CIW |
| $ө_{\text {JA }}$ | Package thermarimedance | GQL/ZQL package |  | 42 |  |
|  |  | GRD/ZRD package |  | 36 |  |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) This value is limited to 6 V maximum.
(3) This value is limited to 4.6 V maximum.
(4) The package thermal impedance is calculated in accordance with JESD 51-7.

## Recommended Operating Conditions ${ }^{(1)}$

for $V_{C C B}$ at 3.3 V and 5 V

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCB }}$ | Supply voltage |  | 3 | 5.5 | V |
| $\mathrm{V}_{1 H}$ | High-level input voltage |  | 2 |  | V |
| $V_{11}$ | Low-level input voltage | $\mathrm{V}_{\text {CCB }}=3 \mathrm{~V}$ to 3.6 V |  | 0.7 |  |
|  | Low-level iput volage | $\mathrm{V}_{\text {CCB }}=4.5 \mathrm{~V}$ to 5.5 V |  | 0.8 |  |
| $\mathrm{V}_{1 B}$ | Input voltage |  |  | $\mathrm{V}_{\text {CCB }}$ | V |
| $\mathrm{V}_{\text {OB }}$ | Output voltage |  | 0 | $\mathrm{V}_{\text {CCB }}$ | V |
| $\mathrm{IOH}^{\text {a }}$ | High-level output current |  |  | -24 | mA |
| l L | Low-level output current |  |  | 24 | mA |
| $\Delta t / \Delta v$ | Input transition rise or fal |  |  | 10 | $\mathrm{ns} / \mathrm{V}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air tempe |  | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

(1) All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the Tl application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

Recommended Operating Conditions ${ }^{(1)}$
for $V_{\text {CCA }}$ at 2.5 V and 3.3 V

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCA }}$ | Supply voltage |  | 2.3 | 3.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\text {CCA }}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 |  | V |
|  |  | $\mathrm{V}_{\text {CCA }}=3 \mathrm{~V}$ to 3.6 V | 2 |  |  |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | $\mathrm{V}_{\text {CCA }}=2.3 \mathrm{~V}$ to 2.7 V |  | 0.7 | V |
|  |  | $\mathrm{V}_{\mathrm{CCA}}=3 \mathrm{~V}$ to 3.6 V |  | 0.8 |  |
| $\mathrm{V}_{\text {IA }}$ | Input voltage |  | 0 | $\mathrm{V}_{\text {CCA }}$ | V |
| $\mathrm{V}_{\text {OA }}$ | Output voltage |  | 0 | $\mathrm{V}_{\text {CCA }}$ | V |
| $\mathrm{IOH}^{\text {O }}$ | High-level output current | $\mathrm{V}_{\text {CCA }}=2.3 \mathrm{~V}$ |  | -18 | mA |
|  |  | $\mathrm{V}_{\text {CCA }}=3 \mathrm{~V}$ |  | -24 |  |
| $\mathrm{l}_{\text {OL }}$ | Low-level output current | $\mathrm{V}_{\text {CCA }}=2.3 \mathrm{~V}$ |  | 18 | mA |
|  |  | $\mathrm{V}_{\mathrm{CCA}}=3 \mathrm{~V}$ |  | 24 |  |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |  |  | 10 | $\mathrm{ns} / \mathrm{V}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

(1) All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## Electrical Characteristics

over recommended operating free-air temperature range for $\mathrm{V}_{\mathrm{CCA}}=2.7 \mathrm{~V}$ to 3.6 V and $\mathrm{V}_{\mathrm{CCB}}=4.5 \mathrm{~V}$ to 5.5 V (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCB }}$ | MIN | TYP ${ }^{(1)}$ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | B to A | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 2.7 V to 3.6 V |  | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |
|  |  | 12 mA | 2.7 V |  | 2.2 |  |  |
|  |  | $\mathrm{IOH}^{\prime}=-12 \mathrm{~mA}$ | 3 V |  | 2.4 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ | 3 V |  | 2 |  |  |
|  | A to B | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | 4.5 V | 4.3 |  |  |
|  |  |  |  | 5.5 V | 5.3 |  |  |
|  |  | $\mathrm{IOH}^{\text {a }}=-24 \mathrm{~mA}$ |  | 4.5 V | 3.7 |  |  |
|  |  |  |  | 5.5 V | 4.7 |  |  |
| $\mathrm{V}_{\text {OL }}$ | B to A | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | 2.7 V to 3.6 V |  |  | 0.2 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ | 2.7 V |  |  | 0.4 |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ | 3 V |  |  | 0.55 |  |
|  | A to B | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  | 4.5 V to 5.5 V |  | 0.2 |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 4.5 V to 5.5 V |  | 0.55 |  |
| 1 | Control inputs | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\text {CCB }}$ or GND | 3.6 V | 5.5 V |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}{ }^{(2)}$ | A or B port | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\text {CCB }}$ or GND | 3.6 V | 5.5 V |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $l_{\text {cc }}$ |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\mathrm{CCB}}$ or GND, $\mathrm{I}_{\mathrm{O}}=0$ | 3.6 V | 5.5 V |  | 40 | $\mu \mathrm{A}$ |
| $\Delta l_{\text {CC }}{ }^{(3)}$ |  | One input at $\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\mathrm{CCB}}-0.6 \mathrm{~V}$, Other inputs at $V_{C C A} / V_{C C B}$ or $G N D$ | 3 V to 3.6 V | 4.5 V to 5.5 V |  | 750 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Control inputs | $\mathrm{V}_{1}=\mathrm{V}_{\text {CCA }} / \mathrm{V}_{\text {CCB }}$ or GND | 3.3 V | 5 V |  | 6.5 | pF |
| $\mathrm{C}_{\mathrm{i}}$ | A or B port | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CCA }} / \mathrm{V}_{\text {CCB }}$ or GND | 3.3 V | 3.3 V |  | 8.5 | pF |

(1) Typical values are measured at $\mathrm{V}_{C C A}=3.3 \mathrm{~V}$ and $\mathrm{V}_{C C B}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
(2) For I/O ports, the parameter $\mathrm{I}_{\mathrm{Oz}}$ includes the input leakage current.
(3) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than at 0 or the associated $\mathrm{V}_{\mathrm{CC}}$.

## Electrical Characteristics

over recommended operating free-air temperature range for $\mathrm{V}_{\mathrm{CCA}}=2.3 \mathrm{~V}$ to 2.7 V and $\mathrm{V}_{\mathrm{CCB}}=3 \mathrm{~V}$ to 3.6 V (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | $\mathrm{V}_{\text {cCA }}$ | $\mathrm{V}_{\text {CCB }}$ | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $B$ to $A$ | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 2.3 V to 2.7 V | 3 V to 3.6 V | $\mathrm{V}_{\text {CCA }}-0.2$ | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ | 2.3 V | 3 V to 3.6 V | 1.7 |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.7 V | 3 V to 3.6 V | 1.8 |  |
|  | A to B | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 2.3 V to 2.7 V | 3 V to 3.6 V | $\mathrm{V}_{\mathrm{CCB}}-0.2$ |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-18 \mathrm{~mA}$ | 2.3 V to 2.7 V | 3 V | 2.2 |  |
| $\mathrm{V}_{\text {OL }}$ | B to A | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | 2.3 V to 2.7 V | 3 V to 3.6 V | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}$ | 2.3 V | 3 V to 3.6 V | 0.6 |  |
|  | A to B | $\mathrm{I}_{\text {OL }}=100 \mu \mathrm{~A}$ | 2.3 V to 2.7 V | 3 V to 3.6 V | 0.2 |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=18 \mathrm{~mA}$ | 2.3 V | 3 V | 0.55 |  |
| $I_{1}$ | Control inputs | $\mathrm{V}_{1}=\mathrm{V}_{\text {CCA }} / \mathrm{V}_{\text {CCB }}$ or GND | 2.3 V to 2.7 V | 3 V to 3.6 V | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{Oz}}{ }^{(1)}$ | A or B port | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CCA }} / V_{\text {CCB }}$ or GND | 2.3 V to 2.7 V | 3 V to 3.6 V | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\mathrm{CCB}}$ or GND, $\mathrm{I}_{\mathrm{O}}=0$ | 2.3 V to 2.7 V | 3 V to 3.6 V | 20 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{CCC}^{(2)}$ |  | One input at $\mathrm{V}_{\mathrm{CCA}} / \mathrm{V}_{\mathrm{CCB}}-0.6 \mathrm{~V}$, Other inputs at $V_{C C A} / V_{C C B}$ or GND | 2.3 V to 2.7 V | 3 V to 3.6 V | 750 | $\mu \mathrm{A}$ |

[^1]16-BIT 2.5-V TO 3.3-V/3.3-V TO 5-V LEVEL-SHIFTING TRANSCEIVER WITH 3-STATE OUTPUTS

Switching Characteristics
over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 4)

| PARAMETER | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CCB}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \\ \hline \mathrm{~V}_{\mathrm{CCA}}=2.5 \mathrm{~V} \\ \pm 0.2 \mathrm{~V} \end{gathered}$ | $\mathrm{V}_{\text {CCB }}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{CCA}}=2.7 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CCA}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  |
|  |  |  | MIN MAX | MIN MAX | MIN MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | A | B | 7.6 | 5.9 | 15.8 | ns |
|  | B | A | 7.6 | 6.7 | 1.25 .8 |  |
| $\mathrm{t}_{\text {en }}$ | OE | B | 11.5 | 9.3 | 18.9 | ns |
| $\mathrm{t}_{\text {dis }}$ | OE | B | 10.5 | 9.2 | 2.19 .5 | ns |
| $\mathrm{t}_{\text {en }}$ | $\overline{O E}$ | A | 12.3 | 10.2 | 29.1 | ns |
| $\mathrm{t}_{\text {dis }}$ | $\overline{\mathrm{OE}}$ | A | 9.3 | 9 | 2.98 .6 | ns |

## Operating Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{CCB}}=3.3 \mathrm{~V}$ | $\mathrm{V}_{\text {CCB }}=5 \mathrm{~V}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{CCA}}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\text {CCA }}=3.3 \mathrm{~V}$ |  |
|  |  |  | TYP | TYP |  |
|  | Power dissipation capacitance | Outputs enabled (B) |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \quad \mathrm{f}=10 \mathrm{MHz}$ | 55 | 56 | pF |
|  |  | Outputs disabled (B) |  |  | 27 | 6 |  |
|  |  | Outputs enabled (A) | $C_{L}=50 \mathrm{pF}, \quad \mathrm{f}=10 \mathrm{MHz}$ | 118 | 56 |  |  |
|  |  | Outputs disabled (A) |  | 58 | 6 |  |  |

## POWER-UP CONSIDERATIONS ${ }^{(1)}$

Tl level-translation devices offer an opportunity for successful mixed-voltage signal design. A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies caused by improperly biased device pins. Take these precautions to guard against such power-up problems:

1. Connect ground before any supply voltage is applied.
2. Power up the control side of the device ( $\mathrm{V}_{\mathrm{CCA}}$ for all four of these devices).
3. Tie $\overline{\mathrm{OE}}$ to $\mathrm{V}_{\mathrm{CCA}}$ with a pullup resistor so that it ramps with $\mathrm{V}_{\mathrm{CCA}}$.
4. Depending on the direction of the data path, DIR can be high or low. If DIR high is needed (A data to B bus), ramp it with $\mathrm{V}_{\mathrm{CCA}}$. Otherwise, keep DIR low.
(1) Refer to the TI application report, Texas Instruments Voltage-Level-Translation Devices, literature number SCEA021.

# PARAMETER MEASUREMENT INFORMATION 

$\mathrm{V}_{\mathrm{CCA}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CCB}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR $\leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2 \mathrm{~ns}$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{e n}$.
G. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{p d}$.

Figure 1. Load Circuit and Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION
$\mathrm{V}_{\mathrm{CCB}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CCA}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2 \mathrm{~ns}$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{\text {PZH }}$ are the same as $t_{e n}$.
G. $t_{\text {PLH }}$ and $t_{\text {PHL }}$ are the same as $t_{\text {pd }}$.

Figure 2. Load Circuit and Voltage Waveforms

SCAS416P-MARCH 1994-REVISED NOVEMBER 2005
PARAMETER MEASUREMENT INFORMATION
$\mathrm{V}_{\mathrm{CCA}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CCB}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$


PROPAGATION DELAY TIMES
ENABLE AND DISABLE TIMES
NOTES: A. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR $\leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{e n}$.
G. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{p d}$.

Figure 3. Load Circuit and Voltage Waveforms

## PARAMETER MEASUREMENT INFORMATION

$\mathrm{V}_{\mathrm{CCB}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CCA}}=2.7 \mathrm{~V}$ and $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$


| TEST | S1 |
| :---: | :---: |
| $\begin{array}{c}\mathrm{t}_{\text {pd }} \\ \mathbf{t}_{\text {PLZ }} / \mathrm{t}_{\text {PZL }} \\ \mathrm{t}_{\text {PHZ }} / \mathrm{t}_{\text {PZH }}\end{array}$ | $\begin{array}{c}\text { Open } \\ \mathrm{V}_{\mathrm{CCA}}=6 \mathrm{~V} \\ \text { GND }\end{array}$ |



VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR $\leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. $t_{P Z L}$ and $t_{P Z H}$ are the same as $t_{e n}$.
G. $t_{P L H}$ and $t_{P H L}$ are the same as $t_{p d}$.

Figure 4. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing |  | Package Qty | $\text { Eco Plan }{ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 74ALVC164245DGGRE4 | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| 74ALVC164245DGGRG4 | ACTIVE | TSSOP | DGG | 48 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| 74ALVC164245DGGTE4 | ACTIVE | TSSOP | DGG | 48 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br})$ | CU NIPDAU | Level-1-260C-UNLIM |
| 74ALVC164245DLG4 | ACTIVE | SSOP | DL | 48 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| 74ALVC164245DLRG4 | ACTIVE | SSOP | DL | 48 | 1000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| 74ALVC164245GRDR | ACTIVE | $\begin{gathered} \text { BGA MI } \\ \text { CROSTA } \\ \text { R JUNI } \\ \text { OR } \\ \hline \end{gathered}$ | GRD | 54 | 1000 | TBD | SNPB | Level-1-240C-UNLIM |
| 74ALVC164245ZQLR | ACTIVE | $\begin{gathered} \text { BGA MI } \\ \text { CROSTA } \\ \text { R JUNI } \\ \text { OR } \end{gathered}$ | ZQL | 56 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SNAGCU | Level-1-260C-UNLIM |
| 74ALVC164245ZRDR | ACTIVE | $\begin{gathered} \hline \text { BGA MI } \\ \text { CROSTA } \\ \text { R JUNI } \\ \text { OR } \end{gathered}$ | ZRD | 54 | 1000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | SNAGCU | Level-1-260C-UNLIM |
| SN74ALVC164245DGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ALVC164245DGGT | ACTIVE | TSSOP | DGG | 48 | 250 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ALVC164245DL | ACTIVE | SSOP | DL | 48 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ALVC164245DLR | ACTIVE | SSOP | DL | 48 | 1000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74ALVC164245KR | ACTIVE | $\begin{gathered} \text { BGA MI } \\ \text { CROSTA } \\ \text { R JUNI } \\ \text { OR } \\ \hline \end{gathered}$ | GQL | 56 | 1000 | TBD | SNPB | Level-1-240C-UNLIM |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb -Free/Green conversion plan has not been defined.
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony ( Sb ) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

ZQL (R-PBGA-N56)


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-225 variation BA.
D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb).

GRD (R-PBGA-N54)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Falls within JEDEC MO-205 variation DD.
D. This package is tin-lead (SnPb). Refer to the 54 ZRD package (drawing 4204760) for lead-free.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Falls within JEDEC MO-205 variation DD.
D. This package is lead-free. Refer to the 54 GRD package (drawing 4204759) for tin-lead ( SnPb ).

GQL (R-PBGA-N56)


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MO-225 variation BA.
D. This package is tin-lead ( SnPb ). Refer to the 56 ZQL package (drawing 4204437) for lead-free.


| PIM | $\mathbf{2 8}$ | $\mathbf{4 8}$ | $\mathbf{5 6}$ |
| :---: | :---: | :---: | :---: |
| A MAX | 0.380 <br> $(9,65)$ | 0.630 <br> $(16,00)$ | 0.730 <br> $(18,54)$ |
| A MIN | 0.370 <br> $(9,40)$ | 0.620 <br> $(15,75)$ | 0.720 <br> $(18,29)$ |

NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MO-118

48 PINS SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold protrusion not to exceed 0,15.
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation.

Resale of Tl products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Applications

| Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio |
| :--- | :--- | :--- | :--- |
| Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive |
| DSP | dsp.ti.com | Broadband | www.ti.com/broadband |
| Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol |
| Logic | logic.ti.com | Military | www.ti.com/military |
| Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security |
| Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony |
|  |  | Video \& Imaging | www.ti.com/video |
|  | Wireless | www.ti.com/wireless |  |

[^2]Copyright © 2006, Texas Instruments Incorporated


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
    Widebus is a trademark of Texas Instruments.

[^1]:    (1) For I/O ports, the parameter $\mathrm{I}_{\mathrm{OZ}}$ includes the input leakage current.
    (2) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than at 0 or the associated $\mathrm{V}_{\mathrm{Cc}}$.

[^2]:    Mailing Address: Texas Instruments
    Post Office Box 655303 Dallas, Texas 75265

