











TLC6C5816-Q1

# SLASEJ5A - OCTOBER 2017-REVISED DECEMBER 2017

# TLC6C5816-Q1 Power Logic 16-Bit Shift Register LED Driver With Diagnostics

#### **Features**

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H3A
  - Device CDM ESD Classification Level C6
- 16 Channels With Power DMOS Transistor Outputs
  - Open-Drain Outputs up to 50 mA per Channel
  - Output Voltage Maximum Rating: 45 V
  - Optimized Slew Rate for Reducing EMI
- Serial Interface and PWM Inputs
  - Shift Register Compatible With TPIC6C596, TLC6C598-Q1, TLC6C5912-Q1
  - LED Status Read-back
  - 2 PWM Inputs for Group Dimming
- **Diagnostics and Protection** 
  - Configurable LED Open and Short Diagnostics
  - Overtemperature Protection
  - Serial-Interface Communication-Error Detection
  - Open-Drain Error Feedback

## Applications

- **Automotive Instrument Clusters**
- Automotive HVAC Control Panels
- Automotive Interior Faceplate
- Automotive E-Shifter Indicators
- **Automotive Center Stacks**

## 3 Description

There are various LED indicators in automotive applications. Some applications such as instrument clusters and E-shifters have requirements which must have LED fault diagnostics; other applications such as HVAC panels only have an LED on-off control, which does not require LED diagnostics. To cover both applications, TLC6C5816-Q1 device implements a flexible LED diagnostics function. By writing to the registers, the output channels can be configured with LED diagnostics features or without LED diagnostics features.

The TLC6C5816-Q1 device is a 16-bit shift register LED driver designed to support automotive LED applications. A built-in LED open and LED short diagnostic mechanism provides enhanced safety protection. The device contains 16 channels with power DMOS transistor outputs. Eight of the channels support LED fault diagnostics by configuring corresponding registers, the device can drive 16 channels without diagnostics or 8 channels with diagnostics. The diagnostics channels DIAGn must connect to DRAINn to realize LED diagnostics. A command error fault implies that a channel is configured for LED diagnostics but a register write command has turned on the channel at the same time. The device provides a cyclic redundancy check to verify register values in the shift registers. In readback mode, the device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct to determine whether the communication loop between MCU and device is good.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE     | BODY SIZE (NOM)   |  |
|--------------|-------------|-------------------|--|
| TLC6C5816-Q1 | HTSSOP (28) | 9.70 mm × 4.40 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Schematic

Battery 5 V-40 V 3 V-5.5 V ΕN DRAIN0 RCK DRAIN1/ SFR IN DIAG0 SRCK TLC6C5816-Q1 MCU CLR SER OUT ERR DRAIN14 G1 DRAIN15/ G2 DIAG14 GND

Copyright © 2017, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                                                                           |    | 7.4 Device Functional Modes                         | 15   |
|---|--------------------------------------------------------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                                                                       |    | 7.5 Register Maps                                   | 15   |
| 3 | Description 1                                                                        |    | 7.6 Interface Registers                             | 16   |
| 4 | Revision History2                                                                    | 8  | Application and Implementation                      | 20   |
| 5 | Pin Configuration and Functions 3                                                    |    | 8.1 Application Information                         | 20   |
| 6 | Specifications4                                                                      |    | 8.2 Typical Application                             | 20   |
| • | 6.1 Absolute Maximum Ratings                                                         | 9  | Power Supply Recommendations                        | 23   |
|   | 6.2 ESD Ratings                                                                      | 10 | Layout                                              | . 24 |
|   | 6.3 Recommended Operating Conditions                                                 |    | 10.1 Layout Guidelines                              | 24   |
|   | 6.4 Thermal Information                                                              |    | 10.2 Layout Example                                 | 24   |
|   | 6.5 Electrical Characteristics 5                                                     | 11 | Device and Documentation Support                    | . 25 |
|   | 6.6 Timing Requirements 6                                                            |    | 11.1 Receiving Notification of Documentation Update | s 25 |
|   | 6.7 Switching Characteristics                                                        |    | 11.2 Community Resources                            | 25   |
|   | 6.8 Typical Characteristics                                                          |    | 11.3 Trademarks                                     | 25   |
| 7 | Detailed Description 10                                                              |    | 11.4 Electrostatic Discharge Caution                | 25   |
|   | 7.1 Overview 10                                                                      |    | 11.5 Glossary                                       | 25   |
|   | 7.2 Functional Block Diagram         10           7.3 Feature Description         10 | 12 | Mechanical, Packaging, and Orderable Information    | . 26 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 

Copyright © 2017, Texas Instruments Incorporated



# 5 Pin Configuration and Functions

#### PWP PowerPAD™ Package 28-Pin HTSSOP With Exposed Thermal Pad Top View



## **Pin Functions**

| PIN            |     | I/O | DESCRIPTION                                                                                                                                                                                                   |
|----------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                   |
| CLR            | 13  | I   | Shift register clear, active-low. CLR low level clears all the storage registers in the device, shift registers work normally. CLR high level makes both storage registers and shift registers work normally. |
| DRAIN0         | 4   | 0   | Channel 0 open drain-output                                                                                                                                                                                   |
| DRAIN1/DIAG0   | 5   | I/O | Channel 1 open-drain output or diagnostics input 0                                                                                                                                                            |
| DRAIN2         | 6   | 0   | Channel 2 open drain output                                                                                                                                                                                   |
| DRAIN3/DIAG2   | 7   | I/O | Channel 3 open-drain output or diagnostics input 2                                                                                                                                                            |
| DRAIN4         | 8   | 0   | Channel 4 open drain output                                                                                                                                                                                   |
| DRAIN5/DIAG4   | 9   | I/O | Channel 5 open-drain output or diagnostics input 4                                                                                                                                                            |
| DRAIN6         | 10  | 0   | Channel 6 open-drain output                                                                                                                                                                                   |
| DRAIN7/DIAG6   | 11  | I/O | Channel 7 open-drain output or diagnostics input 6                                                                                                                                                            |
| DRAIN8         | 18  | 0   | Channel 8 open-drain output                                                                                                                                                                                   |
| DRAIN9/DIAG8   | 19  | I/O | Channel 9 open-drain output or diagnostics input 8                                                                                                                                                            |
| DRAIN10        | 20  | 0   | Channel 10 open-drain output                                                                                                                                                                                  |
| DRAIN11/DIAG10 | 21  | I/O | Channel 11 open-drain output or diagnostics input 10                                                                                                                                                          |
| DRAIN12        | 22  | 0   | Channel 12 open-drain output                                                                                                                                                                                  |
| DRAIN13/DIAG12 | 23  | I/O | Channel 13 open-drain output or diagnostics input 12                                                                                                                                                          |
| DRAIN14        | 24  | 0   | Channel 14 open-drain output                                                                                                                                                                                  |
| DRAIN15/DIAG14 | 25  | I/O | Channel 15 open-drain output or diagnostics input 14                                                                                                                                                          |



#### Pin Functions (continued)

| PIN             |     | 1/0 | DECODINE                                                                                                                                                                                                                           |
|-----------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                        |
| ĒN              | 14  | I   | Device enable, active-low. $\overline{\text{EN}}$ high level shuts down the device, all the registers reset, and the device enters standby mode. $\overline{\text{EN}}$ low level enables the device, all functions work normally. |
| ERR             | 27  | 0   | Open-drain error feedback                                                                                                                                                                                                          |
| <u>G1</u>       | 2   | I   | Channel enable, controls DRAIN0-DRAIN7 outputs, active-low                                                                                                                                                                         |
| <del>G2</del>   | 3   | ı   | Channel enable, controls DRAIN8-DRAIN15 outputs, active-low                                                                                                                                                                        |
| NC              | 26  | NC  | No intenal connection                                                                                                                                                                                                              |
| RCK             | 16  | I   | Serial data latch. The data in each shift register transfers to a storage register at the rising edge of RCK. Meanwhile, the status bit is loaded to the shift register.                                                           |
| SER IN          | 12  | I   | Serial data input. Data on SER IN loads into the shift register on each rising edge of SRCK.                                                                                                                                       |
| SER OUT         | 15  | 0   | Serial data output. The purpose of this pin is to cascade several devices on the serial bus.                                                                                                                                       |
| SRCK            | 17  | I   | Serial clock input. On each rising SRCK edge, data transfers from SER IN to the internal serial shift registers.                                                                                                                   |
| V <sub>CC</sub> | 1   | Р   | Power supply pin for the device. Add a 0.1-μF ceramic capacitor near the pin.                                                                                                                                                      |
| GND             | 28  | G   | Power ground, the ground reference pin for the device. This pin must connect to the ground plane on the PCB.                                                                                                                       |
| Thermal pad     | _   | _   | Connect to polygon pour to optimize thermal performance                                                                                                                                                                            |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1)

|                                                |                                                         | MIN  | MAX                   | UNIT     |
|------------------------------------------------|---------------------------------------------------------|------|-----------------------|----------|
| $V_{CC}$                                       | Supply voltage                                          | -0.3 | 6                     | <b>V</b> |
| VI                                             | Logic input voltage, CLR, EN, G1, G2, RCK, SER IN, SRCK | -0.3 | 6                     | V        |
| Vo                                             | Logic output voltage, SER OUT                           | -0.3 | V <sub>CC</sub> + 0.3 | <b>V</b> |
| $V_{DS}$                                       | Power DMOS drain-source voltage, DRAIN0-DRAIN15         | -0.3 | 45                    | <b>V</b> |
| V <sub>ERR</sub>                               | Error output voltage, ERR                               | -0.3 | 6                     | V        |
| Io                                             | Channel output current                                  |      | 50                    | mA       |
| Operating junction temperature, T <sub>J</sub> |                                                         | -40  | 150                   | °C       |
| Storage tem                                    | nperature, T <sub>stg</sub>                             | -55  | 165                   | °C       |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                              |          | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------|----------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002     | 1)       | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | All pins | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|          |                                                                                                                                                  | MIN | MAX | UNIT |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| $V_{CC}$ | Supply voltage                                                                                                                                   | 3   | 5.5 | V    |
| $V_{IH}$ | High-level input voltage, $\overline{\text{CLR}}$ , $\overline{\text{EN}}$ , $\overline{\text{G1}}$ , $\overline{\text{G2}}$ , RCK, SER IN, SRCK | 2.4 |     | V    |
| $V_{IL}$ | Low-level input voltage, CLR, EN, G1, G2, RCK, SER IN, SRCK                                                                                      |     | 0.7 | V    |
| $T_A$    | Operating ambient temperature                                                                                                                    | -40 | 125 | °C   |



## 6.4 Thermal Information

|                        |                                              | TLC6C5816-Q1 |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                        |                                              | 28 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 44.4         | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 29.9         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 26.9         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 2            | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 26.7         | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 5.3          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

#### 6.5 Electrical Characteristics

 $V_{CC} = 5 \text{ V}, T_J = -40 ^{\circ}\text{C}$  to 150  $^{\circ}\text{C}$  unless otherwise specified

|                             | PARAMETER                                    | TES                                             | T CONDITIONS                                | MIN | TYP   | MAX  | UNIT |  |
|-----------------------------|----------------------------------------------|-------------------------------------------------|---------------------------------------------|-----|-------|------|------|--|
| $V_{(POR\text{-rising})}$   | Power-on-reset rising threshold              |                                                 |                                             | 1.5 |       | 2.5  | >    |  |
| $V_{(POR\text{-falling})}$  | Power-on-reset falling threshold             |                                                 |                                             |     |       |      | ٧    |  |
| t <sub>(device-ready)</sub> | Device ready time                            | $V_{CC} > 0.5 \text{ V}, \overline{EN} = 0$     | $V_{CC} > 0.5 \text{ V}, \overline{EN} = 0$ |     |       |      | μs   |  |
|                             | Logio gunnly gurrent                         | All outputs off, no clock s                     | ignal , <del>EN</del> = 0                   |     | 60    | 120  |      |  |
| I <sub>CC</sub>             | Logic supply current                         | All outputs on, no clock s                      | ignal, <del>EN</del> = 0                    |     | 210   | 300  | μA   |  |
| $I_{CC(FRQ)}$               | Logic supply current at frequency            | $f_{SRCK} = 5 \text{ MHz}, C_L = 30 \text{ p}$  | F, all outputs on                           |     | 320   | 600  | μΑ   |  |
| I <sub>(Q)</sub>            | Quiescent current                            | EN = 1                                          |                                             |     |       | 1    | μΑ   |  |
| \/                          | High-level output voltage                    | I <sub>OH</sub> = -20 μA                        |                                             | 4.9 | 4.99  |      | V    |  |
| $V_{OH}$                    | SER OUT                                      | $I_{OH} = -4 \text{ mA}$                        |                                             | 4.5 | 4.69  |      | V    |  |
| \ /                         | Low-level output voltage                     | I <sub>OH</sub> = -20 μA                        |                                             |     | 0.001 | 0.01 | V    |  |
| $V_{OL}$                    | SER OUT                                      | $I_{OH} = -4 \text{ mA}$                        |                                             |     | 0.25  | 0.4  | V    |  |
| I <sub>IH</sub>             | High-level input current                     | V <sub>I</sub> = 5 V                            |                                             |     | 0.2   |      | μΑ   |  |
| I <sub>IL</sub>             | Low-level input current                      | V <sub>I</sub> = 0 V                            |                                             |     | -0.2  |      | μΑ   |  |
| Off state desire successive |                                              | $V_{DS} = 30 \text{ V}$                         |                                             |     | 0.01  | 0.1  |      |  |
| I <sub>D(SX)</sub>          | Off-state drain current                      | V <sub>DS</sub> = 30 V, T <sub>A</sub> = 125°C  |                                             |     | 0.1   | 0.3  | μA   |  |
|                             |                                              | $V_{CC} = 5 \text{ V}, I_{D} = 20 \text{ mA}$   | T <sub>A</sub> = 25°C, single channel ON    | 5   | 6.2   | 8    |      |  |
| r <sub>DS(on)</sub>         | Static drain-source on-<br>state resistance  | $V_{CC} = 3.3 \text{ V}, I_{D} = 20 \text{ mA}$ | T <sub>A</sub> = 25°C, all channels ON      | 6   | 7.3   | 9    | 9 Ω  |  |
|                             | State resistance                             | $V_{CC} = 3.3 \text{ V}, I_D = 20 \text{ mA}$   | T <sub>A</sub> = 125°C, all channels ON     | 9   | 11.6  | 13.5 |      |  |
| T <sub>(SHUTDOWN)</sub>     | Thermal shutdown threshold                   |                                                 |                                             |     | 175   |      | °C   |  |
| T <sub>(HYS)</sub>          | Thermal shutdown hysteresis                  |                                                 |                                             |     | 15    |      | °C   |  |
| V <sub>(OC_th)</sub>        | LED-open detection threshold                 |                                                 |                                             | 4   | 4.3   | 4.5  | ٧    |  |
| V <sub>hys(OC)</sub>        | LED-open detection-<br>threshold hysteresis  |                                                 |                                             |     | 60    |      | mV   |  |
| V <sub>(SC_th)</sub>        | LED-short detection threshold                |                                                 |                                             | 1   | 1.22  | 1.5  | ٧    |  |
| V <sub>hys(SC)</sub>        | LED-short detection-<br>threshold hysteresis |                                                 |                                             |     | 60    |      | mV   |  |
| V <sub>(ERR_PD)</sub>       | ERR pin open-drain voltage drop              | I <sub>ERR</sub> = 4 mA                         |                                             |     |       | 0.3  | ٧    |  |
| I <sub>lkg(ERR)</sub>       | ERR pin leakage current                      | V <sub>ERR</sub> = 5 V                          |                                             | -1  |       | 1    | μΑ   |  |



## 6.6 Timing Requirements

 $V_{cc}$  = 5 V,  $T_J$  = 25°C,  $C_L$  = 30 pF,  $I_D$  = 20 mA unless otherwise specified

|                     |                                          | MIN | NOM | MAX | UNIT |
|---------------------|------------------------------------------|-----|-----|-----|------|
| f <sub>SRCK</sub>   | Serial clock frequency                   |     |     | 10  | MHz  |
| t <sub>SRCK</sub>   | Serial clock duration                    | 100 |     |     | ns   |
| t <sub>SRCKH</sub>  | SRCK pulse duration, high                | 30  |     |     | ns   |
| t <sub>SRCKL</sub>  | SRCK pulse duration, low                 | 30  |     |     | ns   |
| t <sub>su</sub>     | Setup time, SER IN high before SRCK rise | 15  |     |     | ns   |
| t <sub>h</sub>      | Hold time, SER IN high after SRCK rise   | 15  |     |     | ns   |
| t <sub>SER IN</sub> | SER IN pulse duration                    | 40  |     |     | ns   |
| t <sub>d</sub>      | Last SRCK rise to RCK rise               | 200 |     |     | ns   |

## 6.7 Switching Characteristics

 $V_{cc}$  = 5 V,  $T_J$  = 25°C,  $C_L$  = 30 pF,  $I_D$  = 20 mA unless otherwise specified

|                            | PARAMETER                                                                                           | MIN | TYP | MAX | UNIT |
|----------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>pd(deg_open)</sub>  | LED open to ERR pin pulled down time                                                                |     | 35  |     | μs   |
| t <sub>pd(deg_short)</sub> | LED short to ERR pin pulled down time                                                               |     | 35  |     | μs   |
| $t_{pd(GOFF)}$             | Propagation delay time, output off (V <sub>OUT</sub> equals 10% LED supply voltage) from Gx rising  |     | 250 |     | ns   |
| t <sub>pd(GON)</sub>       | Propagation delay time, output on (V <sub>OUT</sub> equals 90% LED supply voltage) from Gx falling  |     | 250 |     | ns   |
| t <sub>pd(ROFF)</sub>      | Propagation delay time, output off (V <sub>OUT</sub> equals 10% LED supply voltage) from RCK rising |     | 250 |     | ns   |
| t <sub>pd(RON)</sub>       | Propagation delay time, output on (V <sub>OUT</sub> equals 90% LED supply voltage) from RCK rising  |     | 250 |     | ns   |
| t <sub>r</sub>             | Rise time, drain output                                                                             |     | 100 |     | ns   |
| t <sub>f</sub>             | Fall time, drain output                                                                             |     | 100 |     | ns   |
| t <sub>pd(SIO)</sub>       | Propagation delay time, SRCK falling edge to SEROUT change                                          |     | 35  |     | ns   |
| t <sub>r(0)</sub>          | SEROUT rise time (10% to 90%)                                                                       |     | 20  |     | ns   |
| t <sub>f(O)</sub>          | SEROUT fall time (90% to 10%)                                                                       |     | 20  |     | ns   |



Figure 1. Timing Diagram of Input Signals





Figure 2. Timing Diagram of Output Signals

# 6.8 Typical Characteristics



Copyright © 2017, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2017, Texas Instruments Incorporated



## **Typical Characteristics (continued)**





Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The TLC6C5816-Q1 device is a 16-bit shift-register LED driver designed to support automotive LED applications. A built-in LED-open and LED-short diagnostic mechanism provides enhanced safety protection. The device contains 16 channels with power DMOS transistor outputs, but 8 of the channels can instead be configured by the corresponding DIAGn bits in the Configuration register to support LED fault diagnostics. The diagnostics channels DIAGn must connect to DRAINn to realize LED diagnostics. A command error fault implies that a channel is configured for LED diagnostics, but a register write command has turned on the channel at the same time. The device provides a cyclic redundancy check to verify register values in the shift registers. In readback mode, the device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct. This checks whether the communication loop between MCU and device is good.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The features of the TLC6C5816-Q1 device are described in the following sections. Table 1 describes device behavior under different conditions.



#### **Feature Description (continued)**

Table 1. TLC6C5816-Q1 Behavior Under Different Conditions

|                      |            | CONFIGUR<br>ATION<br>REGISTERS | STATUS<br>REGISTERS    | OUTPUTS 0-7                              | OUTPUTS 8-15                             | DEVICE<br>CURRENT    |
|----------------------|------------|--------------------------------|------------------------|------------------------------------------|------------------------------------------|----------------------|
| EN = HIGH            | CLR = X    | Clear                          | Clear                  | Hi-Z                                     | Hi-Z                                     | Low I <sub>(Q)</sub> |
|                      | CLR = LOW  | Clear                          | Clear                  | Hi-Z                                     | Hi-Z                                     | Active current       |
| Ē <del>N</del> = LOW | CLR = HIGH | Set by interface               | Set by fault detection | Controlled by configuration and G1 level | Controlled by configuration and G2 level | Operation current    |

#### 7.3.1 Device Enable (EN)

The TLC6C5816-Q1 device provides a low  $I_{(Q)}$  mode. A high  $\overline{EN}$  level shuts down the device, all the registers reset, and the device enters standby mode. A low  $\overline{EN}$  level enables the device, and all functions work normally.

#### 7.3.2 Gated Output (Gx)

The device provides two active-low inputs to control gated outputs.  $\overline{G1}$  turns channels DRAIN0–DRAIN7 on and off, and  $\overline{G2}$  turns channels DRAIN8–DRAIN15 on and off.

## 7.3.3 Register Clear (CLR)

The device provides a convenient function for clearing registers. A low  $\overline{\text{CLR}}$  input level clears all internal registers and all fault states. A high  $\overline{\text{CLR}}$  level makes the device work normally.

#### 7.3.4 Open-Drain Outputs and Flexible Diagnostics Channel

The device provides 16 output channels. All 16 channels have integrated low-side switches to drive external loads such as LEDs independently. Eight channels have integrated voltage comparators dedicated for LED-open and -short diagnostics as depicted in the following sections.

#### 7.3.4.1 Configurable Outputs

The 16 channels are divided into eight pairs of outputs like DRAIN0, DRAIN1/DIAG0 as shown in Figure 13. By default, both outputs of this pair are open-drain outputs. Each of the pair is independent from the other.



TLC6C5816-Q1

Copyright © 2017, Texas Instruments Incorporated

Figure 13. Open-Drain Output and Flexible Diagnostics

By setting its bit in the configuration register to HIGH, the DRAIN1/DIAG0 output can be configured as diagnostics channel DIAG0 for DRAIN0.



By setting the configuration register to LOW, DRAIN1/DIAG0 can be configured as the independent open-drain output DRAIN1.

If DRAIN1/DIGA0 is configured as a diagnostics channel, when DRAIN0 is on, the DRAIN1/DIAG0 diagnostics path monitors the voltage. When DRAIN0 is off, DRAIN1/DIAG0 is in the high-impedance state to avoid any leakage current.



Copyright © 2017, Texas Instruments Incorporated

Figure 14. Diagnostics Configuration of Output Driver Pair

#### 7.3.4.2 LED-Open Diagnostics

As depicted in *Configurable Outputs*, the DIAG0 channel monitors the anode voltage of the LED load of DRAIN0. When the DRAIN0 channel turns on, DIAG0 compares the DRAIN0 voltage with internal threshold for LED-open detection,  $V_{(OC\_th)}$ . When DRAIN0 is on, and  $V_{(DIAG0)}$  is continuously higher than  $V_{(OC\_th)}$  for  $t_{pd(deg\_open)}$ , the device asserts an LED-open fault, sets the corresponding bit in the fault table, and pulls ERR low.

An LED-open fault does not turn off the channel automatically in the LED-open state. Once the device detects an open fault, it latches the fault status in the DIAGn\_OPEN fault register. The fault register value only recovers to normal when the LED fault disappears and the fault status is read back. Cycling Gx on and off does not clear the fault.

#### 7.3.4.3 LED-Short Diagnostics

As depicted in *Configurable Outputs*, the DIAG0 channel monitors the LED anode voltage of DRAIN0. When the DRAIN0 channel is turned on, DIAG0 compares the DRAIN0 voltage with the internal threshold for LED short detection,  $V_{(SC\_th)}$ . When DRAIN0 is on and  $V_{(DIAG0)}$  is continuously lower than  $V_{(SC\_th)}$  for  $t_{pd(deg\_short)}$ , the device asserts an LED-short fault, sets the corresponding bit in the fault flag table, and pulls ERR low.

The device does not turn off the channel automatically in LED-short state. Once device detects a short fault, it latches the fault state in the DIAGn\_SHORT fault register. The <u>fault</u> register value only recovers to normal when LED fault disappears and the fault status is read back. Cycling Gx on and off does not clear the fault.

#### 7.3.5 Thermal Shutdown

The TLC6C5816-Q1 device has an internal thermal sensor that monitors device temperature. Once the thermal sensor detects device overtemperature, it disables all channel outputs and sets the TSD flag in the Fault Readback register. The fault register value only recovers to normal when the overtemperature fault disappears and the fault status is read back.



#### 7.3.6 Command Error

The diagnostics configuration for  $DRAIN_{n+1}$  and  $DIAG_n$  cannot be set to open-drain output mode and diagnostics mode at the same time. If the device detects both of the registers <u>have</u> been set high for any channel, the device sets the CMD\_ERR flag HIGH and pulls the open-drain error flag  $\overline{ERR}$  pin low. Furthermore, the device ignores the  $DIAG_n$  setting and drives the channel in open-drain output mode. To reset the CMD\_ERR flag, correct the register configuration value and read out the fault register value.

#### 7.3.7 Serial Communication Error

The device provides a cyclic redundancy check to verify register values in the shift registers. In readback mode, the device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct to determine whether the communication loop between MCU and device is good. *Shift-Register Communication-Fault Detection* gives a detailed description of the CRC check.

#### 7.3.8 Error Feedback

If any of the fault flags is high,  $\overline{\text{ERR}}$  is pulled down. The MCU can detect the device fault by this pin, read out fault flags, and take actions accordingly. The first RCK rising edge latches the fault registers into shift registers. The status information shifts toward SER OUT at the falling edge of SRCK.

#### 7.3.9 Interface

The TLC6C5816-Q1 device contains a 24-bit shift-register serial interface that feeds a 24-bit D-type storage register. Data transfer through the shift and storage registers is on the rising edge of the shift register clock (SRCK) and register latch signal (RCK), respectively. The storage register transfers data to the output buffer when device enable (EN) is low and shift register clear (CLR) is high.

#### 7.3.9.1 Register Write

The TLC6C5816-Q1 device has a 24-bit configuration register. Data transfers through the shift registers on the rising edge of SRCK and latches into the storage registers on the rising edge of RCK. The first 8 data bits control the diagnostics channel configuration, and the following 16 data bits control 16 open-drain outputs independently.



Figure 15. Register Write Timing Diagram

The DRAIN $_{n+1}$ -DIAG $_n$  channel configuration is controlled by the DIAG $_n$  registers. These channels can be set to either open-drain output or diagnostics input mode. The TLC6C5816-Q1 device does not allow the user to set DRAIN $_{n+1}$  and DIAG $_n$  high at the same time, because the divider resistor for LED diagnostics can result in leakage current on the LED, which lights up the LED. If the DIAG $_n$  and DRAIN $_n$  registers are set to high at the same time, the channel operates as an open-drain output instead of LED diagnostics, and a command error latches in the fault registers, which can be read back by the register readback function as explained in *Register Read*.



#### 7.3.9.2 Register Read

The fault information loads to shift registers on the rising edge of RCK and can be read out on SER OUT. On the rising edge of the RCK signal, the MSB data DIAG14\_OPEN appears on the SER OUT pin. On each falling edge of SRCK signal, there is 1 bit of data shifted out on the SER OUT pin. There is a total of 24 bits in the fault information registers. Register Maps describes the details.



Figure 16. Register Read Timing Diagram

# 7.3.9.3 Shift-Register Communication-Fault Detection

The TLC6C5816-Q1 device provides a cyclic redundancy check to verify register values in the shift registers. In readback mode, the TLC6C5816-Q1 device provides 6 bits of the CRC remainder. The MCU can read back the CRC remainder and check if the remainder is correct. The CRC checksum provides a readback method to verify shift register values without altering them.



Figure 17. CRC Check Block Diagram

The TLC6C5816-Q1 device also checks the configuration register for faulty commands.

The TLC6C5816-Q1 configuration register consists of 24 bits. To generate the CRC checksum, the device first shifts left 6 bits and appends 0s, then bit-wise exclusive-ORs the 30 data bits with the polynomial to get the checksum.

For example, if the configuration data is 0xD7 0F68 and the polynomial is 0x43 (7'b100 0011), the CRC checksum is 0x19 (6'b01 1001).

The MCU can read back the CRC checksum and append it to the LSB of 24 bits, and then the 30 bits of data becomes 0x35C3 DA19. Performing the bit-wise exclusive-OR operation with the polynomial should lead to a residual of 0.

CRC reference: CRC Implementation With MSP430

#### 7.3.9.4 Clear Register

A logic low on  $\overline{\text{CLR}}$  clears all registers in the device. TI suggests clearing the device registers during power up or initialization.



#### 7.3.9.5 Register Clock

RCK is the storage-register clock. Data in the storage register appears at the output whenever the output enable (G1 and G2) input signals are low.

#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

To make the device operate normally, usually use a 3.3-V or 5-V power supply to power  $V_{CC}$ , connect the LED supply voltage to a regulated voltage or directly to the car battery, and make sure the channel current does not exceed 50 mA.

## 7.4.2 POR Reset

When  $V_{CC}$  is lower than  $V_{(POR\text{-}falling)}$ , the device stops working and enters the power-off mode. When  $V_{CC}$  is higher than  $V_{(POR\text{-}rising)}$ , the device starts to work and sets all registers to their default values.

#### 7.4.3 Standby Mode

When  $V_{CC}$  is higher than  $V_{(POR\text{-}rising)}$  and  $\overline{EN}$  is high, the device enters the standby mode and sets all registers to their default values. The power consumption is very low.

#### 7.5 Register Maps

Table 2. Register Map

|                  |                 |                  | CONF            | IGURATION R      | EGISTER         |                  |            |                 |
|------------------|-----------------|------------------|-----------------|------------------|-----------------|------------------|------------|-----------------|
| Bit              | 23              | 22               | 21              | 20               | 19              | 18               | 17         | 16              |
| Field name       | DIAG14          | DIAG12           | DIAG10          | DIAG8            | DIAG6           | DIAG4            | DIAG2      | DIAG0           |
| Default<br>value | 0h              | 0h               | 0h              | 0h               | 0h              | 0h               | 0h         | 0h              |
| Bit              | 15              | 14               | 13              | 12               | 11              | 10               | 9          | 8               |
| Field name       | DRAIN15         | DRAIN14          | DRAIN13         | DRAIN12          | DRAIN11         | DRAIN10          | DRAIN9     | DRAIN8          |
| Default<br>value | 0h              | 0h               | 0h              | 0h               | 0h              | 0h               | 0h         | 0h              |
| Bit              | 7               | 6                | 5               | 4                | 3               | 2                | 1          | 0               |
| Field name       | DRAIN7          | DRAIN6           | DRAIN5          | DRAIN4           | DRAIN3          | DRAIN2           | DRAIN1     | DRAIN0          |
| Default<br>value | 0h              | 0h               | 0h              | 0h               | 0h              | 0h               | 0h         | 0h              |
|                  |                 |                  | FAULT           | READBACK F       | REGISTER        |                  |            |                 |
| Bit              | 23              | 22               | 21              | 20               | 19              | 18               | 17         | 16              |
| Field name       | DIAG14_<br>OPEN | DIAG14_<br>SHORT | DIAG12_<br>OPEN | DIAG12_<br>SHORT | DIAG10_<br>OPEN | DIAG10_<br>SHORT | DIAG8_OPEN | DIAG8_<br>SHORT |
| Default<br>value | 0h              | 0h               | 0h              | 0h               | 0h              | 0h               | 0h         | 0h              |
| Bit              | 15              | 14               | 13              | 12               | 11              | 10               | 9          | 8               |
| Field name       | DIAG6_OPEN      | DIAG6_<br>SHORT  | DIAG4_OPEN      | DIAG4_<br>SHORT  | DIAG2_OPEN      | DIAG2_<br>SHORT  | DIAG0_OPEN | DIAG0_<br>SHORT |
| Default<br>value | 0h              | 0h               | 0h              | 0h               | 0h              | 0h               | 0h         | 0h              |
| Bit              | 7               | 6                | 5               | 4                | 3               | 2                | 1          | 0               |
| Field name       | TSD             | CMD_ERR          |                 |                  | CR              | RC               |            |                 |
| Default<br>value | 0h              | 0h               |                 |                  | Ol              | h                |            |                 |



## 7.6 Interface Registers

Table 3 lists the memory-mapped registers for the interface.

#### **Table 3. Interface Registers**

| OFFSET | ACRONYM        | REGISTER NAME           | SECTION |
|--------|----------------|-------------------------|---------|
| 0h     | Config         | Configuration Register  | Go      |
| 1h     | Fault_Readback | Fault Readback Register | Go      |

Complex bit access types are encoded to fit into small table cells. Table 4 shows the codes that are used for access types in this section.

**Table 4. Interface Access Type Codes** 

|                           | CODE | DESCRIPTION                            |
|---------------------------|------|----------------------------------------|
| Read type                 | R    | Read-only                              |
| Read to clear             | RC   | Read to clear the fault                |
| Write type                | W    | Write-only                             |
| Reset or Default<br>Value | -n   | Value after reset or the default value |

## 7.6.1 Configuration Register (Offset = 0h) [reset = 0h]

Config is shown in Figure 18 and described in Table 5.

Return to Summary Table.

Figure 18. Configuration Register

| 23      | 22      | 21      | 20      | 19      | 18      | 17     | 16     |
|---------|---------|---------|---------|---------|---------|--------|--------|
| DIAG14  | DIAG12  | DIAG10  | DIAG8   | DIAG6   | DIAG4   | DIAG2  | DIAG0  |
| W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h   | W-0h   |
| 15      | 14      | 13      | 12      | 11      | 10      | 9      | 8      |
| DRAIN15 | DRAIN14 | DRAIN13 | DRAIN12 | DRAIN11 | DRAIN10 | DRAIN9 | DRAIN8 |
| W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h   | W-0h   |
| 7       | 6       | 5       | 4       | 3       | 2       | 1      | 0      |
| DRAIN7  | DRAIN6  | DRAIN5  | DRAIN4  | DRAIN3  | DRAIN2  | DRAIN1 | DRAIN0 |
| W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h    | W-0h   | W-0h   |

**Table 5. Configuration Register Field Descriptions** 

| Bit | Field  | Туре | Reset | Description                                                                                                                     |
|-----|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 23  | DIAG14 | W    | Oh    | Diagnostics configuration bit for DRAIN15 and DIAG14 HIGH = Diagnostics enabled as DIAG14 LOW = Diagnostics disabled as DRAIN15 |
| 22  | DIAG12 | W    | 0h    | Diagnostics configuration bit for DRAIN13 and DIAG12 HIGH = Diagnostics enabled as DIAG12 LOW = Diagnostics disabled as DRAIN13 |
| 21  | DIAG10 | W    | 0h    | Diagnostics configuration bit for DRAIN11 and DIAG10 HIGH = Diagnostics enabled as DIAG10 LOW = Diagnostics disabled as DRAIN11 |
| 20  | DIAG8  | W    | 0h    | Diagnostics configuration bit for DRAIN9 and DIAG8 HIGH = Diagnostics enabled as DIAG8 LOW = Diagnostics disabled as DRAIN9     |
| 19  | DIAG6  | W    | 0h    | Diagnostics configuration bit for DRAIN7 and DIAG6 HIGH = Diagnostics enabled as DIAG16 LOW = Diagnostics disabled as DRAIN7    |



# **Table 5. Configuration Register Field Descriptions (continued)**

| Bit | Field   | Туре | Reset | Description                                                                                                                 |
|-----|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 18  | DIAG4   | W    | Oh    | Diagnostics configuration bit for DRAIN5 and DIAG4 HIGH = Diagnostics enabled as DIAG4 LOW = Diagnostics disabled as DRAIN5 |
| 17  | DIAG2   | W    | Oh    | Diagnostics configuration bit for DRAIN3 and DIAG2 HIGH = Diagnostics enabled as DIAG2 LOW = Diagnostics disabled as DRAIN3 |
| 16  | DIAG0   | W    | 0h    | Diagnostics configuration bit for DRAIN1 and DIAG0 HIGH = Diagnostics enabled as DIAG0 LOW = Diagnostics disabled as DRAIN1 |
| 15  | DRAIN15 | W    | 0h    | Open-drain output control bit for DRAIN15 and DIAG14 HIGH = Output power switch enabled LOW = Output power switch disabled  |
| 14  | DRAIN14 | W    | Oh    | Open-drain output control bit for DRAIN14 HIGH = Output power switch enabled LOW = Output power switch disabled             |
| 13  | DRAIN13 | W    | Oh    | Open-drain output control bit for DRAIN13 and DIAG12 HIGH = Output power switch enabled LOW = Output power switch disabled  |
| 12  | DRAIN12 | W    | Oh    | Open-drain output control bit for DRAIN12 HIGH = Output power switch enabled LOW = Output power switch disabled             |
| 11  | DRAIN11 | W    | Oh    | Open-drain output control bit for DRAIN11 and DIAG10 HIGH = Output power switch enabled LOW = Output power switch disabled  |
| 10  | DRAIN10 | W    | Oh    | Open-drain output control bit for DRAIN10 HIGH = Output power switch enabled LOW = Output power switch disabled             |
| 9   | DRAIN9  | W    | Oh    | Open-drain output control bit for DRAIN9 and DIAG8 HIGH = Output power switch enabled LOW = Output power switch disabled    |
| 8   | DRAIN8  | W    | Oh    | Open-drain output control bit for DRAIN8 HIGH = Output power switch enabled LOW = Output power switch disabled              |
| 7   | DRAIN7  | W    | Oh    | Open-drain output control bit for DRAIN7 and DIAG6 HIGH = Output power switch enabled LOW = Output power switch disabled    |
| 6   | DRAIN6  | W    | Oh    | Open-drain output control bit for DRAIN6 HIGH = Output power switch enabled LOW = Output power switch disabled              |
| 5   | DRAIN5  | W    | 0h    | Open-drain output control bit for DRAIN5 and DIAG4 HIGH = Output power switch enabled LOW = Output power switch disabled    |
| 4   | DRAIN4  | W    | 0h    | Open-drain output control bit for DRAIN4 HIGH = Output power switch enabled LOW = Output power switch disabled              |
| 3   | DRAIN3  | W    | 0h    | Open-drain output control bit for DRAIN3 DIAG2 HIGH = Output power switch enabled LOW = Output power switch disabled        |
| 2   | DRAIN2  | W    | Oh    | Open-drain output control bit for DRAIN2 HIGH = Output power switch enabled LOW = Output power switch disabled              |
| 1   | DRAIN1  | W    | Oh    | Open-drain output control bit for DRAIN1 DIAG0 HIGH = Output power switch enabled LOW = Output power switch disabled        |



## **Table 5. Configuration Register Field Descriptions (continued)**

| Bit | Field  | Туре | Reset | Description                              |
|-----|--------|------|-------|------------------------------------------|
| 0   | DRAIN0 | W    | 0h    | Open-drain output control bit for DRAIN0 |
|     |        |      |       | HIGH = Output power switch enabled       |
|     |        |      |       | LOW = Output power switch disabled       |

## 7.6.2 Fault Readback Register (Offset = 1h) [reset = 0h]

Fault\_readback is shown in Figure 19 and described in Table 6.

Return to Summary Table.

## Figure 19. Fault\_Readback Register

| 23          | 22               | 21          | 20               | 19          | 18               | 17         | 16          |
|-------------|------------------|-------------|------------------|-------------|------------------|------------|-------------|
| DIAG14_OPEN | DIAG14_SHOR<br>T | DIAG12_OPEN | DIAG12_SHOR<br>T | DIAG10_OPEN | DIAG10_SHOR<br>T | DIAG8_OPEN | DIAG8_SHORT |
| RC-0h       | RC-0h            | RC-0h       | RC-0h            | RC-0h       | RC-0h            | RC-0h      | RC-0h       |
| 15          | 14               | 13          | 12               | 11          | 10               | 9          | 8           |
| DIAG6_OPEN  | DIAG6_SHORT      | DIAG4_OPEN  | DIAG4_SHORT      | DIAG2_OPEN  | DIAG2_SHORT      | DIAG0_OPEN | DIAG0_SHORT |
| RC-0h       | RC-0h            | RC-0h       | RC-0h            | RC-0h       | RC-0h            | RC-0h      | RC-0h       |
| 7           | 6                | 5           | 4                | 3           | 2                | 1          | 0           |
| TSD         | CMD_ERR          | _           | ·                | CI          | RC               | ·          |             |
| RC-0h       | RC-0h            |             |                  | R-          | 0h               |            |             |

## **Table 6. Fault Readback Register Field Descriptions**

| Bit | Field        | Туре | Reset | Description                                                                                                                            |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| 23  | DIAG14_OPEN  | RC   | 0h    | LED-Open fault flag for DRAIN15 and DIAG14, read to clear the fault HIGH = LED-open fault detected LOW = LED-open fault not detected   |
| 22  | DIAG14_SHORT | RC   | 0h    | LED-short fault flag for DIAG15 and DIAG14, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected |
| 21  | DIAG12_OPEN  | RC   | 0h    | LED-open fault flag for DRAIN13 and DIAG12, read to clear the fault HIGH = LED open fault detected LOW = LED-open fault not detected   |
| 20  | DIAG12_SHORT | RC   | 0h    | LED-short fault flag for DIAG13 and DIAG12, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected |
| 19  | DIAG10_OPEN  | RC   | 0h    | LED-open fault flag for DRAIN11 and DIAG10, read to clear the fault HIGH = LED-open fault detected LOW = LED-open fault not detected   |
| 18  | DIAG10_SHORT | RC   | 0h    | LED-short fault flag for DIAG11 and DIAG10, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected |
| 17  | DIAG8_OPEN   | RC   | 0h    | LED-open fault flag for DRAIN9 and DIAG8, read to clear the fault HIGH = LED-open fault detected LOW = LED-open fault not detected     |
| 16  | DIAG8_SHORT  | RC   | 0h    | LED-short fault flag for DIAG9 and DIAG8, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected   |
| 15  | DIAG6_OPEN   | RC   | 0h    | LED-open fault flag for DRAIN7 and DIAG6, read to clear the fault HIGH = LED-open fault detected LOW = LED-open fault not detected     |
| 14  | DIAG6_SHORT  | RC   | 0h    | LED-short fault flag for DIAG7 and DIAG6, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected   |



# Table 6. Fault Readback Register Field Descriptions (continued)

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                         |  |  |  |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 13  | DIAG4_OPEN  | RC   | Oh    | LED-open fault flag for DRAIN5 and DIAG4, read to clear the fault HIGH = LED open fault detected LOW = LED-open fault not detected                                                                  |  |  |  |
| 12  | DIAG4_SHORT | RC   | Oh    | LED-short fault flag for DIAG5 and DIAG4, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected                                                                |  |  |  |
| 11  | DIAG2_OPEN  | RC   | Oh    | LED-open fault flag for DRAIN3 and DIAG2, read to clear the fault HIGH = LED-open fault detected LOW = LED-open fault not detected                                                                  |  |  |  |
| 10  | DIAG2_SHORT | RC   | Oh    | LED-short fault flag for DIAG3 and DIAG2, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected                                                                |  |  |  |
| 9   | DIAG0_OPEN  | RC   | Oh    | LED-open fault flag for DRAIN1 and DIAG0, read to clear the fau<br>HIGH = LED-open fault detected<br>LOW = LED-open fault not detected                                                              |  |  |  |
| 8   | DIAG0_SHORT | RC   | Oh    | LED-short fault flag for DIAG1 and DIAG0, read to clear the fault HIGH = LED-short fault detected LOW = LED-short fault not detected                                                                |  |  |  |
| 7   | TSD         | RC   | Oh    | Thermal-shutdown detection flag, read to clear the fault HIGH = Thermal shutdown detected LOW = Thermal shutdown not detected                                                                       |  |  |  |
| 6   | CMD_ERR     | RC   | Oh    | Serial-interface command error, read to clear the fault HIGH = Command error detected in last serial-interface communication LOW = No command error detected in last serial-interface communication |  |  |  |
| 5–0 | CRC         | R    | 0h    | CRC checksum of configuration registers                                                                                                                                                             |  |  |  |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TLC6C5816-Q1 device usually is used to drive LED indicators in automotive cluster applications to convey different kinds of information, such as airbag alert, engine fault, and so forth. Typically there are two types LED indicators, general-purpose indicators and safety-related indicators. General indicators only require a simple turnon and turnoff function. Safety-related indicators require not only LED on-off control, but also LED-open and short diagnostics. The TLC6C5816-Q1 device is very flexible, as it has 8 configurable LED diagnostics pins, which can be configured as open-drain outputs or LED open- and short-diagnostics pins. By configuring corresponding channels for the LED diagnostics function, the TLC6C5816-Q1 device can provide LED open and short diagnostics to improve the system safety level. The following section describes a typical cluster application.

#### 8.2 Typical Application

Following is a typical automotive cluster application which contains 24 LEDs. Two TLC6C5816-Q1 devices connected in series drive the total of 24 LEDs. The first device drives 8 safety-critical LEDs which require LED diagnostics, and the second device drives 16 general-purpose LEDs which only require simple on-and-off control. An MCU, which controls the two devices through a serial interface and GPIOs, controls channel on-off, PWM dimming, and LED diagnostics functions.



## **Typical Application (continued)**



Figure 20. Typical Application Circuit

#### 8.2.1 Design Requirements

Here are the design requirements for the system. The device is powered by 3.3-V voltage. The LED supply is an automotive battery, 12 V typical. Target LED current is 10 mA typical.

**Table 7. Design Requirements** 

| Parameter            | Value         |
|----------------------|---------------|
| V <sub>CC</sub>      | 3.3 V         |
| V <sub>BATTERY</sub> | 12 V typical  |
| I <sub>LED</sub>     | 10 mA typical |

#### 8.2.2 Detailed Design Procedure

Based on the LED supply voltage, LED forward voltage, and LED output current, calculate the value for the current-setting resistor.

Assume the LED forward voltage is 2 volts, current-setting resistor R =  $(V_{BATTERY} - V_{LED}) / I_{LED} = 1 \text{ k}\Omega$ .

#### 8.2.3 Application Curves

This section shows the device normal control waveform and error-state waveform.





Submit Documentation Feedback

Copyright © 2017, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The supply voltage range is from 3 V to 5.5 V for the TLC6C5816-Q1 device, which typically uses the same supply voltage as the microcontroller, 3.3 V or 5 V. The LED supply voltage can be up to 40 V, so the LED supply can use a car battery directly. Ensure the LED current is no greater than 50 mA during load dump conditions. As the car battery varies a lot, to achieve stable LED brightness, a regulated voltage, for example 5 V, is preferred for the LED supply.



## 10 Layout

## 10.1 Layout Guidelines

To enhance the thermal performance, the TLC6C5816-Q1 device is designed with a thermal pad. TI recommends to reserve enough copper area for a heat sink. To minimize the noise interference, it is recommended to put the filter capacitor near the  $V_{CC}$  pin. For a detailed layout example, see the following example.

#### 10.2 Layout Example



Figure 23. Layout Example



# 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



## PACKAGE OPTION ADDENDUM

28-Dec-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TLC6C5816QPWPRQ1 | ACTIVE | HTSSOP       | PWP                | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TLC6C5816            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-39/AO 01/16

NOTE: A. All linear dimensions are in millimeters

Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G28)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.