

# LM118-N/Im218-N/LM318-N Operational Amplifiers

Check for Samples: LM118-N, LM218-N, LM318-N

#### **FEATURES**

- 15 MHz Small Signal Bandwidth
- Ensured 50V/µs Slew Rate
- Maximum Bias Current of 250 nA
- Operates from Supplies of ±5V to ±20V
- Internal Frequency Compensation
- Input and Output Overload Protected
- Pin Compatible with General Purpose Op Amps

#### DESCRIPTION

The LM118 series are precision high speed operational amplifiers designed for applications requiring wide bandwidth and high slew rate. They feature a factor of ten increase in speed over general purpose devices without sacrificing DC performance.

The LM118 series has internal unity gain frequency compensation. This considerably simplifies its application since no external components are necessary for operation. However, unlike most internally compensated amplifiers, external frequency compensation may be added for performance. For inverting applications, feedforward compensation will boost the slew rate to over 150V/us and almost double the bandwidth. Overcompensation can be used with the amplifier for greater stability when maximum bandwidth is not needed. Further, a single capacitor can be added to reduce the 0.1% settling time to under 1 µs.

The high speed and fast settling time of these op amps make them useful in A/D converters, oscillators, active filters, sample and hold circuits, or general purpose amplifiers. These devices are easy to apply and offer an order of magnitude better AC performance than industry standards such as the LM709.

The LM218-N is identical to the LM118 except that the LM218-N has its performance specified over a -25°C to +85°C temperature range. The LM318-N is specified from 0°C to +70°C.

#### **Fast Voltage Follower**



Do not hard-wire as voltage follower (R1  $\geq$  5 k $\Omega$ )

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)(2)

| Absolute maximum ratings              |                 |
|---------------------------------------|-----------------|
| Supply Voltage                        | ±20V            |
| Power Dissipation (3)                 | 500 mW          |
| Differential Input Current (4)        | ±10 mA          |
| Input Voltage (5)                     | ±15V            |
| Output Short-Circuit Duration         | Continuous      |
| Operating Temperature Range           |                 |
| lm118-n                               | −55°C to +125°C |
| LM218-N                               | −25°C to +85°C  |
| LM318-N                               | 0°C to +70°C    |
| Storage Temperature Range             | −65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.) |                 |
| TO-99 Package                         | 300°C           |
| PDIP Package                          | 260°C           |
| Soldering Information                 |                 |
| Dual-In-Line Package                  |                 |
| Soldering (10 sec.)                   | 260°C           |
| SOIC Package                          |                 |
| Vapor Phase (60 sec.)                 | 215°C           |
| Infrared (15 sec.)                    | 220°C           |
| ESD Tolerance (6)                     | 2000V           |

- (1) Refer to RETS118X for LM118H and LM118J military specifications.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) The maximum junction temperature of the Im118-n is 150°C, the LM218-N is 110°C, and the LM318-N is 110°C. For operating at elevated temperatures, devices in the LMC package must be derated based on a thermal resistance of 160°C/W, junction to ambient, or 20°C/W, junction to case. The thermal resistance of the dual-in-line package is 100°C/W, junction to ambient.
- (4) The inputs are shunted with back-to-back diodes for overvoltage protection. Therefore, excessive current will flow if a differential input voltage in excess of 1V is applied between the inputs unless some limiting resistance is used.
- (5) For supply voltages less than ±15V, the absolute maximum input voltage is equal to the supply voltage.
- (6) Human body model, 1.5 kΩ in series with 100 pF.

#### Electrical Characteristics (1)

| Parameter                 | Conditions                                 | LM1 | 18-N/LM | 218-N |     | Units |     |      |
|---------------------------|--------------------------------------------|-----|---------|-------|-----|-------|-----|------|
|                           |                                            | Min | Тур     | Max   | Min | Тур   | Max |      |
| Input Offset Voltage      | T <sub>A</sub> = 25°C                      |     | 2       | 4     |     | 4     | 10  | mV   |
| Input Offset Current      | T <sub>A</sub> = 25°C                      |     | 6       | 50    |     | 30    | 200 | nA   |
| Input Bias Current        | T <sub>A</sub> = 25°C                      |     | 120     | 250   |     | 150   | 500 | nA   |
| Input Resistance          | T <sub>A</sub> = 25°C                      | 1   | 3       |       | 0.5 | 3     |     | ΜΩ   |
| Supply Current            | T <sub>A</sub> = 25°C                      |     | 5       | 8     |     | 5     | 10  | mA   |
| Large Signal Voltage Gain | $T_A = 25^{\circ}C, V_S = \pm 15V$         | 50  | 200     |       | 25  | 200   |     | V/mV |
|                           | $V_{OUT} = \pm 10V, R_L \ge 2 k\Omega$     |     |         |       |     |       |     |      |
| Slew Rate                 | $T_A = 25$ °C, $V_S = \pm 15$ V, $A_V = 1$ | 50  | 70      |       | 50  | 70    |     | V/µs |
| Small Signal Bandwidth    | $T_A = 25^{\circ}C, V_S = \pm 15V$         |     | 15      |       |     | 15    |     | MHz  |
| Input Offset Voltage      |                                            |     |         | 6     |     |       | 15  | mV   |
| Input Offset Current      |                                            |     |         | 100   |     |       | 300 | nA   |

<sup>(1)</sup> These specifications apply for ±5V ≤ V<sub>S</sub> ≤ ±20V and −55°C ≤ T<sub>A</sub> ≤ +125°C (lm118-n), −25°C ≤ T<sub>A</sub> ≤ +85°C (LM218-N), and 0°C ≤ T<sub>A</sub> ≤ +70°C (LM318-N). Also, power supplies must be bypassed with 0.1 μF disc capacitors.

Submit Documentation Feedback

<sup>(2)</sup> Slew rate is tested with V<sub>S</sub> = ±15V. The lm118-n is in a unity-gain non-inverting configuration. V<sub>IN</sub> is stepped from −7.5V to +7.5V and vice versa. The slew rates between −5.0V and +5.0V and vice versa are tested and specified to exceed 50V/µs.



www.ti.com

# Electrical Characteristics (1) (continued)

| Parameter                      | Conditions                          | LM11  | 18-N/LM | 218-N |      | Units |     |      |
|--------------------------------|-------------------------------------|-------|---------|-------|------|-------|-----|------|
|                                |                                     | Min   | Тур     | Max   | Min  | Тур   | Max |      |
| Input Bias Current             |                                     |       |         | 500   |      |       | 750 | nA   |
| Supply Current                 | T <sub>A</sub> = 125°C              |       | 4.5     | 7     |      |       |     | mA   |
| Large Signal Voltage Gain      | $V_S = \pm 15V, V_{OUT} = \pm 10V$  | 25    |         |       | 20   |       |     | V/mV |
|                                | $R_L \ge 2 k\Omega$                 |       |         |       |      |       |     |      |
| Output Voltage Swing           | $V_S = \pm 15V$ , $R_L = 2 k\Omega$ | ±12   | ±13     |       | ±12  | ±13   |     | V    |
| Input Voltage Range            | $V_S = \pm 15V$                     | ±11.5 |         |       | ±11. |       |     | V    |
| Common-Mode Rejection Ratio    |                                     | 80    | 100     |       | 70   | 100   |     | dB   |
| Supply Voltage Rejection Ratio |                                     | 70    | 80      |       | 65   | 80    |     | dB   |

Submit Documentation Feedback



#### TYPICAL PERFORMANCE CHARACTERISTICS

LM118-N, LM218-N















## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

#### LM118-N, LM218-N















#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

#### LM118-N, LM218-N







**Open Loop Frequency Response** 





Large Signal Frequency Response



Figure 16.





## **Typical Performance Characteristics**

LM318-N















## **Typical Performance Characteristics (continued)**

#### LM318-N

















## **Typical Performance Characteristics (continued)**

#### LM318-N















#### **AUXILIARY CIRCUITS**



\*Balance circuit necessary for increased slew.

Slew rate typically 150V/µs.

Figure 37. Feedforward Compensation for Greater Inverting Slew Rate



Slew and settling time to 0.1% for a 10V step change is 800 ns.

Figure 38. Compensation for Minimum Settling Time



Figure 39. Offset Balancing



Figure 40. Isolating Large Capacitive Loads



Figure 41. Overcompensation



#### **TYPICAL APPLICATIONS**



Do not hard-wire as voltage follower (R1  $\geq$  5 k $\Omega$ )

Figure 42. Fast Voltage Follower



 $C_F = Large$ ( $C_F \ge 50 pF$ )

\*Do not hard-wire as integrator or slow inverter; insert a 10k-5 pF network in series with the input, to prevent

Do not hard-wire as voltage follower (R1  $\geq$  5 k $\Omega$ )

Figure 43.



Figure 44. Fast Summing Amplifier



Figure 45. Differential Amplifie





Figure 46. Fast Sample and Hold



\*Optional—Reduces settling time.

Figure 47. D/A Converter Using Ladder Network





ΔOutput zero.

‡Full scale adjust.

Figure 48. Four Quadrant Multiplier



\*Optional—Reduces settling time.

Figure 49. D/A Converter Using Binary Weighted Network

<sup>\*&</sup>quot;Y" zero

<sup>+&</sup>quot;X" zero





Figure 50. Fast Summing Amplifier with Low Input Current



Figure 51. Wein Bridge Sine Wave Oscillator



Figure 52. Instrumentation Amplifier



# **Schematic Diagram**





#### Pin Diagram



Available per JM38510/10107.

Dual-In-Line Package (Top View) See Package Number J (R-GDIP-T14)



Available per JM38510/10107.

Dual-In-Line Package (Top View) See Package Number NAB008A, D (R-PDSO-G8), or P (R-PDIP-T8)



Pin connections shown on schematic diagram and typical applications are for TO-99 package.

TO-99 Package (Top View) See Package Number LMC (O-MBCY-W8)





## **REVISION HISTORY**

| Changes from Revision B (March 2013) to Revision C |                                                    |   |   |  |  |
|----------------------------------------------------|----------------------------------------------------|---|---|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 1 | 6 |  |  |

Submit Documentation Feedback





1-Nov-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LM118H           | ACTIVE | TO-99        | LMC                | 8 | 500            | TBD                        | Call TI          | Call TI            | -55 to 125   | LM118H               | Samples |
| LM118H/NOPB      | ACTIVE | TO-99        | LMC                | 8 | 500            | Green (RoHS<br>& no Sb/Br) | POST-PLATE       | Level-1-NA-UNLIM   | -55 to 125   | LM118H               | Samples |
| LM318M           | NRND   | SOIC         | D                  | 8 | 95             | TBD                        | Call TI          | Call TI            | 0 to 70      | LM<br>318M           |         |
| LM318M/NOPB      | ACTIVE | SOIC         | D                  | 8 | 95             | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | 0 to 70      | LM<br>318M           | Samples |
| LM318MX/NOPB     | ACTIVE | SOIC         | D                  | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-260C-UNLIM | 0 to 70      | LM<br>318M           | Samples |
| LM318N           | NRND   | PDIP         | Р                  | 8 | 40             | TBD                        | Call TI          | Call TI            | 0 to 70      | LM<br>318N           |         |
| LM318N/NOPB      | ACTIVE | PDIP         | Р                  | 8 | 40             | Green (RoHS<br>& no Sb/Br) | SN   CU SN       | Level-1-NA-UNLIM   | 0 to 70      | LM<br>318N           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

1-Nov-2013

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Sep-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM318MX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Sep-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM318MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

# LMC (O-MBCY-W8)

## METAL CYLINDRICAL PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>