

Sample &

Buy





Support &

Community

LMV761, LMV762, LMV762Q-Q1

SNOS998I-FEBRUARY 2002-REVISED OCTOBER 2015

# LMV76x and LMV762Q-Q1 Low-Voltage, Precision Comparator With Push-Pull Output

Technical

Documents

## 1 Features

- $V_S = 5 V$ ,  $T_A = 25^{\circ}C$ , Typical Values Unless Specified
- Input Offset Voltage 0.2 mV
- Input Offset Voltage (Maximum Over Temp) 1 mV
- Input Bias Current 0.2 pA
- Propagation Delay (OD = 50 mV) 120 ns
- Low Supply Current 300 μA
- CMRR 100 dB
- PSRR 110 dB
- Extended Temperature Range -40°C to +125°C
- Push-Pull Output
- Ideal for 2.7-V and 5-V Single-Supply Applications
- Available in Space-Saving Packages:
  - 6-Pin SOT-23 (Single With Shutdown)
  - 8-Pin SOIC (Single With Shutdown)
  - 8-Pin SOIC and VSSOP (Dual Without Shutdown)
- LMV762Q-Q1 is Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 1C
  - Device CDM ESD Classification Level M2

## 2 Applications

Tools &

Software

Portable and Battery-Powered Systems

20

- Scanners
- Set-Top Boxes
- High-Speed Differential Line Receiver
- Window Comparators
- Zero-Crossing Detectors
- High-Speed Sampling Circuits
- Automotive

## 3 Description

The LMV76x devices are precision comparators intended for applications requiring low noise and low input offset voltage. The LMV761 single has a shutdown pin that can be used to disable the device and reduce the supply current. The LMV761 is available in a space-saving 6-pin SOT-23 or 8-Pin SOIC package. The LMV762 dual is available in 8-pin SOIC or VSSOP package. The LMV762Q-Q1 is available VSSOP and SOIC packages.

These devices feature a CMOS input and push-pull output stage. The push-pull output stage eliminates the need for an external pullup resistor.

The LMV76x are designed to meet the demands of small size, low power and high performance required by portable and battery-operated electronics.

The input offset voltage has a typical value of 200  $\mu V$  at room temperature and a 1-mV limit over temperature.

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| LMV761      | SOIC (8)   | 4.90 mm × 3.91 mm |  |
|             | SOT-23 (6) | 2.90 mm × 1.60 mm |  |
| LMV762      | SOIC (8)   | 4.90 mm × 3.91 mm |  |
| LMV762Q-Q1  | VSSOP (8)  | 3.00 mm × 3.00 mm |  |

#### Device Information<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Vos vs Vcc 0.2 125℃ 0.18 0.16 25°C 0.14 85°C 0.12 <u>ک</u> 0.1 Vos 0.08 40℃ 0.06 0.04 0.02 0 2.5 3 3.5 4 4.5 Vcc (V)

5

## **Threshold Detector**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

#### Table of Contents 70 E al Plack Di . . . : . 1 Features ...... 1

| 2 | Арр  | lications 1                        |
|---|------|------------------------------------|
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings: LMV761, LMV7625       |
|   | 6.3  | ESD Ratings: LMV762Q-Q1 5          |
|   | 6.4  | Recommended Operating Conditions 5 |
|   | 6.5  | Thermal Information 5              |
|   | 6.6  | 2.7-V Electrical Characteristics 5 |
|   | 6.7  | 5-V Electrical Characteristics 6   |
|   | 6.8  | 2-V Switching Characteristics 7    |
|   | 6.9  | 5-V Switching Characteristics 7    |
|   | 6.10 | Typical Characteristics 8          |
| 7 | Deta | ailed Description 11               |
|   | 7.1  | Overview 11                        |

|    | 7.2  | Functional Block Diagram                    | 11 |
|----|------|---------------------------------------------|----|
|    | 7.3  | Feature Description                         | 11 |
|    |      | Device Functional Modes                     |    |
| 8  | Арр  | lication and Implementation                 | 13 |
|    | 8.1  | Application Information                     | 13 |
|    | 8.2  | Typical Application                         | 13 |
| 9  | Pow  | er Supply Recommendations                   | 15 |
| 10 | Lay  | out                                         | 15 |
|    |      | Layout Guidelines                           |    |
|    | 10.2 | Layout Example                              | 15 |
| 11 | Dev  | ice and Documentation Support               | 16 |
|    | 11.1 | Documentation Support                       | 16 |
|    | 11.2 | Community Resources                         | 16 |
|    | 11.3 | Trademarks                                  | 16 |
|    | 11.4 | Electrostatic Discharge Caution             | 16 |
|    | 11.5 | Glossary                                    | 16 |
| 12 |      | hanical, Packaging, and Orderable<br>mation | 16 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| anges from Revision H (March 2013) to Revision I                                                                                                                                                                                                                                                                                 | Page |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Function<br>Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device<br>and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | /ice |
| anges from Revision G (March 2013) to Revision H                                                                                                                                                                                                                                                                                 | Page |
| Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                               | 15   |

2



www.ti.com



## 5 Pin Configuration and Functions



### **Pin Functions for SOT-23**

|     | PIN  | ТҮРЕ | DESCRIPTION             |  |
|-----|------|------|-------------------------|--|
| NO. | NAME | TIFE | DESCRIPTION             |  |
| 1   | +IN  | I    | Noninverting input      |  |
| 2   | V-   | Р    | Negative power terminal |  |
| 3   | -IN  | I    | Inverting input         |  |
| 4   | OUT  | 0    | Output                  |  |
| 5   | SDB  | I    | Shutdown (active low)   |  |
| 6   | V+   | Р    | Positive power terminal |  |



### Pin Functions for SOIC (Single)

| P   | IN   | ТҮРЕ | DESCRIPTION                           |  |
|-----|------|------|---------------------------------------|--|
| NO. | NAME | TIFE | DESCRIPTION                           |  |
| 1   | N/C  | —    | No Connect (not internally connected) |  |
| 2   | -IN  | I    | Inverting Input                       |  |
| 3   | +IN  | I    | Noninverting Input                    |  |
| 4   | V-   | Р    | Negative Power Terminal               |  |
| 5   | SDB  | I    | Shutdown (active low)                 |  |
| 6   | OUT  | 0    | Output                                |  |
| 7   | V+   | Р    | Positive Power Terminal               |  |
| 8   | N/C  | _    | No Connect (not internally connected) |  |



#### LMV762, LMV762Q-Q1 (Dual) DBV or DGK Package 8-Pin SOIC or VSSOP Top View



#### Pin Functions for SOIC and VSSOP (Dual)

|     | PIN            | TYPE | DESCRIPTION                  |
|-----|----------------|------|------------------------------|
| NO. | NAME           | ITPE | DESCRIPTION                  |
| 1   | OUTA           | 0    | Channel A Output             |
| 2   | -INA           | I    | Channel A Inverting Input    |
| 3   | +INA           | I    | Channel A Noninverting Input |
| 4   | V-             | Р    | Negative Power Terminal      |
| 5   | +INB           | I    | Channel B Noninverting Input |
| 6   | -INB           | I    | Channel B Inverting Input    |
| 7   | OUTB           | 0    | Channel B Output             |
| 8   | V <sup>+</sup> | Р    | Positive Power Terminal      |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1)(2)

|                                              |                                      | MIN      | MAX     | UNIT |
|----------------------------------------------|--------------------------------------|----------|---------|------|
| Supply voltage $(V^+ - V^-)$                 |                                      |          | 5.5     | V    |
| Differential input voltage                   |                                      | Supply V | /oltage |      |
| Voltage between any two                      | pins                                 | Supply V | /oltage |      |
| Output short circuit duration <sup>(3)</sup> | Current at input pin                 |          | ±5      | mA   |
| Soldering information                        | Infrared or convection (20 sec.)     |          | 235     | °C   |
|                                              | Wave soldering (10 sec.) (Lead temp) |          | 260     | °C   |
| Junction temperature                         |                                      |          | 150     | °C   |
| Storage temperature, T <sub>stg</sub>        |                                      | -65      | 150     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output current in excess of ±25 mA over long term may adversely affect reliability.



## 6.2 ESD Ratings: LMV761, LMV762

|                               |                                                                   |               | VALUE | UNIT |
|-------------------------------|-------------------------------------------------------------------|---------------|-------|------|
| V Electrostetic discharge (1) | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(2)</sup> | ± 2000        | V     |      |
| V (ESD                        | V <sub>(ESD)</sub> Electrostatic discharge <sup>(1)</sup>         | Machine model | ± 200 | v    |

(1) Unless otherwise specified human body model is 1.5 k $\Omega$  in series with 100 pF. Machine model 200 pF.

(2) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 ESD Ratings: LMV762Q-Q1

|        |                         |                                                         | VALUE  | UNIT |
|--------|-------------------------|---------------------------------------------------------|--------|------|
| V      | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ± 2000 | M    |
| V(ESD) | Electrostatic discharge | Machine model                                           | ± 200  | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.4 Recommended Operating Conditions

|                              | MIN | MAX  | UNIT |
|------------------------------|-----|------|------|
| Supply voltage $(V^+ - V^-)$ | 2.7 | 5.25 | V    |
| Temperature range            | -40 | 125  | °C   |

#### 6.5 Thermal Information

|                                                                        | LMV761   | 761 LMV762, LMV762Q-Q1 |             |      |
|------------------------------------------------------------------------|----------|------------------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup>                                          | D (SOIC) | DBV (SOT-23)           | DGK (VSSOP) | UNIT |
|                                                                        | 8 PINS   | 6 PINS                 | 8 PINS      |      |
| R <sub>θJA</sub> Junction-to-ambient thermal resistance <sup>(2)</sup> | 190      | 265                    | 235         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) R_{\theta JA}$ . All numbers apply for packages soldered directly into a PCB.

## 6.6 2.7-V Electrical Characteristics

Unless otherwise specified, all limited ensured for  $T_J = 25^{\circ}$ C,  $V_{CM} = V^+ / 2$ ,  $V^+ = 2.7$  V,  $V^- = 0$  V<sup>-</sup>.

|                 | PARAMETER                                   | TES                                | T CONDITIONS                                     | MIN <sup>(1)</sup>    | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup> | UNIT |
|-----------------|---------------------------------------------|------------------------------------|--------------------------------------------------|-----------------------|----------------------|--------------------|------|
| V               | Innut offert veltere                        |                                    |                                                  |                       | 0.2                  |                    |      |
| Vos             | Input offset voltage                        | apply at the tempe                 | erature extremes <sup>(3)</sup>                  |                       |                      | 1                  | mV   |
| I <sub>B</sub>  | Input bias current <sup>(4)</sup>           |                                    |                                                  |                       | 0.2                  | 50                 | pА   |
| I <sub>OS</sub> | Input offset current <sup>(4)</sup>         |                                    |                                                  |                       | 0.001                | 5                  | pА   |
| CMRR            | Common-mode rejection ratio                 | $0 V < V_{CM} < V_{CC}$            | - 1.3 V                                          | 80                    | 100                  |                    | dB   |
| PSRR            | Power supply rejection ratio                | $V^+ = 2.7 V \text{ to } 5 V$      |                                                  | 80                    | 110                  |                    | dB   |
| CMVR            | Input common-mode voltage range             | CMRR > 50 dB                       | apply at the temperature extremes <sup>(3)</sup> | -0.3                  |                      | 1.5                | V    |
| N/              | Output swing high                           | $I_{L} = 2 \text{ mA}, V_{ID} = 2$ | 00 mV                                            | V <sup>+</sup> - 0.35 | V <sup>+</sup> – 0.1 |                    | V    |
| Vo              | Output swing low                            | $I_L = -2 \text{ mA}, V_{ID} =$    |                                                  | 90                    | 250                  | mV                 |      |
|                 | Output short circuit current <sup>(5)</sup> | Sourcing, $V_0 = 1.3$              | 6                                                | 20                    |                      |                    |      |
| I <sub>SC</sub> | Output short circuit current.               | Sinking, V <sub>O</sub> = 1.35     | 6                                                | 15                    |                      | mA                 |      |

(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.

(3) Maximum temperature ensured range is  $-40^{\circ}$ C to  $+125^{\circ}$ C.

(4) Specified by design.

(5) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . See *Recommended Operating Conditions* for information on temperature de-rating of this device. Absolute Maximum Rating indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.

ISTRUMENTS

EXAS

## 2.7-V Electrical Characteristics (continued)

Unless otherwise specified, all limited ensured for  $T_J = 25^{\circ}C$ ,  $V_{CM} = V^+ / 2$ ,  $V^+ = 2.7 V$ ,  $V^- = 0 V^-$ .

|                        | PARAMETER                                 | TEST CONDITIONS                                       | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------------|-------------------------------------------|-------------------------------------------------------|--------------------|--------------------|--------------------|------|
|                        | Supply current LMV761 (single comparator) |                                                       |                    | 275                | 700                | μA   |
| I <sub>S</sub>         | LMV762, LMV762Q-Q1 (both                  |                                                       |                    | 550                |                    |      |
|                        | comparators)                              | apply at the temperature extremes <sup>(3)</sup>      |                    |                    | 1400               | μA   |
| IOUT LEAKAGE           | Output leakage I at shutdown              | $\overline{SD} = GND, V_0 = 2.7 V$                    |                    | 0.2                |                    | μA   |
| I <sub>S LEAKAGE</sub> | Supply leakage I at shutdown              | $\overline{\text{SD}}$ = GND, V <sub>CC</sub> = 2.7 V |                    | 0.2                | 2                  | μA   |

## 6.7 5-V Electrical Characteristics

Unless otherwise specified, all limited ensured for  $T_J = 25^{\circ}C$ ,  $V_{CM} = V^+ / 2$ ,  $V^+ = 5 V$ ,  $V^- = 0 V^-$ .

|                          | PARAMETER                                   | TEST                                                          | CONDITIONS                                       | MIN <sup>(1)</sup>    | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup> | UNIT |
|--------------------------|---------------------------------------------|---------------------------------------------------------------|--------------------------------------------------|-----------------------|----------------------|--------------------|------|
|                          | land affect welters                         |                                                               |                                                  |                       | 0.2                  |                    |      |
| V <sub>OS</sub>          | Input offset voltage                        | apply at the temper                                           | ature extremes <sup>(3)</sup>                    |                       |                      | 1                  | mV   |
| IB                       | Input bias current <sup>(4)</sup>           |                                                               |                                                  |                       | 0.2                  | 50                 | pА   |
| l <sub>os</sub>          | Input offset current <sup>(4)</sup>         |                                                               |                                                  |                       | 0.01                 | 5                  | pА   |
| CMRR                     | Common-mode rejection ratio                 | $0 V < V_{CM} < V_{CC} - 1$                                   | 0 V < V <sub>CM</sub> < V <sub>CC</sub> – 1.3 V  |                       | 100                  |                    | dB   |
| PSRR                     | Power supply rejection ratio                | V <sup>+</sup> = 2.7 V to 5 V                                 |                                                  | 80                    | 110                  |                    | dB   |
| CMVR                     | Input common-mode voltage range             | CMRR > 50 dB                                                  | apply at the temperature extremes <sup>(3)</sup> | -0.3                  |                      | 3.8                | V    |
|                          | Output swing high                           | I <sub>L</sub> = 4 mA, V <sub>ID</sub> = 200 mV               |                                                  | V <sup>+</sup> - 0.35 | V <sup>+</sup> - 0.1 |                    | V    |
| Vo                       | Output swing low                            | $I_L = -4 \text{ mA}, V_{ID} = -2$                            | 200 mV                                           |                       | 120                  | 250                | mV   |
|                          | <b>O</b> a la set a la set a la set (5)     | Sourcing, $V_0 = 2.5$                                         | 6                                                | 60                    |                      |                    |      |
| I <sub>SC</sub>          | Output short circuit current <sup>(5)</sup> | Sinking, V <sub>O</sub> = 2.5 V                               | , V <sub>ID</sub> = −200 mV                      | 6                     | 40                   |                    | mA   |
|                          | Supply current LMV761 (single comparator)   |                                                               |                                                  |                       | 225                  | 700                | μA   |
| I <sub>S</sub>           | LMV762, LMV762Q-Q1                          |                                                               |                                                  |                       | 450                  |                    |      |
|                          | (both comparators)                          | apply at the temper                                           |                                                  |                       | 1400                 | μA                 |      |
| I <sub>OUT LEAKAGE</sub> | Output leakage I at shutdown                | $\overline{\text{SD}} = \text{GND}, \text{ V}_{\text{O}} = 5$ | V                                                |                       | 0.2                  |                    | μA   |
| I <sub>S LEAKAGE</sub>   | Supply leakage I at shutdown                | $\overline{\text{SD}} = \text{GND}, \text{V}_{\text{CC}} = 5$ | 5 V                                              |                       | 0.2                  | 2                  | μA   |

(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.

(3) Maximum temperature ensured range is -40°C to +125°C.

(4) Specified by design.

(5) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . See *Recommended Operating Conditions* for information on temperature de-rating of this device. Absolute Maximum Rating indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.

6



#### 6.8 2-V Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                           | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------|-------------------|-----|-----|-----|------|
|                   | Propagation delay         | Overdrive = 5 mV  |     | 270 |     |      |
| t <sub>PD</sub>   | $R_L = 5.1 k\Omega$       | Overdrive = 10 mV |     | 205 |     | ns   |
|                   | C <sub>L</sub> = 50 pF    | Overdrive = 50 mV |     | 120 |     |      |
| t <sub>SKEW</sub> | Propagation delay skew    |                   |     | 5   |     | ns   |
| t <sub>r</sub>    | Output rise time          | 10% to 90%        |     | 1.7 |     | ns   |
| t <sub>f</sub>    | Output fall time          | 90% to 10%        |     | 1.8 |     | ns   |
| t <sub>on</sub>   | Turnon time from shutdown |                   |     | 6   |     | μs   |

## 6.9 5-V Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                           | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------|-------------------|-----|-----|-----|------|
|                   | Propagation delay         | Overdrive = 5 mV  |     |     |     |      |
| t <sub>PD</sub>   | $R_L = 5.1 k\Omega$       | Overdrive = 10 mV |     | 190 |     | ns   |
|                   | C <sub>L</sub> = 50 pF    | Overdrive = 50 mV |     |     |     |      |
| t <sub>SKEW</sub> | Propagation delay skew    |                   |     | 5   |     | ns   |
| t <sub>r</sub>    | Output rise time          | 10% to 90%        |     | 1.7 |     | ns   |
| t <sub>f</sub>    | Output fall time          | 90% to 10%        |     | 1.5 |     | ns   |
| t <sub>on</sub>   | Turnon time from shutdown |                   |     | 4   |     | μs   |



#### LMV761, LMV762, LMV762Q-Q1 SNOS998I – FEBRUARY 2002– REVISED OCTOBER 2015

www.ti.com

### 6.10 Typical Characteristics



8



### **Typical Characteristics (continued)**



### **Typical Characteristics (continued)**



Product Folder Links: LMV761 LMV762 LMV762Q-Q1



## 7 Detailed Description

### 7.1 Overview

The LMV76x family of precision comparators is available in a variety of packages and is ideal for portable and battery-operated electronics.

To minimize external components, the LMV76x family features a push-pull output stage where the output levels are power-supply determined. In addition, the LMV761 (single) features an active-low shutdown pin that can be used to disable the device and reduce the supply current.

#### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Basic Comparator

A basic comparator circuit is used to convert analog input signals to digital output signals. The comparator compares an input voltage ( $V_{IN}$ ) at the noninverting input to the reference voltage ( $V_{REF}$ ) at the inverting pin. If  $V_{IN}$  is less than  $V_{REF}$  the output ( $V_O$ ) is low ( $V_{OL}$ ). However, if  $V_{IN}$  is greater than  $V_{REF}$ , the output voltage ( $V_O$ ) is high ( $V_{OH}$ ).



Figure 19. Basic Comparator Without Hysteresis



Figure 20. Basic Comparator

#### 7.3.2 Hysteresis

The basic comparator configuration may oscillate or produce a noisy output if the applied differential input is near the input offset voltage of the comparator, which tends to occur when the voltage on one input is equal or very close to the other input voltage. Adding hysteresis can prevent this problem. Hysteresis creates two switching thresholds (one for the rising input voltage and the other for the falling input voltage). Hysteresis is the voltage difference between the two switching thresholds. When both inputs are nearly equal, hysteresis causes one input to effectively move quickly past the other. Thus, moving the input out of the region in which oscillation may occur.

(1)

(2)

### Feature Description (continued)

Hysteresis can easily be added to a comparator in a noninverting configuration with two resistors and positive feedback Figure 22. The output will switch from low to high when  $V_{IN}$  rises up to  $V_{IN1}$ , where  $V_{IN1}$  is calculated by Equation 1:

$$V_{IN1} = [V_{REF}(R_1 + R_2)] / R_2$$

The output will switch from high to low when  $V_{IN}$  falls to  $V_{IN2}$ , where  $V_{IN2}$  is calculated by Equation 2:

 $V_{IN2} = [V_{REF}(R_1 + R_2) - (V_{CC} R_1)] / R_2$ 

The Hysteresis is the difference between  $V_{IN1}$  and  $V_{IN2}$ , as calculated by Equation 3:

 $\Delta V_{\text{IN}} = V_{\text{IN1}} - V_{\text{IN2}} = [V_{\text{REF}}(R_1 + R_2) / R_2] - [V_{\text{REF}}(R_1 + R_2)] - [(V_{\text{CC}} R_1) / R_2] = V_{\text{CC}} R_1 / R_2$ (3)



Figure 21. Basic Comparator With Hysteresis



Figure 22. Noninverting Comparator Configuration

#### 7.3.3 Input

The LMV76x devices have near-zero input bias current, which allows very high resistance circuits to be used without any concern for matching input resistances. This near-zero input bias also allows the use of very small capacitors in R-C type timing circuits. This reduces the cost of the capacitors and amount of board space used.

### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The LMV761 features a low-power shutdown pin that is activated by driving SD low. In shutdown mode, the <u>output</u> is in a high-impedance state, supply current is reduced to 20 nA and the comparator is disabled. Driving SD high will turn the comparator on. The SD pin must not be left unconnected due to the fact that it is a high-impedance input. When left unconnected, the output will be at an unknown voltage. Do **not** three-state the SD pin.

The maximum inp<u>ut</u> voltage for  $\overline{SD}$  is 5.5 V referred to ground and is not limited by V<sub>CC</sub>. This allows the <u>use</u> of 5-V logic to drive SD while V<sub>CC</sub> operates at a lower voltage, such as 3 V. The logic threshold limits for SD are proportional to V<sub>CC</sub>.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMV76x are single-supply comparators with 120 ns of propagation delay and 300 µA of supply current.

#### 8.2 Typical Application

A typical application for a LMV76x comparator is a programmable square-wave oscillator.



Figure 23. Square-Wave Oscillator

#### 8.2.1 Design Requirements

The circuit in Figure 23 generates a square wave whose period is set by the RC time constant of the capacitor  $C_1$  and resistor  $R_4$ .  $V^+ = 5$  V unless otherwise specified.

#### 8.2.2 Detailed Design Procedure

The maximum frequency is limited by the large signal propagation delay of the comparator and by the capacitive loading at the output, which limits the output slew rate.



Figure 24. Square-Wave Oscillator Timing Thresholds

14

## Typical Application (continued)

Consider the output of Figure 23 is high to analyze the circuit. That implies that the inverted input (V<sub>C</sub>) is lower than the noninverting input (V<sub>A</sub>). This causes the C<sub>1</sub> to be charged through R<sub>4</sub>, and the voltage V<sub>C</sub> increases until it is equal to the noninverting input. The value of  $V_A$  at this point is calculated by Equation 4:

$$V_{A1} = \frac{V_{CC} \cdot R_2}{R_2 + R_1 \parallel R_3}$$
(4)

If 
$$R_1 = R_2 = R_3$$
, then  $V_{A1} = 2 V_{CC} / 3$ 

At this point the comparator switches pulling down the output to the negative rail. The value of  $V_A$  at this point is calculated by Equation 5:

$$V_{A2} = \frac{V_{CC}(R_2 \| R_3)}{R_1 + (R_2 \| R_3)}$$
(5)

If  $R_1 = R_2 = R_3$ , then  $V_{A2} = V_{CC} / 3$ .

The capacitor C1 now discharges through R4, and the voltage VC decreases until it is equal to VA2, at which point the comparator switches again, bringing it back to the initial stage. The time period is equal to twice the time it takes to discharge C<sub>1</sub> from 2 V<sub>CC</sub> / 3 to V<sub>CC</sub> / 3, which is given by  $R_4C_1 \times ln2$ . Hence, the formula for the frequency is calculated by Equation 6:

$$F = 1 / (2 \times R_4 \times C_1 \times \ln 2)$$

### 8.2.3 Application Curve

Figure Figure 25 shows the simulated results of an oscillator using the following values:

- $R_1 = R_2 = R_3 = R_4 = 100 \text{ k}\Omega$
- $C_1 = 100 \text{ pF}, C_L = 20 \text{ pF}$
- V+ = 5 V, V- = GND
- $C_{STRAY}$  (not shown) from V<sub>a</sub> to GND = 10 pF



Figure 25. Square-Wave Oscillator Output Waveform



(6)



## 9 Power Supply Recommendations

To minimize supply noise, power supplies must be decoupled by a  $0.1-\mu$ F ceramic capacitor in parallel with a  $10-\mu$ F capacitor.

Due to the nanosecond edges on the output transition, peak supply currents will be drawn during output transitions. Peak current depends on the capacitive loading on the output. The output transition can cause transients on poorly bypassed power supplies. These transients can cause a poorly bypassed power supply to *ring* due to trace inductance and low self-resonance frequency of high ESR bypass capacitors.

Treat the LMV6x as a high-speed device. Keep the ground paths short and place small (low-ESR ceramic) bypass capacitors directly between the  $V^+$  and  $V^-$  pins.

Output capacitive loading and output toggle rate will cause the average supply current to rise over the quiescent current.

## 10 Layout

#### 10.1 Layout Guidelines

The LMV76x is designed to be stable and oscillation free, but it is still important to include the proper bypass capacitors and ground pick-ups. Ceramic 0.1- $\mu$ F capacitors must be placed at both supplies to provide clean switching. Minimize the length of signal traces to reduce stray capacitance.

#### 10.2 Layout Example



Figure 26. Comparator With Hysteresis

TEXAS INSTRUMENTS

www.ti.com

## **11** Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|------------------------|---------------------|---------------------|
| LMV761     | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV762     | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV762Q-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 1. Related Links

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



23-Aug-2017

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMV761MA         | NRND   | SOIC         | D       | 8    | 95   | TBD                        | Call TI          | Call TI            | -40 to 125   | LMV76<br>1MA   |         |
| LMV761MA/NOPB    | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>1MA   | Samples |
| LMV761MAX/NOPB   | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>1MA   | Samples |
| LMV761MF         | NRND   | SOT-23       | DBV     | 6    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 125   | C22A           |         |
| LMV761MF/NOPB    | ACTIVE | SOT-23       | DBV     | 6    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C22A           | Samples |
| LMV761MFX        | NRND   | SOT-23       | DBV     | 6    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 125   | C22A           |         |
| LMV761MFX/NOPB   | ACTIVE | SOT-23       | DBV     | 6    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C22A           | Samples |
| LMV762MA         | NRND   | SOIC         | D       | 8    | 95   | TBD                        | Call TI          | Call TI            | -40 to 125   | LMV7<br>62MA   |         |
| LMV762MA/NOPB    | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>62MA   | Samples |
| LMV762MAX        | NRND   | SOIC         | D       | 8    |      | TBD                        | Call TI          | Call TI            | -40 to 125   | LMV7<br>62MA   |         |
| LMV762MAX/NOPB   | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>62MA   | Samples |
| LMV762MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C23A           | Samples |
| LMV762MMX        | NRND   | VSSOP        | DGK     | 8    | 3500 | TBD                        | Call TI          | Call TI            | -40 to 125   | C23A           |         |
| LMV762MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C23A           | Samples |
| LMV762QMA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>2QMA  | Samples |
| LMV762QMAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>2QMA  | Samples |
| LMV762QMM/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C32A           | Samples |
| LMV762QMMX/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | C32A           | Samples |



23-Aug-2017

<sup>(1)</sup> The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV761MAX/NOPB  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV761MF        | SOT-23          | DBV                | 6    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV761MF/NOPB   | SOT-23          | DBV                | 6    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV761MFX       | SOT-23          | DBV                | 6    | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV761MFX/NOPB  | SOT-23          | DBV                | 6    | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV762MAX/NOPB  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV762MM/NOPB   | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762MMX       | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762MMX/NOPB  | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762QMAX/NOPB | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV762QMM/NOPB  | VSSOP           | DGK                | 8    | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762QMMX/NOPB | VSSOP           | DGK                | 8    | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

## PACKAGE MATERIALS INFORMATION

24-Aug-2017



| *All dimensions are nominal | -            |                 |      |      | _           |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMV761MAX/NOPB              | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV761MF                    | SOT-23       | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV761MF/NOPB               | SOT-23       | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV761MFX                   | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV761MFX/NOPB              | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV762MAX/NOPB              | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV762MM/NOPB               | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV762MMX                   | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV762MMX/NOPB              | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV762QMAX/NOPB             | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV762QMM/NOPB              | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV762QMMX/NOPB             | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G6)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES:
  - A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
  - E Falls within JEDEC MO-178 Variation AB, except minimum lead width.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated