ACT4070B
Rev 0, 23-Apr-12

## Wide Input 3A Step Down Converter

## FEATURES

- 3A Output Current
- Up to 95\% Efficiency
- 6.5V to 30 V Input Range
- 100 1 A Shutdown Supply Current
- 4mA Standby Input Current
- 300kHz Switching Frequency
- Output Voltage Up to 12 V
- Cycle-by-Cycle Current Limit Protection
- Thermal Shutdown Protection
- Internal Soft Start Function
- Frequency Fold Back at Short Circuit
- Stability with Wide Range of Capacitors
- Including Low ESR Ceramic Capacitors
- SOP-8/EP (Exposed Pad) Package


## GENERAL DESCRIPTION

ACT4070B is a wide input voltage step-down DC/DC converter that provides up to 3A output current at 300 kHz switching frequency. ACT4070B is a replacement part for ACT4070 with advanced features such as lower standby current and higher light load efficiency. ACT4070B can be dropped into ACT4070 socket with only feedback resistance value changed.

ACT4070B's protection features include Cycle-byCycle current limit, thermal shutdown, and frequency foldback at over current and short circuit. The devices are available in a SOP-8EP package and require very few external devices for operation.

## NOTE:

* ACT4070B is the replacement part for ACT4070.


## APPLICATIONS

- TFT LCD Monitors or Televisions and HDTV
- Portable DVD Players
- Car-Powered or Battery-Powered Equipment
- Set-Top Boxes
- Telecom Power Supplies
- DSL and Cable Modems and Routers


## TYPICAL APPLICATION CIRCUIT




Rev 0, 23-Apr-12

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE | PINS | PACKING |
| :---: | :---: | :---: | :---: | :---: |
| ACT4070BYH | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | SOP-8/EP | 8 | TUBE |
| ACT4070BYH-T | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | SOP-8/EP | 8 | TAPE \& REEL |

## PIN CONFIGURATION



SOP-8/EP

## PIN DESCRIPTION

| PIN NUMBER | PIN NAME | PIN DESCRIPTION |
| :---: | :---: | :--- |
| 1 | BS | Bootstrap. This pin acts as the positive rail for the high-side switch's gate driver. <br> Connect a 10nF between this pin and SW. |
| 2 | IN | Input Supply. Bypass this pin to GND with a low ESR capacitor. See Input Ca- <br> pacitor in Application Information section. |
| 3 | SW | Switch Output. Connect this pin to the switching end of the inductor. |
| 4 | GND | Ground. |
| 5 | FB | Feedback Input. The voltage at this pin is regulated to 0.808V. Connect to the <br> resistor divider between output and ground to set output voltage. |
| 7 | EN | Compensation Pin. See Compensation Technique in Application Information sec- <br> tion. |
| 8 | N/C | Enable Input. When higher than 1.6V, this pin turns the IC on. When lower than <br> $1.5 V$, this pin turns the IC off. This pin has a small internal pull up current to a high <br> level voltage when pin is not connected. |
| EP | EP | Not Connected. |
| Exposed Pad shown as dashed box. The exposed thermal pad should be con- |  |  |
| nected to board ground plane and pin 4. The ground plane should include a large |  |  |
| exposed copper pad under the package for thermal dissipation (see package out- |  |  |
| line). The leads and exposed pad should be flush with the board, without offset |  |  |
| from the board surface. |  |  |

Rev 0, 23-Apr-12

## ABSOLUTE MAXIMUM RATINGS ${ }^{\circledR}$

| PARAMETER | VALUE | UNIT |
| :--- | :---: | :---: |
| IN to GND | -0.3 to +34 | V |
| EN to GND | -0.3 to $\mathrm{V}_{\text {IN }}+0.3$ | V |
| SW to GND | -1 to $\mathrm{V}_{\text {IN }}+1$ | V |
| BS to SW | -0.3 to +7 | V |
| FB, COMP to GND | -0.3 to 6 | V |
| Continuous SW Current | Internally limited | A |
| Junction to Ambient Thermal Resistance $\left(\theta_{\mathrm{JA}}\right)$ | 46 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Power Dissipation | 1.8 | W |
| Operating Junction Temperature | -40 to 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec) | 300 | ${ }^{\circ} \mathrm{C}$ |

(1): Do not exceed these limits to prevent damage to the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage | VIN | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=0 \mathrm{~A}$ to 3 A | 6.5 |  | 30 | V |
| $\mathrm{V}_{\text {IN }}$ UVLO Turn-on Voltage |  | Input Voltage Rising |  | 5.5 |  | V |
| Feedback Voltage | $V_{\text {FB }}$ |  | 0.792 | 0.808 | 0.824 | V |
| High-Side Switch On Resistance | $\mathrm{R}_{\text {ONH }}$ |  |  | 130 |  | $\mathrm{m} \Omega$ |
| Low-Side Switch On Resistance | R ${ }_{\text {ONL }}$ |  |  | 7.9 |  | $\Omega$ |
| SW Leakage |  | $\mathrm{V}_{\mathrm{EN}}=0, \mathrm{~V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=0 \mathrm{~V}$ |  | 1 | 10 | $\mu \mathrm{A}$ |
| High-Side Switch Peak Current Limit | ILIM | Duty Cycle = 50\% |  | 3.7 |  | A |
| COMP to Current Limit Transconductance | $\mathrm{G}_{\text {comp }}$ | $\Delta \mathrm{I}_{\text {LOAD }} / \Delta \mathrm{I}_{\text {COMP }}$ |  | 5.25 |  | A/V |
| Error Amplifier Transconductance | $\mathrm{G}_{\text {EA }}$ | $\Delta \mathrm{l}_{\text {COMP }}= \pm 10 \mu \mathrm{~A}$ |  | 650 |  | $\mu \mathrm{A} / \mathrm{V}$ |
| Error Amplifier DC Gain | AvEA |  |  | 4000 |  | V/V |
| Switching Frequency | $\mathrm{f}_{\mathrm{sw}}$ |  | 250 | 300 | 330 | kHz |
| Short Circuit Switching Frequency |  | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ |  | 44 |  | kHz |
| Maximum Duty Cycle | $\mathrm{D}_{\text {MAX }}$ |  |  | 88 |  | \% |
| Minimum on Time |  |  |  | 200 |  | ns |
| Enable Threshold Voltage |  | Hysteresis $=0.1 \mathrm{~V}$ | 1.47 | 1.6 | 1.73 | V |
| Enable Pull Up Current |  | Pin pulled up to $\mathrm{V}_{\mathrm{IN}}$ when left unconnected |  | 4 |  | $\mu \mathrm{A}$ |
| Supply Current in Shutdown |  | $V_{\text {EN }}=0$ |  | 75 | 115 | $\mu \mathrm{A}$ |
| IC Supply Current in Operation |  | $\mathrm{V}_{\mathrm{FB}}=1.2 \mathrm{~V}$, not switching |  | 0.675 | 1 | mA |
| Thermal Shutdown Temperature |  | Hysteresis $=20^{\circ} \mathrm{C}$ |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| Innovative Power ${ }^{\text {TM }}$ |  | -3- | www.active-semi.com © 2012 Active-Semi, Inc |  |  |  |

## FUNCTIONAL BLOCK DIAGRAM



## FUNCTIONAL DESCRIPTION

As seen in the Functional Block Diagram, the ACT4070B is a current mode pulse width modulation (PWM) converter. The converter operates as follows:

A switching cycle starts when the rising edge of the Oscillator clock output causes the High-Side Power Switch to turn on and the Low-Side Power Switch to turn off. With the SW side of the inductor now connected to IN, the inductor current ramps up to store energy in the its magnetic field. The inductor current level is measured by the Current Sense Amplifier and added to the Oscillator ramp signal. If the resulting summation is higher than the COMP voltage, the output of the PWM Comparator goes high. When this happens or when Oscillator clock output goes low, the High-Side Power Switch turns off and the Low-Side Power Switch turns on. At this point, the SW side of the inductor swings to a diode voltage below ground, causing the inductor current to decrease and magnetic energy to be transferred to output. This state continues until the cycle starts again.

The High-Side Power Switch is driven by logic using BS bootstrap pin as the positive rail. This pin is charged to $\mathrm{V}_{\mathrm{sw}}+6 \mathrm{~V}$ when the Low-Side Power Switch turns on.

The COMP voltage is the integration of the error between FB input and the internal 0.808 V reference. If FB is lower than the reference voltage, COMP tends to go higher to increase current to the output.

The Oscillator normally switches at 300 kHz . However, if FB voltage is less than 0.6 V , then the switching frequency decreases until it reaches a typical value of 36 kHz at $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$.

## Shutdown Control

The ACT4070B has an enable input EN for turning the IC on or off. When EN is less than 1.5 V , the IC is in $100 \mu \mathrm{~A}$ low current shutdown mode and output is discharged through the Low-Side Power Switch. When EN is higher than 1.6 V , the IC is in normal operation mode. EN is internally pulled up with a $4 \mu \mathrm{~A}$ current source and can be left unconnected for always-on operation.

## Thermal Shutdown

The ACT4070B automatically turns off when its junction temperature exceeds $160^{\circ} \mathrm{C}$ and then restarts once the temperature falls to $150^{\circ} \mathrm{C}$.

ACT4070B
Rev 0, 23-Apr-12

## APPLICATIONS INFORMATION

## Output Voltage Setting

Figure 1 shows the connections for setting the output voltage. Select the proper ratio of the two feedback resistors $R_{\text {FB1 }}$ and $R_{\text {FB2 }}$ based on the output voltage. Typically, use $R_{F B 2} \approx 10 \mathrm{k} \Omega$ and determine $\mathrm{R}_{\mathrm{FB} 1}$ from the output voltage:

$$
\begin{equation*}
R_{F B 1}=R_{F B 2}\left(\frac{V_{\text {OUT }}}{0.808 V}-1\right) \tag{1}
\end{equation*}
$$

Figure 1:
Output Voltage Setting


## Inductor Selection

The inductor maintains a continuous current to the output load. This inductor current has a ripple that is dependent on the inductance value: higher inductance reduces the peak-to-peak ripple current. The trade off for high inductance value is the increase in inductor core size and series resistance, and the reduction in current handling capability. In general, select an inductance value $L$ based on ripple current requirement:

$$
\begin{equation*}
L=\frac{V_{\text {OUT }} \times\left(V_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {IN }} f_{\text {SWI }} I_{\text {OUTMAX }} K_{\text {RIPPLE }}} \tag{2}
\end{equation*}
$$

where $\mathrm{V}_{\mathrm{IN}}$ is the input voltage, $\mathrm{V}_{\text {OUt }}$ is the output voltage, $f_{s w}$ is the switching frequency, Ioutmax is the maximum output current, and $\mathrm{K}_{\text {RIPPLE }}$ is the ripple factor. Typically, choose $\mathrm{K}_{\text {RIPPLE }}=$ between $20 \%$ and $30 \%$ to correspond to the peak-to-peak ripple current being a percentage of the maximum output current.

With this inductor value (Table 1), the peak inductor current is lout $\left(1+\mathrm{K}_{\text {RIPPLE }} / 2\right)$. Make sure that this peak inductor current is less that the 5A current limit. Finally, select the inductor core size so that it does not saturate at 5 A .

Table 1:
Typical Inductor Values

| V $_{\text {OUT }}$ | $\mathbf{1 . 5 V}$ | $\mathbf{1 . 8 V}$ | $\mathbf{2 . 5 V}$ | $\mathbf{3 . 3 V}$ | $\mathbf{5 V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | $6.8 \mu \mathrm{H}$ | $6.8 \mu \mathrm{H}$ | $8.5 \mu \mathrm{H}$ | $15 \mu \mathrm{H}$ | $15 \mu \mathrm{H}$ |

## Input Capacitor

The input capacitor needs to be carefully selected to maintain sufficiently low ripple at the supply input of the converter. A low ESR capacitor is highly recommended. Since large current flows in and out of this capacitor during switching, its ESR also affects efficiency.

The input capacitance needs to be higher than $10 \mu \mathrm{~F}$. The best choice is the ceramic type; however, low ESR tantalum or electrolytic types may also be used provided that the RMS ripple current rating is higher than $50 \%$ of the output current. The input capacitor should be placed close to the IN and G pins of the IC, with shortest traces possible. In the case of tantalum or electrolytic types, they can be further away if a small parallel $0.1 \mu \mathrm{~F}$ ceramic capacitor is placed right next to the IC.

## Output Capacitor

The output capacitor also needs to have low ESR to keep low output voltage ripple. The output ripple voltage is:

$$
\begin{align*}
& V_{\text {RIPPLE }}=I_{\text {OUTMAX }} K_{\text {RIPPLE }} R_{\text {RIPPLE }} \\
& +\frac{V_{I N}}{28 \times f_{\text {SW }}{ }^{2} L C_{\text {OUT }}} \tag{3}
\end{align*}
$$

where $\mathrm{I}_{\text {outmax }}$ is the maximum output current, $\mathrm{K}_{\text {RIPPLE }}$ is the ripple factor, $\mathrm{R}_{\text {ESR }}$ is the ESR resistance of the output capacitor, $\mathrm{f}_{\mathrm{sw}}$ is the switching frequency, L in the inductor value, $\mathrm{C}_{\text {out }}$ is the output capacitance. In the case of ceramic output capacitors, $R_{\text {ESR }}$ is very small and does not contribute to the ripple. Therefore, a lower capacitance value can be used for ceramic type. In the case of tantalum or electrolytic type, the ripple is dominated by $\mathrm{R}_{\text {ESR }}$ multiplied by the ripple current. In that case, the output capacitor is chosen to have sufficiently low ESR.
For ceramic output type, typically choose a capacitance of about $22 \mu \mathrm{~F}$. For tantalum or electrolytic type, choose a capacitor with less than $50 \mathrm{~m} \Omega$ ESR.

## Rectifier Diode

Use a Schottky diode as the rectifier to conduct current when the High-Side Power Switch is off. The Schottky diode must have current rating higher than the maximum output current and the reverse voltage rating higher than the maximum input voltage.

ACT4070B
Rev 0, 23-Apr-12

## Stability compensation

## Figure 2:

Stability Compensation

(1): CCOMP2 is needed only for high ESR output capacitor

The feedback system of the IC is stabilized by the components at COMP pin, as shown in Figure 2. The DC loop gain of the system is determined by the following equation:
$A_{\text {VDC }}=\frac{0.808 \mathrm{~V}}{I_{\text {OUT }}} A_{\text {VEA }} G_{\text {COMP }}$
The dominant pole P 1 is due to $\mathrm{C}_{\text {comp }}$ :
$f_{P 1}=\frac{G_{E A}}{2 \pi A_{\text {VEA }} C_{\text {COMP }}}$
The second pole P2 is the output pole:
$f_{P 2}=\frac{I_{\text {OUT }}}{2 \pi V_{\text {OUT }} C_{\text {OUT }}}$
The first zero Z 1 is due to $\mathrm{R}_{\text {сомр }}$ and $\mathrm{C}_{\text {сомр }}$ :
$f_{z 1}=\frac{1}{2 \pi R_{\text {COMP }} C_{\text {COMP }}}$
And finally, the third pole is due to $\mathrm{R}_{\text {сомp }}$ and $\mathrm{C}_{\text {comp2 }}$ (if $\mathrm{C}_{\text {comp2 }}$ is used):
$f_{P 3}=\frac{1}{2 \pi R_{\text {COMP }} C_{\text {COMP2 }}}$
Follow the following steps to compensate the IC:
STEP 1. Set the cross over frequency at $1 / 10$ of the switching frequency via $\mathrm{R}_{\text {сомр }}$ :
$R_{\text {COMP }}=\frac{2 \pi V_{\text {OUT }} C_{\text {OUT }} f_{\text {SW }}}{10 G_{\text {EA }} G_{\text {COMP }} 0.808 \mathrm{~V}}$
$=5.12 \times 10^{7} V_{\text {OUT }} C_{\text {OUT }}$
but limit $R_{\text {Comp }}$ to $15 \mathrm{k} \Omega$ maximum.

STEP 2. Set the zero $f_{z 1}$ at $1 / 4$ of the cross over frequency. If $R_{\text {comp }}$ is less than $15 \mathrm{k} \Omega$, the equation for $\mathrm{C}_{\text {сомр }}$ is:
$C_{\text {COMP }}=\frac{2.83 \times 10^{5}}{R_{\text {COMP }}}$
If $R_{\text {comp }}$ is limited to $15 \mathrm{k} \Omega$, then the actual cross over frequency is $4.8 /\left(\mathrm{V}_{\text {OUT }} \mathrm{C}_{\text {OUt }}\right)$. Therefore:
$C_{\text {COMP }}=6.45 \times 10^{-6} V_{\text {OUT }} C_{\text {OUT }} \quad$ (F)
STEP 3. If the output capacitor's ESR is high enough to cause a zero at lower than 4 times the cross over frequency, an additional compensation capacitor $\mathrm{C}_{\text {сомр2 }}$ is required. The condition for using $\mathrm{C}_{\text {comp2 }}$ is:
$R_{\text {ESRout }}$
$\geq \operatorname{Min}\left(\frac{1.77 \times 10^{-6}}{C_{\text {oUT }}}, 0.006 \mathrm{~V}_{\text {oUt }}\right)$
And the proper value for $\mathrm{C}_{\text {Comp2 }}$ is:
$C_{\text {COMP }}=\frac{C_{\text {OUT }} R_{\text {ESROUT }}}{R_{\text {COMP }}}$
Though $\mathrm{C}_{\text {Comp2 }}$ is unnecessary when the output capacitor has sufficiently low ESR, a small value $\mathrm{C}_{\text {comp2 }}$ such as 220 pF may improve stability against PCB layout parasitic effects.
Table 2 shows some calculated results based on the compensation method above.

Table 2:
Typical Compensation for Different Output Voltages and Output Capacitors

| $\mathbf{V}_{\text {OUT }}$ | C $_{\text {OUT }}$ | $\mathbf{R}_{\text {COMP }}$ | $\mathbf{C}_{\text {COMP }}$ | $\mathbf{C}_{\text {COMP2 }}{ }^{『}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1.8 V | $22 \mu$ F Ceramic | $4 \mathrm{k} \Omega$ | 3.3 nF | 220 pF |
| 2.5 V | $22 \mu$ F Ceramic | $5.6 \mathrm{k} \Omega$ | 3.3 nF | 220 pF |
| 5 V | $22 \mu \mathrm{~F}$ Ceramic | $12 \mathrm{k} \Omega$ | 1.5 nF | 220 pF |
| 1.8 V | $100 \mu \mathrm{~F} \mathrm{SP} \mathrm{CAP}$ | $15 \mathrm{k} \Omega$ | 1.5 nF | 220 pF |
| 2.5 V | $100 \mu \mathrm{~F} \mathrm{SP} \mathrm{CAP}$ | $15 \mathrm{k} \Omega$ | 2.2 nF | 220 pF |
| 5 V | $100 \mu \mathrm{~F}$ SP CAP | $15 \mathrm{k} \Omega$ | 4.7 nF | 220 pF |

[^0]Figure 3 shows a sample ACT4070B application circuit generating a $2.5 \mathrm{~V} / 3 \mathrm{~A}$ output.

Figure 3:

## ACT4070B 5V/3A Output Application ${ }^{\circledR}$



Table 3:
BOM List for 5V/3A Car Charger

| ITEM | REFERENCE | DESCRIPTION | MANUFACTURER | QTY |
| :---: | :---: | :--- | :--- | :---: |
| 1 | U1 | IC, ACT4070B, SOP-8EP | Active-Semi | 1 |
| 2 | C1 | Capacitor, Ceramic, $10 \mu F / 50 \mathrm{~V}, 1206$, SMD | Murata, TDK | 1 |
| 3 | C2 | Capacitor, Ceramic, $4.7 \mathrm{nF} / 25 \mathrm{~V}, 0603$, SMD | Murata, TDK | 1 |
| 4 | C3 | Capacitor, Ceramic, $10 \mathrm{nF} / 25 \mathrm{~V}, 0603$, SMD | Murata, TDK | 1 |
| 5 | C4 | Capacitor, Ceramic, $22 \mu \mathrm{~F} / 10 \mathrm{~V}, 0805$, SMD | Murata, TDK | 1 |
| 6 | L1 | Inductor, $15 \mu \mathrm{H}, 4 \mathrm{~A}, 20 \%$, SMD | Sunlord | 1 |
| 7 | D1 | Diode, Schottky, $40 \mathrm{~V} / 3 \mathrm{~A}$, SK34 | Diodes | 1 |
| 8 | R1 | Chip Resistor, $51 \mathrm{k} \Omega, 0603,1 \%$ | Murata, TDK | 1 |
| 9 | R2 | Chip Resistor, $9.76 \mathrm{k} \Omega, 0603,1 \%$ | Murata, TDK | 1 |
| 10 | R3 | Chip Resistor, $12 \mathrm{k} \Omega, 0603,5 \%$ | Murata, TDK | 1 |

## TYPICAL PERFORMANCE CHARACTERISTICS

(Circuit of Figure 3, unless otherwise specified.)





CH1: Iout, 1A/div
CH2: Vout, $200 \mathrm{mV} / \mathrm{div}$
TIME: $400 \mu \mathrm{~s} / \mathrm{div}$


Rev 0, 23-Apr-12

## PACKAGE OUTLINE

## SOP-8/EP PACKAGE OUTLINE AND DIMENSIONS



| SYMBOL | DIMENSION IN <br> MILLIMETERS |  | DIMENSION IN <br> INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 1.350 | 1.700 | 0.053 | 0.067 |
| A1 | 0.000 | 0.100 | 0.000 | 0.004 |
| A2 | 1.350 | 1.550 | 0.053 | 0.061 |
| b | 0.330 | 0.510 | 0.013 | 0.020 |
| c | 0.170 | 0.250 | 0.007 | 0.010 |
| D | 4.700 | 5.100 | 0.185 | 0.200 |
| D1 | 3.202 | 3.402 | 0.126 | 0.134 |
| E | 3.800 | 4.000 | 0.150 | 0.157 |
| E1 | 5.800 | 6.200 | 0.228 | 0.244 |
| E2 | 2.313 | 2.513 | 0.091 | 0.099 |
| e | 1.270 TYP | 0.050 TYP |  |  |
| L | 0.400 | 1.270 | 0.016 | 0.050 |
| $\theta$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |

Active-Semi, Inc. reserves the right to modify the circuitry or specifications without notice. Users should evaluate each product to make sure that it is suitable for their applications. Active-Semi products are not intended or authorized for use as critical components in life-support devices or systems. Active-Semi, Inc. does not assume any liability arising out of the use of any product or circuit described in this datasheet, nor does it convey any patent license.

Active-Semi and its logo are trademarks of Active-Semi, Inc. For more information on this and other products, contact sales@active-semi.com or visit http://www.active-semi.com.

MRAdivesemii is a registered trademark of Active-Semi.


[^0]:    (1): $\mathrm{C}_{\text {comp2 }}$ is needed for board parasitic and high ESR output capacitor.

