

# LOW-DROPOUT VOLTAGE REGULATORS

Check for Samples: TL750M SERIES

#### **FEATURES**

- Low Dropout Voltage, Less Than 0.6 V at 750 m<sup>∆</sup>
- Low Quiescent Current
- 60-V Load-Dump Protection



KCS PACKAGE(1)

- Overvoltage Protection
- Internal Thermal-Overload Protection
- Internal Overcurrent-Limiting Circuitry





(1) The common terminal is in electrical contact with the mounting base.

#### **DESCRIPTION/ORDERING INFORMATION**

The TL750M series devices are low-dropout positive voltage regulators specifically designed for battery-powered systems. The TL750M devices incorporate onboard overvoltage and current-limiting protection circuitry to protect the devices and the regulated system. The devices are fully protected against 60-V load-dump and reverse-battery conditions. Extremely low quiescent current, even during full-load conditions, makes the TL750M series ideal for standby power systems.

The TL750M offers 5-V, 8-V, 10-V, and 12-V options. The devices are characterized for operation over the virtual junction temperature range 0°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# ORDERING INFORMATION(1)

| TJ           | V <sub>O</sub> TYP | PACKAG           | E <sup>(2)</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE MARKING |
|--------------|--------------------|------------------|------------------|--------------------------|------------------|
|              |                    | PowerFLEX™ – KVU | Reel of 3000     | TL750M05CKVUR            | 750M05C          |
|              | 5 V                | TO-220 - KCS     | Tube of 50       | TL750M05CKCS             | TL750M05C        |
|              |                    | TO-263 – KTT     | Reel of 500      | TL750M05CKTTR            | TL750M05C        |
|              | 8 V                | TO-220 – KCS     | Tube of 50       | TL750M08CKCS             | TL750M08C        |
| 0°C to 125°C | 0 V                | PowerFLEX – KVU  | Reel of 3000     | TL750M08CKVUR            | 750M08C          |
|              | 10.1/              | TO-220 – KCS     | Tube of 50       | TL750M10CKCS             | TL750M10C        |
|              | 10 V               | PowerFLEX – KVU  | Reel of 3000     | TL750M10CKVUR            | 750M10C          |
|              | 40.1/              | TO-220 - KCS     | Tube of 50       | TL750M12CKCS             | TL750M12C        |
|              | 12 V               | PowerFLEX – KVU  | Reel of 3000     | TL750M12CKVUR            | 750M12C          |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **FUNCTIONAL BLOCK DIAGRAM**





# **ABSOLUTE MAXIMUM RATINGS(1)**

over virtual junction temperature range (unless otherwise noted)

|                  |                                        |             | MIN | MAX  | UNIT |
|------------------|----------------------------------------|-------------|-----|------|------|
|                  | Continuous input voltage               |             |     |      | V    |
|                  | Transient input voltage (see Figure 3) |             |     | 60   | V    |
|                  | Continuous reverse input voltage       |             |     | -15  | V    |
|                  | Transient reverse input voltage        | t = 100 ms  |     | -50  | V    |
|                  |                                        | KCS package |     | 22   |      |
| $\theta_{JA}$    | Package thermal impedance (2) (3)      | KTT package |     | 25.3 | °C/W |
|                  |                                        | KVU package |     | 28   |      |
| $T_{J}$          | Virtual-junction temperature range     |             | 0   | 150  | °C   |
| T <sub>stg</sub> | Storage temperature range              |             | -65 | 150  | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability. Due to variation in individual device electrical characteristics and thermal resistance, the built-in thermal-overload protection may be activated at power levels slightly above or below the rated dissipation.
- (3) The package thermal impedance is calculated in accordance with JESD 51.

#### THERMAL INFORMATION

|                  | THERMAL METRIC (1)(2)                        |              | TL750M       |              |       |  |  |  |
|------------------|----------------------------------------------|--------------|--------------|--------------|-------|--|--|--|
|                  | THERMAL METRIC                               | KCS (3 PINS) | KVU (3 PINS) | KTT (3 PINS) | UNITS |  |  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 28.7         | 50.9         | 27.5         |       |  |  |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 59.8         | 57.9         | 43.2         |       |  |  |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 0.5          | 34.8         | 17.3         | °C/W  |  |  |  |
| ΨJT              | Junction-to-top characterization parameter   | 5.3          | 6            | 2.8          | 3C/VV |  |  |  |
| ΨЈВ              | Junction-to-board characterization parameter | 0.4          | 23.7         | 9.3          |       |  |  |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.1          | 0.4          | 0.3          |       |  |  |  |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

#### RECOMMENDED OPERATING CONDITIONS

|       |                                        |          | MIN | MAX | UNIT |
|-------|----------------------------------------|----------|-----|-----|------|
|       |                                        | TL750M05 | 6   | 26  |      |
|       | lanut valtara                          | TL750M08 | 9   | 26  | V    |
| VI    | Input voltage                          | TL750M10 | 11  | 26  | V    |
|       |                                        | TL750M12 | 13  | 26  |      |
| Io    | Output current                         |          | 750 | mA  |      |
| $T_J$ | Operating virtual-junction temperature |          | 0   | 125 | °C   |



## TL750M05 ELECTRICAL CHARACTERISTICS(1)

 $V_I = 14 \text{ V}, I_O = 300 \text{ mA}, T_J = 25^{\circ}\text{C}$  (unless otherwise noted)

| DADAMETED                 | TEST CONDITIONS                                            | TI   | TL750M05 |      |      |  |
|---------------------------|------------------------------------------------------------|------|----------|------|------|--|
| PARAMETER                 | TEST CONDITIONS                                            | MIN  | TYP      | MAX  | UNIT |  |
| Output voltage            |                                                            | 4.95 | 5        | 5.05 | V    |  |
| Output voltage            | $T_J = 0$ °C to 125°C                                      | 4.9  |          | 5.1  | V    |  |
| lanut valtana nasulatian  | $V_1 = 9 \text{ V to } 16 \text{ V}, I_0 = 250 \text{ mA}$ |      | 10       | 25   | \/   |  |
| Input voltage regulation  | $V_1 = 6 \text{ V to } 26 \text{ V}, I_0 = 250 \text{ mA}$ |      | 12       | 50   | mV   |  |
| Ripple rejection          | V <sub>I</sub> = 8 V to 18 V, f = 120 Hz                   | 50   | 55       |      | dB   |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 750 mA                            |      | 20       | 50   | mV   |  |
| Dranaut valtage           | $I_0 = 500 \text{ mA}$                                     |      |          | 0.5  | V    |  |
| Dropout voltage           | $I_0 = 750 \text{ mA}$                                     |      |          | 0.6  | V    |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                       |      | 500      |      | μV   |  |
| Dies sument               | I <sub>O</sub> = 750 mA                                    |      | 60       | 75   | A    |  |
| Bias current              | I <sub>O</sub> = 10 mA                                     |      |          | 5    | mA   |  |

<sup>(1)</sup> Pulse-testing techniques maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF tantalum capacitor on the output, with equivalent series resistance within the guidelines shown in Figure 1.

# TL750M08 ELECTRICAL CHARACTERISTICS(1)

 $V_1 = 14 \text{ V}$ ,  $I_0 = 300 \text{ mA}$ ,  $T_1 = 25^{\circ}\text{C}$  (unless otherwise noted)

| DADAMETED                 | TEST COMPITIONS                                                 | TL   | TL750M08 |      |      |  |  |
|---------------------------|-----------------------------------------------------------------|------|----------|------|------|--|--|
| PARAMETER                 | TEST CONDITIONS                                                 | MIN  | TYP      | MAX  | UNIT |  |  |
| Output valtage            |                                                                 | 7.92 | 8        | 8.08 | V    |  |  |
| Output voltage            | $T_J = 0$ °C to 125°C                                           | 7.84 |          | 8.16 | V    |  |  |
| Input voltage regulation  | $V_{I} = 10 \text{ V to } 17 \text{ V}, I_{O} = 250 \text{ mA}$ |      | 12       | 40   | \/   |  |  |
|                           | $V_I = 9 \text{ V to } 26 \text{ V}, I_O = 250 \text{ mA}$      |      | 15       | 68   | mV   |  |  |
| Ripple rejection          | V <sub>I</sub> = 11 V to 21 V, f = 120 Hz                       | 50   | 55       |      | dB   |  |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 750 mA                                 |      | 24       | 80   | mV   |  |  |
| Dropout voltage           | I <sub>O</sub> = 500 mA                                         |      |          | 0.5  | V    |  |  |
| Dropout voltage           | I <sub>O</sub> = 750 mA                                         |      |          | 0.6  | V    |  |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                            |      | 500      |      | μV   |  |  |
| Diag gurrant              | I <sub>O</sub> = 750 mA                                         |      | 60       | 75   | m Λ  |  |  |
| Bias current              | I <sub>O</sub> = 10 mA                                          |      |          | 5    | mA   |  |  |

<sup>(1)</sup> Pulse-testing techniques maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF tantalum capacitor on the output, with equivalent series resistance within the guidelines shown in Figure 1.



## TL750M10 ELECTRICAL CHARACTERISTICS(1)

 $V_I = 14 \text{ V}, I_O = 300 \text{ mA}, T_J = 25^{\circ}\text{C}$  (unless otherwise noted)

| PARAMETER                 | TEST CONDITIONS                                             | TI  | TL750M10 |      |      |  |
|---------------------------|-------------------------------------------------------------|-----|----------|------|------|--|
| PARAMETER                 | TEST CONDITIONS                                             | MIN | TYP      | MAX  | UNIT |  |
| Output voltage            |                                                             | 9.9 | 10       | 10.1 | V    |  |
| Output voltage            | $T_J = 0$ °C to 125°C                                       | 9.8 |          | 10.2 | V    |  |
| Input voltage regulation  | V <sub>I</sub> = 12 V to 18 V, I <sub>O</sub> = 250 mA      |     | 15       | 43   | m) / |  |
| Input voltage regulation  | $V_I = 11 \text{ V to } 26 \text{ V}, I_O = 250 \text{ mA}$ |     | 20       | 75   | mV   |  |
| Ripple rejection          | $V_1 = 13 \text{ V to } 23 \text{ V}, f = 120 \text{ Hz}$   | 50  | 55       |      | dB   |  |
| Output regulation voltage | $I_O = 5$ mA to 750 mA                                      |     | 30       | 100  | mV   |  |
| Dropout voltage           | $I_O = 500 \text{ mA}$                                      |     |          | 0.5  | V    |  |
| Dropout voltage           | I <sub>O</sub> = 750 mA                                     |     |          | 0.6  | V    |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                        |     | 1000     |      | μV   |  |
| Bias current              | I <sub>O</sub> = 750 mA                                     |     | 60       | 75   | A    |  |
|                           | $I_O = 10 \text{ mA}$                                       |     | ·        | 5    | mA   |  |

<sup>(1)</sup> Pulse-testing techniques maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF tantalum capacitor on the output, with equivalent series resistance within the guidelines shown in Figure 1.

# TL750M12 ELECTRICAL CHARACTERISTICS(1)

 $V_1 = 14 \text{ V}$ ,  $I_0 = 300 \text{ mA}$ ,  $T_1 = 25^{\circ}\text{C}$  (unless otherwise noted)

| 242445752                 | TEGT COMPLTICATE                                                | TI    | TL750M12 |       |      |  |
|---------------------------|-----------------------------------------------------------------|-------|----------|-------|------|--|
| PARAMETER                 | TEST CONDITIONS                                                 | MIN   | TYP      | MAX   | UNIT |  |
| Output valtage            |                                                                 | 11.88 | 12       | 12.12 | V    |  |
| Output voltage            | $T_J = 0$ °C to 125°C                                           | 11.76 |          | 12.24 | V    |  |
| Input voltage regulation  | $V_{I} = 14 \text{ V to } 19 \text{ V}, I_{O} = 250 \text{ mA}$ |       | 15       | 43    | \/   |  |
|                           | $V_I$ = 13 V to 26 V, $I_O$ = 250 mA                            |       | 20       | 78    | mV   |  |
| Ripple rejection          | V <sub>I</sub> = 13 V to 23 V, f = 120 Hz                       | 50    | 55       |       | dB   |  |
| Output regulation voltage | I <sub>O</sub> = 5 mA to 750 mA                                 |       | 30       | 120   | mV   |  |
| Dronout voltage           | I <sub>O</sub> = 500 mA                                         |       |          | 0.5   | V    |  |
| Dropout voltage           | I <sub>O</sub> = 750 mA                                         |       |          | 0.6   | V    |  |
| Output noise voltage      | f = 10 Hz to 100 kHz                                            |       | 1000     |       | μV   |  |
| Diag gurrant              | I <sub>O</sub> = 750 mA                                         |       | 60       | 75    | A    |  |
| Bias current              | I <sub>O</sub> = 10 mA                                          |       |          | 5     | mA   |  |

<sup>(1)</sup> Pulse-testing techniques maintain the junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 10-μF tantalum capacitor on the output, with equivalent series resistance within the guidelines shown in Figure 1.



#### PARAMETER MEASUREMENT INFORMATION

The TL750Mxx is a low-dropout regulator. This means that the capacitance loading is important to the performance of the regulator because it is a vital part of the control loop. The capacitor value and the equivalent series resistance (ESR) both affect the control loop and must be defined for the load range and the temperature range. Figure 1 and Figure 2 can establish the capacitance value and ESR range for the best regulator performance.

Figure 1 shows the recommended range of ESR for a given load with a 10- $\mu$ F capacitor on the output. This figure also shows a maximum ESR limit of 2  $\Omega$  and a load-dependent minimum ESR limit.

For applications with varying loads, the lightest load condition should be chosen because it is the worst case. Figure 2 shows the relationship of the reciprocal of ESR to the square root of the capacitance with a minimum capacitance limit of 10  $\mu$ F and a maximum ESR limit of 2  $\Omega$ . This figure establishes the amount that the minimum ESR limit shown in Figure 1 can be adjusted for different capacitor values.

For example, where the minimum load needed is 200 mA, Figure 1 suggests an ESR range of 0.8  $\Omega$  to 2  $\Omega$  for 10  $\mu$ F. Figure 2 shows that changing the capacitor from 10  $\mu$ F to 400  $\mu$ F can change the ESR minimum by greater than 3/0.5 (or 6). Therefore, the new minimum ESR value is 0.8/6 (or 0.13  $\Omega$ ). This allows an ESR range of 0.13  $\Omega$  to 2  $\Omega$ , achieving an expanded ESR range by using a larger capacitor at the output. For better stability in low-current applications, a small resistance placed in series with the capacitor (see Table 1) is recommended, so that ESRs better approximate those shown in Figure 1 and Figure 2.

Table 1. Compensation for Increased Stability at Low Currents

| MANUFACTUR<br>ER | CAPACITANCE | ESR<br>TYP | PART<br>NUMBER     | ADDITIONAL<br>RESISTANCE | Applied Load<br>Current | △IL |
|------------------|-------------|------------|--------------------|--------------------------|-------------------------|-----|
| AVX              | 15 μF       | 0.9 Ω      | TAJB156M010S       | 1 Ω                      | Load                    |     |
| KEMET            | 33 μF       | 0.6 Ω      | T491D336M010<br>AS | 0.5 Ω                    | Voltage                 |     |

# OUTPUT CAPACITOR EQUIVALENT SERIES RESISTANCE (ESR)



Figure 1.

# STABILITY vs EQUIVALENT SERIES RESISTANCE (ESR)



Figure 2.



#### **TYPICAL CHARACTERISTICS**

### **Table 2. Table of Graphs**

|                                        |                         | FIGURE |
|----------------------------------------|-------------------------|--------|
| Transient input voltage vs Time        |                         | 3      |
| Output voltage vs Input voltage        |                         | 4      |
| land the summer to the land to the sum | I <sub>O</sub> = 10 mA  | 5      |
| Input current vs Input voltage         | I <sub>O</sub> = 100 mA | 6      |
| Dropout voltage vs Output current      |                         | 7      |
| Quiescent voltage vs Output current    |                         | 8      |
| Load transient response                |                         | 9      |
| Line transient response                |                         | 10     |

# TRANSIENT INPUT VOLTAGE TIME 60 $T_J = 25^{\circ}C$ $V_I = 14 V + 46e^{(-t/0.230)}$ for $t \ge 5$ ms 50 V<sub>I</sub> - Transient Input Voltage - V 40 30 t<sub>r</sub> = 1 ms 20 10 0 100 0 200 300 400 500 600 t - Time - ms

Figure 3.





















Figure 10.





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|------------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| TL750M05CKCSE3   | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN                | N / A for Pkg Type  | 0 to 125     | TL750M05C            | Samples |
| TL750M05CKTTR    | ACTIVE | DDPAK/<br>TO-263 | KTT                | 3    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-245C-168 HR | 0 to 125     | TL750M05C            | Samples |
| TL750M05CKTTRG3  | ACTIVE | DDPAK/<br>TO-263 | KTT                | 3    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-245C-168 HR | 0 to 125     | TL750M05C            | Samples |
| TL750M05CKVURG3  | ACTIVE | TO-252           | KVU                | 3    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR | 0 to 125     | 50M05C               | Samples |
| TL750M08CKCSE3   | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN                | N / A for Pkg Type  | 0 to 125     | TL750M08C            | Samples |
| TL750M08CKVURG3  | ACTIVE | TO-252           | KVU                | 3    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR | 0 to 125     | 50M08C               | Samples |
| TL750M10CKCSE3   | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN                | N / A for Pkg Type  | 0 to 125     | TL750M10C            | Samples |
| TL750M10CKVURG3  | ACTIVE | TO-252           | KVU                | 3    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR | 0 to 125     | 50M10C               | Samples |
| TL750M12CKCSE3   | ACTIVE | TO-220           | KCS                | 3    | 50             | Pb-Free<br>(RoHS)          | CU SN                | N / A for Pkg Type  | 0 to 125     | TL750M12C            | Samples |
| TL750M12CKVURG3  | ACTIVE | TO-252           | KVU                | 3    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR | 0 to 125     | 50M12C               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.





17-Mar-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TL750M05, TL750M08, TL750M12:

Automotive: TL750M05-Q1, TL750M08-Q1, TL750M12-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Sep-2014

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL750M05CKTTR   | DDPAK/<br>TO-263 | KTT                | 3 | 500  | 330.0                    | 24.4                     | 10.8       | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |
| TL750M05CKVURG3 | TO-252           | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL750M08CKVURG3 | TO-252           | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL750M10CKVURG3 | TO-252           | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TL750M12CKVURG3 | TO-252           | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |

www.ti.com 5-Sep-2014



\*All dimensions are nominal

| 7 til dilliciololio ale nominal |              |                 |          |      |             |            |             |  |
|---------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                          | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| TL750M05CKTTR                   | DDPAK/TO-263 | KTT             | 3        | 500  | 340.0       | 340.0      | 38.0        |  |
| TL750M05CKVURG3                 | TO-252       | KVU             | 3        | 2500 | 340.0       | 340.0      | 38.0        |  |
| TL750M08CKVURG3                 | TO-252       | KVU             | 3        | 2500 | 340.0       | 340.0      | 38.0        |  |
| TL750M10CKVURG3                 | TO-252       | KVU             | 3        | 2500 | 340.0       | 340.0      | 38.0        |  |
| TL750M12CKVURG3                 | TO-252       | KVU             | 3        | 2500 | 340.0       | 340.0      | 38.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4205521-2/E







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Shape may vary per different assembly sites.

  4. Reference JEDEC registration TO-252.





NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).
- 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.

# KTT (R-PSFM-G3)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.
- ⚠ Falls within JEDEC T0—263 variation AA, except minimum lead thickness and minimum exposed pad length.



# KTT (R-PSFM-G3)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES: A.

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release.

  Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.







#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   Reference JEDEC registration TO-220.





#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.