# 同步降压 NexFET™ 电源块 #### 特性 - 半桥式电源块 - 高达 27 V V<sub>IN</sub> - 在 15 A 电流下可实现 91% 的系统效率 - 高达 20 A 的工作电流 - 高频率工作(高达 1.5MHz) - 高密度 SON 3.3-mm × 3.3-mm 封装 - 针对 5V 栅极驱动进行了优化 - 低开关损耗 - 超低电感封装 - 符合 RoHS 标准 - 无卤素 - 无铅终端电镀 #### 应用 - 同步降压型转换器 - 高频应用 - 高电流、低占空比应用 - 多相位同步降压转换器 - POL DC-DC 转换器 - IMVP、VRM 与 VRD 应用 # 说明 CSD87330Q3D NexFET™ 电源块是面向同步降压应 用的优化设计,能够以 3.3 毫米 × 3.3 毫米的小巧外形 提供高电流、高效率以及高频率性能。当与来自外部控 制器/驱动的任一5V栅极驱动器成对使用时,此产品 提供一个灵活的解决方案以提供高密度电源,因此此产 品为 5 V栅极驱动应用提供最优解决方案。 该产品针 对 5V 栅极驱动应用进行了优化,可提供高度灵活的解 决方案, 在与外部控制器/驱动器的任何 5V 栅极驱动 配合使用时,均可提供高密度电源。 ### 顶视图 订购信息 | 器件 | 封装 | 介质 | 数量 | 运输 | |-------------|------------------------------|-------------|------|------| | CSD87330Q3D | SON 3.3-mm x 3.3-<br>mm 塑料封装 | 13 英寸<br>卷带 | 2500 | 卷带封装 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NexFET is a trademark of Texas Instruments. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 最大绝对额定值 $T_A = 25$ °C (unless otherwise noted)<sup>(1)</sup> | 参数 | CONDITIONS | 数 | 单位 | | |----------------------------------------|--------------------------------------------------------|-------------|-----|----| | <b>多数</b> | CONDITIONS | 最小值 | 最大值 | | | | V <sub>IN</sub> to P <sub>GND</sub> | | 30 | V | | | V <sub>SW</sub> to P <sub>GND</sub> | | 30 | V | | Voltage Range | V <sub>SW</sub> to P <sub>GND</sub> (10ns) | | 32 | V | | | T <sub>G</sub> to T <sub>GR</sub> | -8 | 10 | V | | | B <sub>G</sub> to P <sub>GND</sub> | -8 | 10 | V | | Pulsed Current Rating, I <sub>DM</sub> | | | 60 | Α | | Power Dissipation, P <sub>D</sub> | | | 6 | W | | Avalancha Energy E | Sync FET, $I_D = 55A$ , $L = 0.1mH$ | | 151 | I | | Avalanche Energy E <sub>AS</sub> | Control FET, I <sub>D</sub> = 36A, L = 0.1mH | | 65 | mJ | | Operating Junction and Storag | e Temperature Range, T <sub>J</sub> , T <sub>STG</sub> | <b>-</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. 长时间处于最大绝对额定情况下会影响设备的可靠性。 # 建议的应用条件 $T_{\Delta} = 25^{\circ}$ (unless otherwise noted) | IA - 20 (dilless dillerwise floted) | | | | | |---------------------------------------|-------------------------------------|-----|------|-----| | 参数 | CONDITIONS | 最小值 | 最大值 | 单位 | | Gate Drive Voltage, V <sub>GS</sub> | | 4.5 | 8 | V | | Input Supply Voltage, V <sub>IN</sub> | | | 27 | V | | Switching Frequency, f <sub>SW</sub> | $C_{BST} = 0.1 \mu F \text{ (min)}$ | | 1500 | kHz | | Operating Current | | | 20 | Α | | Operating Temperature, T <sub>J</sub> | | | 125 | °C | #### POWER BLOCK PERFORMANCE(1) $T_A = 25^{\circ}$ (unless otherwise noted) | 参数 | CONDITIONS | 最小值 | 典型值 | 最大值 | 单位 | |------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----| | Power Loss, P <sub>LOSS</sub> <sup>(1)</sup> | $\begin{split} V_{IN} &= 12V, V_{GS} = 5V, V_{OUT} = 1.3V, \\ I_{OUT} &= 15A, f_{SW} = 500kHz, \\ L_{OUT} &= 1\mu H, T_J = 25^{\circ}C \end{split}$ | | 2 | | W | | V <sub>IN</sub> Quiescent Current, I <sub>QVIN</sub> | $T_G$ to $T_{GR} = 0V$ $B_G$ to $P_{GND} = 0V$ | | 10 | | μΑ | Measurement made with six 10-μF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high current 5V driver IC. #### 热性能信息 $T_{\Delta} = 25^{\circ}C$ (unless otherwise stated) | 1 A - 20 | e (uniose states) | | | | |-----------------|---------------------------------------------------------------------|-----------------|------|------| | | 热度量 | 最小值 典型值 | 最大值 | 单位 | | В | Junction to ambient thermal resistance (Min Cu) <sup>(1)</sup> | | 135 | | | $R_{\theta JA}$ | Junction to ambient thermal resistance (Max Cu) <sup>(1)(2)</sup> | 135<br>73<br>29 | 0000 | | | В | Junction to case thermal resistance (Top of package) <sup>(1)</sup> | | 29 | °C/W | | $R_{\theta JC}$ | Junction to case thermal resistance $(P_{GND} Pin)^{(1)}$ | | 2.5 | | <sup>(1)</sup> R<sub>BJC</sub> is determined with the device mounted on a 1-inch² (6.45-cm²), 2 oz. (0.071-mm thick) Cu pad on a 1.5-inch × 1.5-inch (3.81-cm × 3.81-cm), 0.06-inch (1.52-mm) thick FR4 board. R<sub>BJC</sub> is specified by design while R<sub>BJA</sub> is determined by the user's board design <sup>(2)</sup> Device mounted on FR4 material with 1-inch<sup>2</sup> (6.45-cm<sup>2</sup>) Cu. # 电气特性 $T_A = 25$ °C (unless otherwise stated) | | 参数 | 油油 夕 床 | Q1 | Control F | ET | | Q2 Syn | c FET | | |---------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----------|------|-----|--------|-------|-------------| | | <b>少</b> 致 | 测试条件 | 最小值 | 典型值 | 最大值 | 最小值 | 典型值 | 最大值 | 单位 | | Static C | haracteristics | • | | | • | | | | | | BV <sub>DSS</sub> | 漏极至源极电压 | $V_{GS} = 0V, I_{DS} = 250\mu A$ | 30 | | | 30 | | | V | | I <sub>DSS</sub> | Drain to Source Leakage<br>Current | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 20V | | | 1 | | | 1 | μA | | I <sub>GSS</sub> | Gate to Source Leakage<br>Current | $V_{DS} = 0V, V_{GS} = +10 / -8$ | | | 100 | | | 100 | na(不<br>适用) | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}$ , $I_{DS} = 250\mu A$ | 0.75 | 0.95 | 1.15 | 1 | 1.4 | 2.1 | V | | Z <sub>DS(on)</sub> | Effective AC On-Impedance | $V_{IN} = 12V, V_{GS} = 5V, \\ V_{OUT} = 1.3V, I_{OUT} = 15A, \\ f_{SW} = 500kHz, \\ L_{OUT} = 0.3\mu H, T_J = 25^{\circ}C$ | | 9.45 | 11.1 | | 3.6 | 4.3 | mΩ | | g <sub>fs</sub> | Transconductance | $V_{DS} = 15V, I_{DS} = 15A$ | | 51 | | | 76 | | S | | Dynami | c Characteristics | | | | | · | | | | | C <sub>ISS</sub> | Input Capacitance | | | 750 | 900 | | 1360 | 1632 | pF | | Coss | Output Capacitance | $V_{GS} = 0V, V_{DS} = 15V,$ | | 310 | 370 | · | 580 | 700 | pF | | C <sub>RSS</sub> | Reverse Transfer<br>Capacitance | f = 1MHz | | 13 | 16 | | 35 | 44 | pF | | $R_G$ | Series Gate Resistance | | | 1.3 | 2.6 | | 0.8 | 1.6 | Ω | | Qg | 总栅极电荷 (4.5V) | | | 4.8 | 5.8 | | 9.6 | 11.5 | nC | | Q <sub>gd</sub> | Gate Charge - Gate to Drain | 1/ 451/ | | 0.9 | | | 1.8 | | nC | | Q <sub>gs</sub> | Gate Charge - Gate to Source | $V_{DS} = 15V,$<br>$I_{DS} = 15A$ | | 1.5 | | | 2 | | nC | | Q <sub>g(th)</sub> | Gate Charge at Vth | | | 0.9 | | · | 1.1 | | nC | | Q <sub>OSS</sub> | Output Charge | $V_{DS} = 14V, V_{GS} = 0V$ | | 6 | | | 11 | | nC | | t <sub>d(on)</sub> | Turn On Delay Time | | | 4.5 | | | 4.5 | | ns | | t <sub>r</sub> | Rise Time | $V_{DS} = 15V, V_{GS} = 4.5V,$ | | 6.8 | | | 7.5 | | ns | | t <sub>d(off)</sub> | Turn Off Delay Time | $I_{DS} = 15A$ , $R_G = 2\Omega$ | | 9.4 | | | 9.1 | | ns | | t <sub>f</sub> | Fall Time | | | 1.7 | | | 1.6 | | ns | | Diode C | haracteristics | • | • | | | • | | | • | | $V_{SD}$ | Diode Forward Voltage | $I_{DS} = 15A, V_{GS} = 0V$ | | 0.85 | 1 | | 0.85 | 1 | V | | Q <sub>rr</sub> | Reverse Recovery Charge | $V_{DS} = 14V, I_F = 15A,$ | | 10 | | | 15 | | nC | | t <sub>rr</sub> | Reverse Recovery Time | di/dt = 300A/µs | | 14 | | | 18 | | ns | Max $R_{\theta JA} = 73^{\circ}\text{C/W}$ when mounted on 1 inch² (6.45 cm²) of 2-oz. (0.071-mm thick) Cu. Max $R_{\theta JA} = 135^{\circ} C/W$ when mounted on minimum pad area of 2-oz. (0.071-mm thick) Cu. #### TYPICAL POWER BLOCK DEVICE CHARACTERISTICS Test Conditions: $V_{IN} = 12V$ , $V_{DD} = 5V$ , $f_{SW} = 500kHz$ , $V_{OUT} = 1.2V$ , $L_{OUT} = 1\mu H$ , $I_{OUT} = 20A$ , $T_J = 125^{\circ}C$ , unless stated otherwise. Figure 1. Power Loss vs Output Current Figure 2. Power Loss vs Temperature Figure 3. Safe Operating Area – PCB Vertical Mount<sup>(1)</sup> Figure 4. Safe Operating Area – PCB Horizontal Mount<sup>(1)</sup> Figure 5. Typical Safe Operating Area<sup>(1)</sup> (1) The Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4.0" (W) × 3.5" (L) × 0.062" (H) and 6 copper layers of 1 oz. copper thickness. See Application Section for detailed explanation. # TYPICAL POWER BLOCK DEVICE CHARACTERISTICS (continued) Test Conditions: $V_{IN}$ = 12V, $V_{DD}$ = 5V, $f_{SW}$ = 500kHz, $V_{OUT}$ = 1.2V, $L_{OUT}$ = 1 $\mu$ H, $I_{OUT}$ = 20A, $T_J$ = 125°C, unless stated otherwise. Figure 6. Normalized Power Loss vs Switching Frequency Figure 7. Normalized Power Loss vs Input Voltage Figure 8. Normalized Power Loss vs. 输出电压 Figure 9. Normalized Power Loss vs. Output Inductance #### TYPICAL POWER BLOCK MOSFET CHARACTERISTICS $T_A = 25$ °C, unless stated otherwise. Figure 10. Control MOSFET Saturation Figure 11. Sync MOSFET Saturation Figure 12. Control MOSFET Transfer Figure 13. Sync MOSFET Transfer Figure 14. Control MOSFET Gate Charge Figure 15. Sync MOSFET Gate Charge # TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued) $T_A = 25$ °C, unless stated otherwise. Copyright © 2011–2013, Texas Instruments Incorporated # TYPICAL POWER BLOCK MOSFET CHARACTERISTICS (continued) $T_A = 25$ °C, unless stated otherwise. Figure 22. Control MOSFET Normalized R<sub>DS(on)</sub> Figure 23. Sync MOSFET Normalized R<sub>DS(on)</sub> Figure 24. Control MOSFET Body Diode Figure 25. Sync MOSFET Body Diode Figure 26. Control MOSFET Unclamped Inductive Switching Figure 27. Sync MOSFET Unclamped Inductive Switching #### 应用信息 #### **Equivalent System Performance** Many of today's high performance computing systems require low power consumption in an effort to reduce system operating temperatures and improve overall system efficiency. This has created a major emphasis on improving the conversion efficiency of today's Synchronous Buck Topology. In particular, there has been an emphasis in improving the performance of the critical Power Semiconductor in the Power Stage of this Application (see Figure 28). As such, optimization of the power semiconductors in these applications, needs to go beyond simply reducing $R_{\text{DS(ON)}}$ . Figure 28. The CSD87330Q5D is part of Tl's Power Block product family which is a highly optimized product for use in a synchronous buck topology requiring high current, high efficiency, and high frequency. It incorporates Tl's latest generation silicon which has been optimized for switching performance, as well as minimizing losses associated with $Q_{GD}$ , $Q_{GS}$ , and $Q_{RR}$ . Furthermore, Tl's patented packaging technology has minimized losses by nearly eliminating parasitic elements between the Control FET and Sync FET connections (see Figure 29). A key challenge solved by Tl's patented packaging technology is the system level impact of Common Source Inductance (CSI). CSI greatly impedes the switching characteristics of any MOSFET which in turn increases switching losses and reduces system efficiency. As a result, the effects of CSI need to be considered during the MOSFET selection process. In addition, standard MOSFET switching loss equations used to predict system efficiency need to be modified in order to account for the effects of CSI. Further details behind the effects of CSI and modification of switching loss equations are outlined in Tl's Application Note SLPA009. Figure 29. The combination of Tl's latest generation silicon and optimized packaging technology has created a benchmarking solution that outperforms industry standard MOSFET chipsets of similar $R_{DS(ON)}$ and MOSFET chipsets with lower $R_{DS(ON)}$ . Figure 30 and Figure 31 compare the efficiency and power loss performance of the CSD87330Q5D versus industry standard MOSFET chipsets commonly used in this type of application. This comparison purely focuses on the efficiency and generated loss of the power semiconductors only. The performance of CSD87330Q5D clearly highlights the importance of considering the Effective AC On-Impedance $(Z_{DS(ON)})$ during the MOSFET selection process of any new design. Simply normalizing to traditional MOSFET $R_{DS(ON)}$ specifications is not an indicator of the actual in-circuit performance when using Tl's Power Block technology. 30. Figure 31. The chart below compares the traditional DC measured $R_{\rm DS(ON)}$ of CSD87330Q5D versus its $Z_{\rm DS(ON)}$ . This comparison takes into account the improved efficiency associated with TI's patented packaging technology. As such, when comparing TI's Power Block products to individually packaged discrete MOSFETs or dual MOSFETs in a standard package, the in-circuit switching performance of the solution must be considered. In this example, individually packaged discrete MOSFETs or dual MOSFETs in a standard package would need to have DC measured $R_{\rm DS(ON)}$ values that are equivalent to CSD87330Q5D's $Z_{\rm DS(ON)}$ value in order to have the same efficiency performance at full load. Mid to light-load efficiency will still be lower with individually packaged discrete MOSFETs or dual MOSFETs in a standard package. Comparison of R<sub>DS(ON)</sub> vs. Z<sub>DS(ON)</sub> | 参数 | Н | IS | LS | | | |----------------------------------------------------------------------|-----|------|-----|-----|--| | <b>多奴</b> | Тур | 最大值 | Тур | 最大值 | | | Effective AC On-Impedance Z <sub>DS(ON)</sub> (V <sub>GS</sub> = 5V) | 9.5 | 11.1 | 3.6 | 4.3 | | | DC Measured $R_{DS(ON)}$ ( $V_{GS} = 4.5V$ ) | 9.5 | 11.1 | 4.9 | 5.8 | | The CSD87330Q3D NexFET™ power block is an optimized design for synchronous buck applications using 5V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed which is tailored towards a more systems centric environment. System level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application. #### **Power Loss Curves** MOSFET centric parameters such as $R_{DS(ON)}$ and $Q_{gd}$ are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD87330Q3D as a function of load current. This curve is measured by configuring and running the CSD87330Q3D as it would be in the final application (see Figure 32). The measured power loss is the CSD87330Q3D loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve. $$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW AVG} \times I_{OUT}) = Power Loss$$ (1) The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions. # **Safe Operating Curves (SOA)** The SOA curves in the CSD87330Q3D data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 3 to Figure 5 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4" (W) $\times$ 3.5" (L) $\times$ 0.062" (T) and 6 copper layers of 1 oz. copper thickness. #### **Normalized Curves** The normalized curves in the CSD87330Q3D data sheet provides guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve. Figure 32. 典型应用 ### Calculating Power Loss and SOA The user can estimate product loss and SOA boundaries by arithmetic means (see Design Example). Though the Power Loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure will outline the steps the user should take to predict product performance for any set of system conditions. #### 设计示例 #### **Operating Conditions:** - Output Current = 15A - Input Voltage = 12V - Output Voltage = 1.2V - Switching Frequency = 1000kHz - Inductor = 0.4µH # **Calculating Power Loss** - Power Loss at 15A = 2.2W (Figure 1) - Normalized Power Loss for input voltage ≈ 1.0 (Figure 7) - Normalized Power Loss for output voltage ≈ 0.98 (Figure 8) - Normalized Power Loss for switching frequency ≈ 1.17 (Figure 6) - Normalized Power Loss for output inductor ≈ 1.06 (Figure 9) - Final calculated Power Loss = 2.2W x 1.0 x 0.98 x 1.17 x 1.06 ≈ 2.67W #### **Calculating SOA Adjustments** - SOA adjustment for input voltage ≈ 0°C (Figure 7) - SOA adjustment for output voltage ≈ -0.29°C (Figure 8) - SOA adjustment for switching frequency ≈ 4.1°C (Figure 6) - SOA adjustment for output inductor ≈ 1.5°C (Figure 9) - Final calculated SOA adjustment = $0 + (-0.29) + 4.1 + 1.5 \approx 5.3$ °C In the design example above, the estimated power loss of the CSD87330Q3D would increase to 2.67W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 5.3°C. Figure 33 graphically shows how the SOA curve would be adjusted accordingly. - 1. Start by drawing a horizontal line from the application current to the SOA curve. - 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature. - 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value. In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 5.3°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature. Figure 33. Power Block SOA #### RECOMMENDED PCB DESIGN OVERVIEW There are two key system-level parameters that can be addressed with a proper PCB design: Electrical and Thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. A brief description on how to address each parameter is provided. #### **Electrical Performance** The Power Block has the ability to switch voltages at rates greater than 10kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, Driver IC, and output inductor. - The placement of the input capacitors relative to the Power Block's VIN and PGND pins should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 34). The example in Figure 34 uses 6 x 10-µF ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Block, C5, C7, C19, and C8 should follow in order. - The Driver IC should be placed relatively close to the Power Block Gate pins. T<sub>G</sub> and B<sub>G</sub> should connect to the outputs of the Driver IC. The T<sub>GR</sub> pin serves as the return path of the high-side gate drive circuitry and should be connected to the Phase pin of the IC (sometimes called LX, LL, SW, PH, etc.). The bootstrap capacitor for the Driver IC will also connect to this pin. - The switching node of the output inductor should be placed relatively close to the Power Block VSW pins. Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. (1) #### Thermal Performance The Power Block has the ability to utilize the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel: - Intentionally space out the vias from each other to avoid a cluster of holes in a given area. - Use the smallest drill size allowed in your design. The example in Figure 34 uses vias with a 10 mil drill hole and a 16 mil capture pad. - Tent the opposite side of the via with solder-mask. In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities. Figure 34. Recommended PCB Layout (Top Down) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla # **MECHANICAL DATA** # **Q3D Package Dimensions** | DIM | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | 最小值 | 最大值 | 最小值 | 最大值 | | а | 1.40 | 1.55 | 0.055 | 0.061 | | b | 0.280 | 0.400 | 0.011 | 0.016 | | С | 0.150 | 0.250 | 0.006 | 0.010 | | c1 | 0.150 | 0.250 | 0.006 | 0.010 | | d | 0.940 | 1.040 | 0.037 | 0.041 | | d1 | 0.160 | 0.260 | 0.006 | 0.010 | | d2 | 0.150 | 0.250 | 0.006 | 0.010 | | d3 | 0.250 | 0.350 | 0.010 | 0.014 | | D1 | 3.200 | 3.400 | 0.126 | 0.134 | | D2 | 2.650 | 2.750 | 0.104 | 0.108 | | Е | 3.200 | 3.400 | 0.126 | 0.134 | | E1 | 3.200 | 3.400 | 0.126 | 0.134 | | E2 | 1.750 | 1.850 | 0.069 | 0.073 | | е | 0.65 | TYP | 0.026 | TYP | | L | 0.400 | 0.500 | 0.016 | 0.020 | | θ | 0.00 | _ | _ | _ | | K | 0.30 | TYP | 0.012 | TYP | #### **Land Pattern Recommendation** NOTE: Dimensions are in mm (inches). #### **Stencil Recommendation** NOTE: Dimensions are in mm (inches). For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques. # **Q3D Tape and Reel Information** NOTES: 1. 10-sprocket hole-pitch cumulative tolerance ±0.2 - 2. Camber not to exceed 1mm in 100mm, noncumulative over 250mm - 3. Material: black static-dissipative polystyrene - 4. All dimensions are in mm, unless otherwise specified. - 5. Thickness: 0.30 ±0.05mm - 6. MSL1 260°C (IR and convection) PbF reflow compatible # PACKAGE OPTION ADDENDUM 11-Apr-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------------------|-------------------|--------------------|--------------|----------------|---------| | CSD87330Q3D | ACTIVE | LSON-CLIP | DQZ | 8 | | Pb-Free (RoHS<br>Exempt) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -55 to 150 | 87330D | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 11-Apr-2014 # PACKAGE MATERIALS INFORMATION www.ti.com 3-Nov-2017 # TAPE AND REEL INFORMATION | A0 | | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CSD87330Q3D | LSON-<br>CLIP | DQZ | 8 | 2500 | 330.0 | 15.4 | 3.6 | 3.6 | 1.7 | 8.0 | 12.0 | Q1 | www.ti.com 3-Nov-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | CSD87330Q3D | LSON-CLIP | DQZ | 8 | 2500 | 335.0 | 335.0 | 32.0 | | #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司